Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 13x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-VQFN Exposed Pad | | Supplier Device Package | 44-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx230f256d-50i-ml | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### TABLE 6: PIN NAMES FOR 28-PIN USB DEVICES 28-PIN QFN (TOP VIEW)(1,2,3,4) PIC32MX210F016B PIC32MX220F032B PIC32MX230F064B PIC32MX230F256B PIC32MX250F128B PIC32MX270F256B 28 | Pin # | Full Pin Name | |-------|--------------------------------------------| | 1 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 2 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | 3 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 4 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 5 | Vss | | 6 | OSC1/CLKI/RPA2/RA2 | | 7 | OSC2/CLKO/RPA3/PMA0/RA3 | | 8 | SOSCI/RPB4/RB4 | | 9 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 10 | VDD | | 11 | TMS/RPB5/USBID/RB5 | | 12 | VBUS | | 13 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 14 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|--------------------------------------------------| | 15 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 16 | Vss | | 17 | VCAP | | 18 | PGED2/RPB10/D+/CTED11/RB10 | | 19 | PGEC2/RPB11/D-/RB11 | | 20 | Vusb3v3 | | 21 | AN11/RPB13/CTPLS/PMRD/RB13 | | 22 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 23 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 24 | AVss | | 25 | AVDD | | 26 | MCLR | | 27 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 28 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | 1 Note 1: - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: Shaded pins are 5V tolerant. #### TABLE 14: PIN NAMES FOR 44-PIN USB DEVICES 44-PIN VTLA (TOP VIEW)(1,2,3,5) PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D 44 | Pin # | Full Pin Name | |-------|--------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/D+/CTED11/RB10 | | 9 | PGEC2/RPB11/D-/RB11 | | 10 | Vusb3v3 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 20 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | Pin# | Full Pin Name | |------|-------------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | AN12/RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | RPB5/USBID/RB5 | | 42 | VBUS | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | #### Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: This pin function is not available on PIC32MX210F016D and PIC32MX220F032D devices. - 5: Shaded pins are 5V tolerant. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | IABLE I-I | | Pin Nu | | | | | | |-----------|-------------------|-------------------|-------------------|---------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------| | Pin Name | Name 28-pin QFN | | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | PMA0 | 7 | 10 | 8 | 3 | I/O | TTL/ST | Parallel Master Port Address bit 0 input (Buffered Slave modes) and output (Master modes) | | PMA1 | 9 | 12 | 10 | 2 | I/O | TTL/ST | Parallel Master Port Address bit 1 input (Buffered Slave modes) and output (Master modes) | | PMA2 | | _ | _ | 27 | 0 | _ | Parallel Master Port address | | PMA3 | | _ | _ | 38 | 0 | _ | (Demultiplexed Master modes) | | PMA4 | | _ | _ | 37 | 0 | _ | | | PMA5 | | _ | _ | 4 | 0 | _ | 1 | | PMA6 | | _ | _ | 5 | 0 | _ | 1 | | PMA7 | | _ | | 13 | 0 | _ | 1 | | PMA8 | | _ | | 32 | 0 | _ | 1 | | PMA9 | | _ | _ | 35 | 0 | _ | † | | PMA10 | | _ | _ | 12 | 0 | _ | † | | PMCS1 | 23 | 26 | 29 | 15 | 0 | _ | Parallel Master Port Chip Select 1 strobe | | DMD0 | 20 <sup>(2)</sup> | 23 <sup>(2)</sup> | 26 <sup>(2)</sup> | 10 <sup>(2)</sup> | 1/0 | TTL /OT | Parallel Master Port data (Demultiplexed | | PMD0 | 1 <sup>(3)</sup> | 4 <sup>(3)</sup> | 35(3) | 21 <sup>(3)</sup> | I/O | TTL/ST | Master mode) or address/data | | DMD4 | 19 <sup>(2)</sup> | 22(2) | 25 <sup>(2)</sup> | 9(2) | 1/0 | TTI (OT | (Multiplexed Master modes) | | PMD1 | 2 <sup>(3)</sup> | 5(3) | 36 <sup>(3)</sup> | 22 <sup>(3)</sup> | I/O | TTL/ST | | | DMDO | 18 <sup>(2)</sup> | 21 <sup>(2)</sup> | 24 <sup>(2)</sup> | 8(2) | 1/0 | TTI (OT | | | PMD2 | 3(3) | 6(3) | 1(3) | 23(3) | I/O | TTL/ST | | | PMD3 | 15 | 18 | 19 | 1 | I/O | TTL/ST | † | | PMD4 | 14 | 17 | 18 | 44 | I/O | TTL/ST | † | | PMD5 | 13 | 16 | 17 | 43 | I/O | TTL/ST | † | | PMD6 | 12 <sup>(2)</sup> | 15 <sup>(2)</sup> | 16 <sup>(2)</sup> | 42 <sup>(2)</sup> | | | 1 | | | 28(3) | <b>3(3)</b> | 34(3) | 20(3) | I/O | TTL/ST | | | PMD7 | 11 <sup>(2)</sup> | 14 <sup>(2)</sup> | 15 <sup>(2)</sup> | 41 <sup>(2)</sup> | 1/0 | TTI (0.T | † | | | 27 <sup>(3)</sup> | 2 <sup>(3)</sup> | 33(3) | 19 <sup>(3)</sup> | I/O | TTL/ST | | | PMRD | 21 | 24 | 27 | 11 | 0 | _ | Parallel Master Port read strobe | | | 22 <sup>(2)</sup> | 25 <sup>(2)</sup> | 28 <sup>(2)</sup> | 14 <sup>(2)</sup> | | | | | PMWR | <sub>4</sub> (3) | 7 <sup>(3)</sup> | 2 <sup>(3)</sup> | 24 <sup>(3)</sup> | 0 | _ | Parallel Master Port write strobe | | VBUS | 12 <sup>(3)</sup> | 15 <sup>(3)</sup> | 16 <sup>(3)</sup> | 42(3) | I | Analog | USB bus power monitor | | VUSB3V3 | 20 <sup>(3)</sup> | 23 <sup>(3)</sup> | 26 <sup>(3)</sup> | 10 <sup>(3)</sup> | Р | _ | USB internal transceiver supply. This pin must be connected to VDD. | | VBUSON | 22 <sup>(3)</sup> | 25 <sup>(3)</sup> | 28 <sup>(3)</sup> | 14 <sup>(3)</sup> | 0 | _ | USB Host and OTG bus power control output | | D+ | 18 <sup>(3)</sup> | 21 <sup>(3)</sup> | 24 <sup>(3)</sup> | 8(3) | I/O | Analog | USB D+ | | D- | 19 <sup>(3)</sup> | 22 <sup>(3)</sup> | 25 <sup>(3)</sup> | 9(3) | I/O | Analog | USB D- | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input P = Power TTL = TTL input buffer O = Output I = Input Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. PPS = Peripheral Pin Select — = N/A 2: Pin number for PIC32MX1XX devices only. 3: Pin number for PIC32MX2XX devices only. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | mber <sup>(1)</sup> | • | | | | | |----------|-------------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|-------------------------------------------------------------------------|--| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | | USBID | 11 <sup>(3)</sup> | 14 <sup>(3)</sup> | 15 <sup>(3)</sup> | 41(3) | ı | ST | USB OTG ID detect | | | CTED1 | 27 | 2 | 33 | 19 | I | ST | CTMU External Edge Input | | | CTED2 | 28 | 3 | 34 | 20 | I | ST | 1 | | | CTED3 | 13 | 16 | 17 | 43 | I | ST | 1 | | | CTED4 | 15 | 18 | 19 | 1 | I | ST | 1 | | | CTED5 | 22 | 25 | 28 | 14 | I | ST | 1 | | | CTED6 | 23 | 26 | 29 | 15 | I | ST | 1 | | | CTED7 | _ | _ | 20 | 5 | I | ST | 1 | | | CTED8 | _ | _ | - | 13 | I | ST | 1 | | | CTED9 | 9 | 12 | 10 | 34 | I | ST | 1 | | | CTED10 | 14 | 17 | 18 | 44 | I | ST | 1 | | | CTED11 | 18 | 21 | 24 | 8 | I | ST | 1 | | | CTED12 | 2 | 5 | 36 | 22 | I | ST | 1 | | | CTED13 | 3 | 6 | 1 | 23 | I | ST | 1 | | | CTPLS | 21 | 24 | 27 | 11 | 0 | _ | CTMU Pulse Output | | | PGED1 | 1 | 4 | 35 | 21 | I/O | ST | Data I/O pin for Programming/Debugging Communication Channel 1 | | | PGEC1 | 2 | 5 | 36 | 22 | I | ST | Clock input pin for<br>Programming/Debugging<br>Communication Channel 1 | | | PGED2 | 18 | 21 | 24 | 8 | I/O | ST | Data I/O pin for Programming/Debugging Communication Channel 2 | | | PGEC2 | 19 | 22 | 25 | 9 | I | ST | Clock input pin for<br>Programming/Debugging<br>Communication Channel 2 | | | PGED3 | 11 <sup>(2)</sup> | 14 <sup>(2)</sup> | 15 <sup>(2)</sup> | 41 <sup>(2)</sup> | I/O | ST | Data I/O pin for Programming/Debugging | | | PGED3 | 27 <sup>(3)</sup> | 2 <sup>(3)</sup> | 33(3) | 19 <sup>(3)</sup> | 1/0 | 31 | Communication Channel 3 | | | DCEC2 | 12 <sup>(2)</sup> | 15 <sup>(2)</sup> | 16 <sup>(2)</sup> | 42 <sup>(2)</sup> | | ST | Clock input pin for Programming/ | | | PGEC3 | 28 <sup>(3)</sup> | 3(3) | 34 <sup>(3)</sup> | 20 <sup>(3)</sup> | 1 ' | 31 | Debugging Communication Channel 3 | | | PGED4 | _ | _ | 3 | 12 | I/O | ST | Data I/O pin for Programming/Debugging Communication Channel 4 | | | PGEC4 | _ | _ | 4 | 13 | I | ST | Clock input pin for Programming/<br>Debugging Communication Channel 4 | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input O = Output P = Power I = Input TTL = TTL input buffer PPS = Peripheral Pin Select --=N/A Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only. **3:** Pin number for PIC32MX2XX devices only. ### 8.1 Oscillator Control Regiters #### TABLE 8-1: OSCILLATOR CONTROL REGISTER MAP | ess | | Bits | | | | | | | | · s | | | | | | | | | | |-----------------------------|---------------------------------|-------------------|-------|-------|---------------------------------------------------------------------|-------|-------|-------|----------|--------|---------|----------------------|-------|-------|------|-----------------------|--------|-------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | F000 | OSCCON | 31:16 | _ | _ | PLLODIV<2:0> FRCDIV<2:0> — SOSCRDY PBDIVRDY PBDIV<1:0> PLLMULT<2:0> | | | | | | > | x1xx(2) | | | | | | | | | F000 | OSCCON | 15:0 | _ | | COSC<2:0 | )> | _ | | NOSC<2:0 | > | CLKLOCK | ULOCK <sup>(3)</sup> | SLOCK | SLPEN | CF | UFRCEN <sup>(3)</sup> | SOSCEN | OSWEN | xxxx(2) | | E010 | OSCTUN | 31:16 | _ | | _ | _ | - | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | 0000 | | F010 | OSCIUN | 15:0 | _ | | _ | _ | - | _ | _ | _ | _ | _ | | | TUN | V<5:0> | | | 0000 | | <b>-</b> | DEFOCAN | 31:16 | _ | | | | | | | | RODIV<1 | 14:0> | | | | | | | 0000 | | F020 | REFOCON | 15:0 | ON | _ | SIDL | OE | RSLP | _ | DIVSWEN | ACTIVE | _ | _ | - | _ | | ROSE | L<3:0> | | 0000 | | F000 | DEFOTDIM | 31:16 ROTRIM<8:0> | | | | _ | 0000 | | | | | | | | | | | | | | F030 | REFOTRIM | 15:0 | _ | _ | _ | _ | | 1 | _ | 1 | | _ | _ | | 1 | _ | - | _ | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. PIC32MX1XX/2XX 28/36/44-PIN FAMILY 2: Reset values are dependent on the DEVCFGx Configuration bits and the type of reset. 3: This bit is only available on PIC32MX2XX devices. REGISTER 9-1: DMACON: DMA CONTROLLER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | | - | _ | - | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | _ | SUSPEND | DMABUSY | _ | _ | _ | | 7.0 | U-0 | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** DMA On bit<sup>(1)</sup> 1 = DMA module is enabled0 = DMA module is disabled bit 14-13 **Unimplemented:** Read as '0' bit 12 **SUSPEND:** DMA Suspend bit 1 = DMA transfers are suspended to allow CPU uninterrupted access to data bus 0 = DMA operates normally bit 11 DMABUSY: DMA Module Busy bit 1 = DMA module is active 0 = DMA module is disabled and not actively transferring data bit 10-0 Unimplemented: Read as '0' **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### REGISTER 10-18: U1BDTP2: USB BUFFER DESCRIPTOR TABLE PAGE 2 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | 1 | 1 | 1 | - | 1 | 1 | _ | | 23:16 | U-0 | 23.10 | _ | - | - | - | - | 1 | - | _ | | 15:8 | U-0 | 15.6 | _ | _ | | _ | _ | - | _ | _ | | 7:0 | R/W-0 | 7.0 | | | | BDTPTRI | H<23:16> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 BDTPTRH<23:16>: Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 23 through 16 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned. #### REGISTER 10-19: U1BDTP3: USB BUFFER DESCRIPTOR TABLE PAGE 3 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | - | 1 | - | - | - | - | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | 7:0 | | | | BDTPTR | U<31:24> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 BDTPTRU<31:24>: Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 31 through 24 of the Buffer Descriptor Table base address, defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned. | S60001168J-page 139 | $\Box$ | |---------------------|--------| | 30001168J-page | Ś | | 1168J-page | ത് | | 1168J-page | Õ | | 1168J-page | 0 | | J-page | 0 | | J-page | _ | | J-page | _ | | J-page | 0 | | J-page | œ | | ٠ | ے | | ٠ | | | ٠ | Ō | | ٠ | Ē | | ٠ | Ω | | 139 | መ | | 139 | | | 39 | ⇁ | | 9 | ũ | | | ဖ | | | | | | | | <b>TABLE 11-7:</b> | PERIPHERAL PIN SELECT OUTPUT REGISTER N | MAP (CONTINUED) | |--------------------|-----------------------------------------|-----------------| | | | | | SS | | | Bits | | | | | | | | | | | | | | | | | |-----------------------------|----------------------|---------------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|---------------|---------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | FB4C | RPB8R | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 1 540 | THE DOTA | 15:0 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPB8 | 3<3:0> | | 0000 | | FB50 | RPB9R | 31:16 | | _ | _ | | | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | . 500 | THE BOTT | 15:0 | | _ | _ | | | _ | _ | _ | | _ | _ | _ | | RPB9 | )<3:0> | | 0000 | | FB54 | RPB10R | 31:16 | | _ | _ | | | _ | _ | _ | | _ | _ | _ | _ | _ | _ | | 0000 | | . 50. | | 15:0 | | _ | _ | | | _ | _ | _ | | _ | _ | _ | | RPB10 | 0<3:0> | | 0000 | | FB58 | RPB11R | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | 0000 | | | | 15:0 | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | RPB1 | 1<3:0> | | 0000 | | FB60 | RPB13R | 31:16 | | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | | | 0000 | | | | 15:0 | | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | | RPB1 | | | 0000 | | FB64 | RPB14R | 31:16 | | _ | _ | | | _ | _ | | | _ | _ | _ | _ | | | | 0000 | | | | 15:0 | | _ | _ | | | _ | _ | _ | | _ | _ | _ | | RPB1 | 4<3:0> | | 0000 | | FB68 | RPB15R | 31:16 | | | _ | | | | _ | _ | | | | | _ | | - | _ | 0000 | | | | 15:0 | | | _ | | | | _ | _ | | | | | | RPB1 | | | 0000 | | FB6C | RPC0R(3) | 31:16 | | | _ | | _ | | _ | _ | | | | _ | _ | RPC0 | - | _ | 0000 | | | | 15:0 | | | _ | | _ | | _ | _ | | | | _ | | | | | 0000 | | FB70 | RPC1R <sup>(3)</sup> | 31:16 | | _ | _ | | _ | | | | | _ | | | _ | | <3:0> | _ | 0000 | | | | 15:0<br>31:16 | | | | | _ | | | | | _ | | | | | \\ 3.0> | _ | 0000 | | FB74 | RPC2R <sup>(1)</sup> | 15:0 | | | | | _ | | | | | _ | | | _ | —<br>BDC2 | 2<3:0> | | 0000 | | | | | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | | | | 0000 | | FB78 | RPC3R(3) | 31:16<br>15:0 | | _ | _ | | | _ | _ | | _ | | _ | _ | _ | —<br>PDC3 | S<3:0> | _ | 0000 | | | | 31:16 | | _ | _ | | | | | _ | | | | _ | _ | — KF03 | _ | _ | 0000 | | FB7C | RPC4R <sup>(1)</sup> | 15:0 | | _ | | | | | | | _ | | | | _ | RPC4 | | | 0000 | | | | 31:16 | | _ | | | | | | | _ | | | _ | _ | KF 04 | | _ | 0000 | | FB80 | RPC5R <sup>(1)</sup> | 15:0 | | | | | | | _ | | | _ | | _ | | | 5<3:0> | | 0000 | | | | 31:16 | | _ | | | | | | | _ | | | _ | _ | — KF03 | _ | _ | 0000 | | FB84 | RPC6R <sup>(1)</sup> | 15:0 | | _ | _ | | | _ | | | _ | | _ | _ | | RPC6 | | | 0000 | | | | 31:16 | | _ | _ | | | _ | | | _ | | _ | _ | _ | — KF00 | _ | _ | 0000 | | FB88 | RPC7R <sup>(1)</sup> | 15:0 | | _ | | | | | | | | | | | _ | RPC7 | | | 0000 | | | 15.0 | | | _ | _ | | _ | _ | _ | | _ | _ | _ | | RPU/ | <b>~</b> 3.0≥ | | 0000 | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: This register is only available on 44-pin devices. Note 1: This register is only available on PIG32MX1XX devices. This register is only available on 36-pin and 44-pin devices. ### 13.2 Timer Control Registers ### TABLE 13-1: TIMER2-TIMER5 REGISTER MAP | SS | | | | | | | | | | Ві | its | | | | | | | | | |-----------------------------|---------------------------------|-----------|--------------|-------|-------|-------|-------|-------|------|------|--------|------|----------|------|------|------|------|------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0800 | T2CON | 31:16 | _ | - | _ | _ | _ | - | _ | _ | _ | _ | _ | - | _ | _ | _ | | 0000 | | 0000 | 12001 | 15:0 | ON | _ | SIDL | _ | _ | _ | _ | _ | TGATE | 7 | CKPS<2:0 | > | T32 | _ | TCS | | 0000 | | 0810 | TMR2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | _ | 0000 | | 0010 | TIVITYZ | 15:0 | TMR2<15:0> 0 | | | | | | | | | | | | | 0000 | | | | | 0820 | PR2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0020 | | 15:0 | | | | | | | | PR2< | :15:0> | | | | | | | | FFFF | | 0400 | T3CON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 0,00 | 13001 | 15:0 | ON | | SIDL | | _ | _ | _ | | TGATE | 7 | CKPS<2:0 | > | _ | _ | TCS | _ | 0000 | | 0410 | TMR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0/110 | TIVITO | 15:0 | | | | | | | | TMR3 | <15:0> | | | | | | | | 0000 | | 0A20 | PR3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 07120 | | 15:0 | | | | | | | | PR3< | :15:0> | | | | | | | | FFFF | | 0000 | T4CON | 31:16 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 0000 | | 15:0 | ON | _ | SIDL | _ | _ | | _ | _ | TGATE | 7 | CKPS<2:0 | > | T32 | _ | TCS | | 0000 | | 0C10 | TMR4 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 00.0 | | 15:0 | | | | | | | | TMR4 | <15:0> | | | | | I | 1 | | 0000 | | 0C20 | PR4 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0020 | | 15:0 | | | ı | | 1 | | | PR4< | :15:0> | | 1 | | ı | | ı | | FFFF | | 0F00 | T5CON | 31:16 | _ | - | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | 3200 | | 15:0 | ON | _ | SIDL | _ | _ | _ | _ | | TGATE | | CKPS<2:0 | > | _ | _ | TCS | _ | 0000 | | 0E10 | TMR5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 02.10 | | 15:0 | | | | | | | | TMR5 | <15:0> | | | | | I | 1 | | 0000 | | 0E20 | PR5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3220 | | 15:0 | | | | | | | | PR5< | :15:0> | | | | | | | | FFFF | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. #### SERIAL PERIPHERAL 17.0 **INTERFACE (SPI)** Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 23. "Serial **Peripheral** Interface (SPI)" (DS60001106), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontrollers. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola® SPI and SIOP interfaces. Some of the key features of the SPI module are: - Master mode and Slave mode support - · Four clock formats - Enhanced Framed SPI protocol support - · User-configurable 8-bit, 16-bit and 32-bit data width - Separate SPI FIFO buffers for receive and transmit - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width - · Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer - · Operation during Sleep and Idle modes - Audio Codec Support: - I<sup>2</sup>S protocol - Left-justified - Right-justified - PCM **FIGURE 17-1:** SPI MODULE BLOCK DIAGRAM #### REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 **CLRASAM:** Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 ASAM: ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set. - 0 = Sampling begins when SAMP bit is set - bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC sample and hold amplifier is sampling - 0 = The ADC sample/hold amplifier is holding - When ASAM = 0, writing '1' to this bit starts sampling. When SSRC = 000, writing '0' to this bit will end sampling and start conversion. - bit 0 **DONE**: Analog-to-Digital Conversion Status bit<sup>(3)</sup> - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started Clearing this bit will not affect any operation in progress. - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion. - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. #### 27.3 On-Chip Voltage Regulator All PIC32MX1XX/2XX 28/36/44-pin Family devices' core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX1XX/2XX 28/36/44-pin Family family incorporate an on-chip regulator providing the required core logic voltage from VDD. A low-ESR capacitor (such as tantalum) must be connected to the VCAP pin (see Figure 27-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in **Section 30.1** "**DC Characteristics**". **Note:** It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. #### 27.3.1 ON-CHIP REGULATOR AND POR It takes a fixed delay for the on-chip regulator to generate an output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode. #### 27.3.2 ON-CHIP REGULATOR AND BOR PIC32MX1XX/2XX 28/36/44-pin Family devices also have a simple brown-out capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in **Section 30.1** "DC Characteristics". FIGURE 27-1: CONNECTIONS FOR THE ON-CHIP REGULATOR - Note 1: These are typical operating voltages. Refer to Section 30.1 "DC Characteristics" for the full operating ranges of VDD. - **2:** It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. - **3:** The typical voltage on the VCAP pin is 1.8V. #### 27.4 Programming and Diagnostics PIC32MX1XX/2XX 28/36/44-pin Family devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include: - Simplified field programmability using two-wire In-Circuit Serial Programming™ (ICSP™) interfaces - · Debugging using ICSP - Programming and debugging capabilities using the EJTAG extension of JTAG - JTAG boundary scan testing for device and board diagnostics PIC32 devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer. Figure 27-2 illustrates a block diagram of the programming, debugging, and trace ports. FIGURE 27-2: BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE #### 29.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® X IDE Software - · Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM<sup>TM</sup> Assembler - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - · Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - · Third-party development tools # 29.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users #### Feature-Rich Editor: - · Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - Call graph window Project-Based Workspaces: - · Multiple projects - · Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker #### **TABLE 30-13: COMPARATOR SPECIFICATIONS** | DC CHA | RACTERI | Standard Operating Conditions (see Note 4): 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|-------|-------------------------------------------------------------------------------|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Comments | | | D300 | VIOFF | Input Offset Voltage | _ | ±7.5 | ±25 | mV | AVDD = VDD,<br>AVSS = VSS | | | D301 | VICM | Input Common Mode Voltage | 0 | _ | VDD | V | AVDD = VDD,<br>AVSS = VSS<br>(Note 2) | | | D302 | CMRR | Common Mode Rejection Ratio | 55 | _ | _ | dB | Max Vicm = (VDD - 1)V (Note 2) | | | D303A | TRESP | Large Signal Response Time | _ | 150 | 400 | ns | AVDD = VDD, AVSS = VSS<br>(Note 1,2) | | | D303B | TSRESP | Small Signal Response Time | _ | 1 | _ | μS | This is defined as an input step of 50 mV with 15 mV of overdrive (Note 2) | | | D304 | ON2ov | Comparator Enabled to Output<br>Valid | _ | | 10 | μS | Comparator module is configured before setting the comparator ON bit (Note 2) | | | D305 | IVREF | Internal Voltage Reference | 1.14 | 1.2 | 1.26 | V | | | | D312 | TSET | Internal Comparator Voltage DRC Reference Setting time | _ | _ | 10 | μs | (Note 3) | | - **Note 1:** Response time measured with one comparator input at (VDD 1.5)/2, while the other input transitions from Vss to VDD. - **2:** These parameters are characterized but not tested. - 3: Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing. - **4:** The Comparator module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. #### FIGURE 30-8: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS #### TABLE 30-26: OUTPUT COMPARE MODULE TIMING REQUIREMENTS | AC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | |--------------------|--------|--------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|--|--|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | | | OC10 | TccF | OCx Output Fall Time | _ | _ | | ns | See parameter DO32 | | | | | | OC11 | TccR | OCx Output Rise Time | | _ | _ | ns | See parameter DO31 | | | | | - **Note 1:** These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. #### FIGURE 30-9: OCx/PWM MODULE TIMING CHARACTERISTICS #### TABLE 30-27: SIMPLE OCx/PWM MODE TIMING REQUIREMENTS | AC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | |--------------------|--------|--------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|--|--|--|--| | Param<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min | Typical <sup>(2)</sup> | Max | Units | Conditions | | | | | | OC15 | TFD | Fault Input to PWM I/O Change | _ | _ | 50 | ns | _ | | | | | | OC20 | TFLT | Fault Input Pulse Width | 50 | _ | _ | ns | _ | | | | | - **Note 1:** These parameters are characterized, but not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. TABLE 30-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) (CONTINUED) | AC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |--------------------|---------|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | | Min. <sup>(1)</sup> | Max. | Units | Conditions | | | | | IM40 | TAA:SCL | Output Valid | 100 kHz mode | _ | 3500 | ns | _ | | | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | _ | | | | | | | | 1 MHz mode (Note 2) | _ | 350 | ns | _ | | | | | IM45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | The amount of time the | | | | | | | | 400 kHz mode | 1.3 | _ | μS | bus must be free | | | | | | | | 1 MHz mode (Note 2) | 0.5 | _ | μS | before a new transmission can start | | | | | IM50 | Св | Bus Capacitive L | oading | _ | 400 | pF | _ | | | | | IM51 | TPGD | Pulse Gobbler D | elay | 52 | 312 | ns | See Note 3 | | | | **Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. <sup>2:</sup> Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). **<sup>3:</sup>** The typical value for this parameter is 104 ns. FIGURE 30-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000) - 1 Software sets ADxCON. SAMP to start sampling. - 2 Sampling starts after discharge period. TSAMP is described in Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104) in the "PIC32 Family Reference Manual". - (3) Software clears ADxCON. SAMP to start conversion. - 4 Sampling ends, conversion sequence starts. - (5) Convert bit 9. - 6 Convert bit 8. - 7 Convert bit 0. - (8) One TAD for end of conversion. #### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | | |--------------------------|------------------|----------|-------------|------|--|--|--| | | Dimension Limits | MIN | NOM | MAX | | | | | Number of Leads | N | | 44 | | | | | | Lead Pitch | е | | 0.80 BSC | | | | | | Overall Height | A | _ | _ | 1.20 | | | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | | | Standoff | A1 | 0.05 | _ | 0.15 | | | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | | | Footprint | L1 | 1.00 REF | | | | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | | | Overall Width | E | | 12.00 BSC | | | | | | Overall Length | D | | 12.00 BSC | | | | | | Molded Package Width | E1 | | 10.00 BSC | | | | | | Molded Package Length | D1 | | 10.00 BSC | | | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | | | Lead Width | b | 0.30 | 0.37 | 0.45 | | | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B #### **INDEX** | Numerics | | Core Exception Types | | |-------------------------------------------------|-----|---------------------------------------------------------------------|-----| | 50 MHz Electrical Characteristics | 301 | EJTAG Debug Support | | | ۸ | | Power Management | | | A | | CPU Module | | | AC Characteristics | | Customer Change Notification Service Customer Notification Service | | | 10-Bit Conversion Rate Parameters | | Customer Support | | | ADC Specifications | | Customer Support | 341 | | Analog-to-Digital Conversion Requirements | | D | | | EJTAG Timing Requirements | | DC and AC Characteristics | | | Internal FRC Accuracy | | Graphs and Tables | 307 | | Internal RC Accuracy | | DC Characteristics | | | OTG Electrical Specifications | | I/O Pin Input Specifications | | | Parallel Master Port Read Requirements | | I/O Pin Output Specifications | , | | Parallel Master Port Write | | Idle Current (IDLE) | | | Parallel Master Port Write Requirements | | Power-Down Current (IPD) | | | Parallel Slave Port Requirements | | Program Memory | | | PLL Clock Timing | | Temperature and Voltage Specifications | | | Analog-to-Digital Converter (ADC) | 209 | DC Characteristics (50 MHz) | | | Assembler | | , , | | | MPASM Assembler | 254 | Idle Current (IDLE)Power-Down Current (IPD) | | | В | | Development Support | | | | | · ·· | | | Block Diagrams | | Direct Memory Access (DMA) Controller | 03 | | ADC Module | | E | | | Comparator I/O Operating Modes | | Electrical Characteristics | 257 | | Comparator Voltage Reference | | AC | | | Connections for On-Chip Voltage Regulator | | Errata | | | Core and Peripheral Modules | | External Clock | | | CPU | 33 | Timer1 Timing Requirements | 275 | | CTMU Configurations | | Timer2, 3, 4, 5 Timing Requirements | | | Time Measurement | | Timing Requirements | | | DMA | | External Clock (50 MHz) | 270 | | I2C Circuit | | Timing Requirements | 304 | | Input Capture | | | | | Interrupt Controller | | F | | | JTAG Programming, Debugging and Trace Ports | | Flash Program Memory | 53 | | Output Compare Module | | RTSP Operation | | | PMP Pinout and Connections to External Devices. | | | | | Reset System | | I | | | RTCC | | I/O Ports | 127 | | SPI Module | | Parallel I/O (PIO) | | | Timer1 | | Write/Read Timing | | | Timer2/3/4/5 (16-Bit) | | Input Change Notification | | | Typical Multiplexed Port Structure | 127 | Instruction Set | | | UART | | Inter-Integrated Circuit (I2C | | | WDT and Power-up Timer | 153 | Internal Voltage Reference Specifications | | | Brown-out Reset (BOR) | | Internet Address | | | and On-Chip Voltage Regulator | 250 | Interrupt Controller | 63 | | С | | IRG, Vector and Bit Location | | | | | - | | | C Compilers | | M | | | MPLAB C18 | 254 | Memory Maps | | | Charge Time Measurement Unit. See CTMU. | | PIC32MX110/210 Devices | | | Clock Diagram | 74 | (4 KB RAM, 16 KB Flash) | 38 | | Comparator | | PIC32MX120/220 Devices | | | Specifications | | (8 KB RAM, 32 KB Flash) | 39 | | Comparator Module | | PIC32MX130/230 | | | Comparator Voltage Reference (CVref | | (16 KB RAM, 256 KB Flash) | 43 | | Configuration Bit | | PIC32MX130/230 Devices | | | Configuring Analog Port Pins | 128 | (16 KB RAM, 64 KB Flash) | 40 | | CPU | | PIC32MX150/250 Devices | | | Architecture Overview | | (32 KB RAM, 128 KB Flash) | 41 | | Coprocessor 0 Registers | 35 | PIC32MX170/270 | | #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### CUSTOMER SUPPORT Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - · Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://microchip.com/support