

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 28-QFN (6x6)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx250f128b-i-ml |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 11: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES

# 44-PIN TQFP (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX110F016D PIC32MX120F032D PIC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D

44

1

| Pin # | Full Pin Name                                  | Pin # | Full Pin Name                        |
|-------|------------------------------------------------|-------|--------------------------------------|
| 1     | RPB9/SDA1/CTED4/PMD3/RB9                       | 23    | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 |
| 2     | RPC6/PMA1/RC6                                  | 24    | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3   |
| 3     | RPC7/PMA0/RC7                                  | 25    | AN6/RPC0/RC0                         |
| 4     | RPC8/PMA5/RC8                                  | 26    | AN7/RPC1/RC1                         |
| 5     | RPC9/CTED7/PMA6/RC9                            | 27    | AN8/RPC2/PMA2/RC2                    |
| 6     | Vss                                            | 28    | VDD                                  |
| 7     | VCAP                                           | 29    | Vss                                  |
| 8     | PGED2/RPB10/CTED11/PMD2/RB10                   | 30    | OSC1/CLKI/RPA2/RA2                   |
| 9     | PGEC2/RPB11/PMD1/RB11                          | 31    | OSC2/CLKO/RPA3/RA3                   |
| 10    | AN12/PMD0/RB12                                 | 32    | TDO/RPA8/PMA8/RA8                    |
| 11    | AN11/RPB13/CTPLS/PMRD/RB13                     | 33    | SOSCI/RPB4/RB4                       |
| 12    | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10           | 34    | SOSCO/RPA4/T1CK/CTED9/RA4            |
| 13    | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7       | 35    | TDI/RPA9/PMA9/RA9                    |
| 14    | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | 36    | RPC3/RC3                             |
| 15    | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15          | 37    | RPC4/PMA4/RC4                        |
| 16    | AVss                                           | 38    | RPC5/PMA3/RC5                        |
| 17    | AVDD                                           | 39    | Vss                                  |
| 18    | MCLR                                           | 40    | VDD                                  |
| 19    | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0          | 41    | PGED3/RPB5/PMD7/RB5                  |
| 20    | VREF-/CVREF-/AN1/RPA1/CTED2/RA1                | 42    | PGEC3/RPB6/PMD6/RB6                  |
| 21    | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0           | 43    | RPB7/CTED3/PMD5/INT0/RB7             |
| 22    | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1          | 44    | RPB8/SCL1/CTED10/PMD4/RB8            |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices.

5: Shaded pins are 5V tolerant.



#### 2.2.1 BULK CAPACITORS

The use of a bulk capacitor is recommended to improve power supply stability. Typical values range from 4.7  $\mu F$  to 47  $\mu F$ . This capacitor should be located as close to the device as possible.

# 2.3 Capacitor on Internal Voltage Regulator (VCAP)

#### 2.3.1 INTERNAL REGULATOR MODE

A low-ESR (3 ohm) capacitor is required on the VCAP pin, which is used to stabilize the internal voltage regulator output. The VCAP pin must not be connected to VDD, and must have a CEFC capacitor, with at least a 6V rating, connected to ground. The type can be ceramic or tantalum. Refer to **30.0 "Electrical Characteristics"** for additional information on CEFC specifications.

# 2.4 Master Clear (MCLR) Pin

The  $\overline{\text{MCLR}}$  pin provides two specific device functions:

- Device Reset
- · Device programming and debugging

Pulling The  $\overline{\text{MCLR}}$  pin low generates a device Reset. Figure 2-2 illustrates a typical  $\overline{\text{MCLR}}$  circuit. During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the  $\overline{\text{MCLR}}$  pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as illustrated in Figure 2-2, it is recommended that the capacitor C, be isolated from the MCLR pin during programming and debugging operations.

Place the components illustrated in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.



# EXAMPLE OF MCLR PIN CONNECTIONS



**3:** No pull-ups or bypass capacitors are allowed on active debug/program PGECx/PGEDx pins.

# 2.5 ICSP Pins

The PGECx and PGEDx pins are used for ICSP and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0   |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|
| 04.04        | U-0                | U-0                |
| 31:24        | _                 | _                 | _                 | _                 | _                 |                   | -                  | —                  |
| 22:16        | U-0                | U-0                |
| 23:16        | _                 | _                 | _                 | _                 | _                 |                   | -                  | —                  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-0, HS          | R/W-0              |
| 15:8         |                   | _                 | _                 | -                 | _                 | _                 | CMR                | VREGS              |
| 7.0          | R/W-0, HS         | R/W-0, HS         | U-0               | R/W-0, HS         | R/W-0, HS         | R/W-0, HS         | R/W-1, HS          | R/W-1, HS          |
| 7:0          | EXTR              | SWR               | _                 | WDTO              | SLEEP             | IDLE              | BOR <sup>(1)</sup> | POR <sup>(1)</sup> |

#### REGISTER 6-1: RCON: RESET CONTROL REGISTER

| Legend:           | HS = Set by hardware |                           |                    |
|-------------------|----------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit     | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set     | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-10 Unimplemented: Read as '0'

| bit 9 | CMR: Configuration Mismatch Reset Flag bit             |
|-------|--------------------------------------------------------|
|       | 1 = Configuration mismatch Reset has occurred          |
|       | 0 = Configuration mismatch Reset has not occurred      |
| bit 8 | VREGS: Voltage Regulator Standby Enable bit            |
|       | 1 = Regulator is enabled and is on during Sleep mode   |
|       | 0 = Regulator is disabled and is off during Sleep mode |
| bit 7 | EXTR: External Reset (MCLR) Pin Flag bit               |
|       | 1 = Master Clear (pin) Reset has occurred              |
|       | 0 = Master Clear (pin) Reset has not occurred          |
| bit 6 | SWR: Software Reset Flag bit                           |
|       | 1 = Software Reset was executed                        |
|       | 0 = Software Reset as not executed                     |
| bit 5 | Unimplemented: Read as '0'                             |
| bit 4 | WDTO: Watchdog Timer Time-out Flag bit                 |
|       | 1 = WDT Time-out has occurred                          |
|       | 0 = WDT Time-out has not occurred                      |
| bit 3 | SLEEP: Wake From Sleep Flag bit                        |
|       | 1 = Device was in Sleep mode                           |
|       | 0 = Device was not in Sleep mode                       |
| bit 2 | IDLE: Wake From Idle Flag bit                          |
|       | 1 = Device was in Idle mode                            |
|       | 0 = Device was not in Idle mode                        |
| bit 1 | BOR: Brown-out Reset Flag bit <sup>(1)</sup>           |
|       | 1 = Brown-out Reset has occurred                       |
|       | 0 = Brown-out Reset has not occurred                   |
| bit 0 | POR: Power-on Reset Flag bit <sup>(1)</sup>            |
|       | 1 = Power-on Reset has occurred                        |
|       | 0 = Power-on Reset has not occurred                    |
|       |                                                        |

**Note 1:** User software must clear this bit to view next detection.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.24        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 31:24        | —                 | —                 | —                 |                   | IP03<2:0> IS      |                   |                  |                  |  |  |  |
| 23:16        | U-0 U-0           |                   | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 23.10        | _                 | —                 |                   |                   | IP02<2:0>         | IS02<1:0>         |                  |                  |  |  |  |
| 15:8         | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0 R/W-0      |                  |  |  |  |
| 15.0         | _                 | —                 |                   |                   | IP01<2:0>         |                   | IS01·            | <1:0>            |  |  |  |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0 R/W-0       |                  | R/W-0            |  |  |  |
| 7.0          | _                 | _                 | _                 |                   | IP00<2:0>         |                   | IS00<1:0>        |                  |  |  |  |

#### REGISTER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER

#### Legend:

| Logonal           |                  |                                    |                    |  |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |  |

- bit 31-29 Unimplemented: Read as '0'
- bit 28-26 IP03<2:0>: Interrupt Priority bits
- 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 25-24 IS03<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 23-21 Unimplemented: Read as '0' bit 20-18 IP02<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 17-16 IS02<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 15-13 Unimplemented: Read as '0' bit 12-10 IP01<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1
  - 000 = Interrupt is disabled
- **Note:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions.

| REGIST  | ER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER (CONTINUED)                                                         |
|---------|-----------------------------------------------------------------------------------------------------------------------|
| bit 9-8 | IS01<1:0>: Interrupt Subpriority bits                                                                                 |
|         | 11 = Interrupt subpriority is 3                                                                                       |
|         | 10 = Interrupt subpriority is 2                                                                                       |
|         | 01 = Interrupt subpriority is 1                                                                                       |
|         | 00 = Interrupt subpriority is 0                                                                                       |
| bit 7-5 | Unimplemented: Read as '0'                                                                                            |
| bit 4-2 | IP00<2:0>: Interrupt Priority bits                                                                                    |
|         | 111 = Interrupt priority is 7                                                                                         |
|         | •                                                                                                                     |
|         | •                                                                                                                     |
|         | •                                                                                                                     |
|         | 010 = Interrupt priority is 2                                                                                         |
|         | 001 = Interrupt priority is 1                                                                                         |
|         | 000 = Interrupt is disabled                                                                                           |
| bit 1-0 | IS00<1:0>: Interrupt Subpriority bits                                                                                 |
|         | 11 = Interrupt subpriority is 3                                                                                       |
|         | 10 = Interrupt subpriority is 2                                                                                       |
|         | 01 = Interrupt subpriority is 1                                                                                       |
|         | 00 = Interrupt subpriority is 0                                                                                       |
| Note:   | This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions. |

| Bit<br>Range | Bit<br>31/23/15/7           | Bit<br>30/22/14/6            | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3         | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |
|--------------|-----------------------------|------------------------------|-------------------|-------------------|---------------------------|-------------------|------------------|------------------|--|--|--|--|--|--|
| 31:24        | U-0                         | R/W-0                        | R/W-0             | R/W-0             | R/W-0                     | R/W-0 R/W-0       |                  | R/W-0            |  |  |  |  |  |  |
|              | _                           | RODIV<14:8> <sup>(1,3)</sup> |                   |                   |                           |                   |                  |                  |  |  |  |  |  |  |
|              | R/W-0                       | R/W-0                        | R/W-0             | R/W-0             | R/W-0 R/W-0               |                   | R/W-0            | R/W-0            |  |  |  |  |  |  |
| 23:16        | RODIV<7:0> <sup>(1,3)</sup> |                              |                   |                   |                           |                   |                  |                  |  |  |  |  |  |  |
| 45.0         | R/W-0                       | U-0                          | 0 R/W-0 R/W-0     |                   | R/W-0                     | U-0               | R/W-0, HC        | R-0, HS, HC      |  |  |  |  |  |  |
| 15:8         | ON                          | _                            | SIDL              | OE                | RSLP <sup>(2)</sup>       | _                 | DIVSWEN          | ACTIVE           |  |  |  |  |  |  |
|              | U-0                         | U-0                          | U-0               | U-0               | R/W-0                     | R/W-0             | R/W-0 R/W-0      |                  |  |  |  |  |  |  |
| 7:0          |                             |                              |                   |                   | ROSEL<3:0> <sup>(1)</sup> |                   |                  |                  |  |  |  |  |  |  |

#### REGISTER 8-3: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER

| Legend:           | HC = Hardware Clearable | HS = Hardware Settable   |                    |  |  |  |  |
|-------------------|-------------------------|--------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, r | ead as '0'         |  |  |  |  |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared     | x = Bit is unknown |  |  |  |  |

bit 31 Unimplemented: Read as '0'

| bit 30-16 | RODIV<14:0> Reference Clock Divider bits <sup>(1,3)</sup>                           |
|-----------|-------------------------------------------------------------------------------------|
|           | The value selects the reference clock divider bits. See Figure 8-1 for information. |
| bit 15    | ON: Output Enable bit                                                               |
|           | 1 = Reference Oscillator module is enabled                                          |
|           | 0 = Reference Oscillator module is disabled                                         |
| bit 14    | Unimplemented: Read as '0'                                                          |
| bit 13    | SIDL: Peripheral Stop in Idle Mode bit                                              |

- 1 = Discontinue module operation when the device enters Idle mode
  - 0 =Continue module operation when the device enters lide mode
- bit 12 **OE:** Reference Clock Output Enable bit
  - 1 = Reference clock is driven out on REFCLKO pin
  - 0 = Reference clock is not driven out on REFCLKO pin
- bit 11 RSLP: Reference Oscillator Module Run in Sleep bit<sup>(2)</sup>
  - 1 = Reference Oscillator module output continues to run in Sleep
  - 0 = Reference Oscillator module output is disabled in Sleep
- bit 10 Unimplemented: Read as '0'
- bit 9 DIVSWEN: Divider Switch Enable bit
  - 1 = Divider switch is in progress
    - 0 = Divider switch is complete
- bit 8 ACTIVE: Reference Clock Request Status bit
  - 1 = Reference clock request is active
  - 0 = Reference clock request is not active
- bit 7-4 Unimplemented: Read as '0'
- **Note 1:** The ROSEL and RODIV bits should not be written while the ACTIVE bit is '1', as undefined behavior may result.
  - **2:** This bit is ignored when the ROSEL<3:0> bits = 0000 or 0001.
  - 3: While the ON bit is set to '1', writes to these bits do not take effect until the DIVSWEN bit is also set to '1'.

#### TABLE 9-3: DMA CHANNELS 0-3 REGISTER MAP

| ess                         |                                 |           |            |             |            |             |             |            |            | Bi          | its     |        |        |        |         |        |        |        |            |
|-----------------------------|---------------------------------|-----------|------------|-------------|------------|-------------|-------------|------------|------------|-------------|---------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15      | 30/14       | 29/13      | 28/12       | 27/11       | 26/10      | 25/9       | 24/8        | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 3060                        | DCH0CON                         | 31:16     | _          | _           | _          | —           | _           |            | _          | —           | _       | _      | _      | —      | _       | _      |        |        | 0000       |
| 3000                        | DCHUCON                         | 15:0      | CHBUSY     | _           | —          | —           | —           |            | —          | CHCHNS      | CHEN    | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3070                        | DCH0ECON                        | 31:16     |            |             |            |             |             |            |            |             |         |        | 00FF   |        |         |        |        |        |            |
| 3070                        | Denieleon                       | 15:0      |            |             |            | CHSIR       | Q<7:0>      |            |            |             | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | _      |        | FF00       |
| 3080                        | DCH0INT                         | 31:16     | —          | _           | —          | —           | —           | _          | —          | —           | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 5000                        | DCHOINT                         | 15:0      | _          | _           | —          | —           | —           | _          | —          | —           | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3090                        | DCH0SSA                         | 31:16     |            |             |            |             |             |            |            | СНАЗА       | <31.0>  |        |        |        |         |        |        |        | 0000       |
| 0000                        | Donooon                         | 15:0      |            | CHSSA<31:0> |            |             |             |            |            |             |         |        |        |        | 0000    |        |        |        |            |
| 3040                        | DCH0DSA                         | 31:16     |            |             |            |             |             |            |            | CHDSA       | \<31·0> |        |        |        |         |        |        |        | 0000       |
| 3070                        | DOI 10DOA                       | 15:0      |            |             |            |             |             |            |            | 01100/      | 1.02    |        |        |        |         |        |        |        | 0000       |
| 30B0                        | DCH0SSIZ                        | 31:16     | —          | —           | —          | —           |             | _          | —          | —           | —       | —      | —      |        | —       | —      | —      | —      | 0000       |
| 0000                        | DOI100012                       | 15:0      |            |             |            |             |             |            |            | CHSSIZ      | Z<15:0> |        |        |        |         |        |        |        | 0000       |
| 3000                        | DCH0DSIZ                        | 31:16     | _          | —           | —          | —           | —           | —          | —          | —           | —       | —      | —      | —      | —       | —      | —      | —      | 0000       |
| 0000                        | DOMODOL                         | 15:0      |            |             |            |             |             |            |            | CHDSIZ      | Z<15:0> | -      |        |        |         |        |        |        | 0000       |
| 3000                        | DCH0SPTR                        | 31:16     | —          | —           | —          | —           |             | _          | —          | —           | —       | —      | —      |        | —       | —      | —      | —      | 0000       |
| 0000                        | Donioor IIX                     | 15:0      |            |             |            |             |             |            |            | CHSPTI      | R<15:0> |        |        |        |         |        |        |        | 0000       |
| 30E0                        | DCH0DPTR                        | 31:16     | _          | _           | —          | —           |             |            | —          | —           | —       | —      | —      | —      | —       | —      | _      | —      | 0000       |
| OOLO                        |                                 | 15:0      |            |             |            |             |             |            |            | CHDPT       | R<15:0> |        |        |        |         |        |        |        | 0000       |
| 30E0                        | DCH0CSIZ                        | 31:16     | _          | _           | —          | —           |             |            | —          | —           | —       | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 001 0                       | DOI100012                       | 15:0      |            |             |            |             |             |            |            | CHCSIZ      | Z<15:0> |        |        |        |         |        |        |        | 0000       |
| 3100                        | DCH0CPTR                        | 31:16     | _          | _           | —          | —           |             |            | —          | —           | —       | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 0100                        | Donioor IIX                     | 15:0      |            |             |            |             |             |            |            | CHCPT       | R<15:0> |        |        |        |         |        |        |        | 0000       |
| 3110                        | DCH0DAT                         | 31:16     |            | _           | —          |             |             |            | —          | —           | —       | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 0110                        | DOITODAT                        | 15:0      | —          | —           | —          |             |             |            | —          | —           |         |        |        | CHPDA  | \T<7:0> |        |        |        | 0000       |
| 3120                        | DCH1CON                         | 31:16     |            | _           | —          |             |             |            | —          | —           | —       | —      | —      |        | —       | —      |        | —      | 0000       |
| 0120                        | Donnoon                         | 15:0      | CHBUSY     | —           | —          |             |             |            | —          | CHCHNS      | CHEN    | CHAED  | CHCHN  | CHAEN  | —       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3130                        | DCH1ECON                        | 31:16     | —          | _           | —          | —           | —           | -          | —          | —           |         |        |        | CHAIR  | Q<7:0>  |        |        |        | OOFF       |
| 5150                        | DOITILOON                       | 15:0      |            |             |            | CHSIR       | Q<7:0>      |            |            |             | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | —      | _      | FF00       |
| 3140                        | DCH1INT                         | 31:16     | _          | _           | —          |             |             | _          | —          | —           | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 5140                        | DOLLING                         | 15:0      | _          | _           | _          | _           | —           | _          | _          | —           | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3150                        | DCH1SSA                         | 31:16     |            |             |            |             |             |            |            | CHSSA       | <31.0>  |        |        |        |         |        |        |        | 0000       |
| 5150                        | DOITIOGA                        | 15:0      |            |             |            |             |             |            |            | 0100        |         |        |        |        |         |        |        |        | 0000       |
| 3160                        | DCH1DSA                         | 31:16     |            |             |            |             |             |            |            | CHDSA       | 1<31.0> |        |        |        |         |        |        |        | 0000       |
| 3100                        | DONIDSA                         | 15:0      |            |             |            |             |             |            |            |             | ~~~~    |        |        |        |         |        |        |        | 0000       |
| Leger                       | od∙ v=u                         | nknown    | value on R | leset: — =  | unimplemer | nted read a | s '0' Reset | values are | shown in h | nexadecimal |         |        |        |        |         |        |        |        |            |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31:24        | —                 | —                 | _                 | —                 | _                 | —                 | _                | _                |  |  |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        |                   | _                 |                   | _                 | _                 |                   | _                |                  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | CHCSIZ<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | CHCSIZ            | <7:0>             |                   |                  |                  |  |  |

# REGISTER 9-16: DCHxCSIZ: DMA CHANNEL 'x' CELL-SIZE REGISTER

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHCSIZ<15:0>: Channel Cell Size bits

1111111111111111 = 65,535 bytes transferred on an event

#### REGISTER 9-17: DCHxCPTR: DMA CHANNEL 'x' CELL POINTER REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31:24        | _                 | —                 | —                 | —                 | _                 | —                 | —                | —                |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |
| 45.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 15:8         | CHCPTR<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
|              |                   |                   |                   | CHCPTF            | R<7:0>            |                   |                  |                  |  |  |

| Legend:                                                              |                  |                      |                    |
|----------------------------------------------------------------------|------------------|----------------------|--------------------|
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                  |                      |                    |
| -n = Value at POR                                                    | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

Note: When in Pattern Detect mode, this register is reset on a pattern detect.

NOTES:

# 11.3 Peripheral Pin Select

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin-count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

The Peripheral Pin Select (PPS) configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The PPS configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to these I/O pins. PPS is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

#### 11.3.1 AVAILABLE PINS

The number of available pins is dependent on the particular device and its pin count. Pins that support the PPS feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable port number.

#### 11.3.2 AVAILABLE PERIPHERALS

The peripherals managed by the PPS are all digitalonly peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs.

In comparison, some digital-only peripheral modules are never included in the PPS feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include I<sup>2</sup>C among others. A similar requirement excludes all modules with analog inputs, such as the Analog-to-Digital Converter (ADC).

A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin.

Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

#### 11.3.3 CONTROLLING PERIPHERAL PIN SELECT

PPS features are controlled through two sets of SFRs: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on whether an input or output is being mapped.

# 11.3.4 INPUT MAPPING

The inputs of the PPS options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The [*pin name*]R registers, where [*pin name*] refers to the peripheral pins listed in Table 11-1, are used to configure peripheral input mapping (see Register 11-1). Each register contains sets of 4 bit fields. Programming these bit fields with an appropriate value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field is shown in Table 11-1.

For example, Figure 11-2 illustrates the remappable pin selection for the U1RX input.

#### FIGURE 11-2: REMAPPABLE INPUT EXAMPLE FOR U1RX



# TABLE 11-2: OUTPUT PIN SELECTION

| RPn Port Pin | RPnR SFR | RPnR bits   | RPnR Value to Peripheral<br>Selection       |  |  |
|--------------|----------|-------------|---------------------------------------------|--|--|
| RPA0         | RPA0R    | RPA0R<3:0>  | 0000 = No Connect                           |  |  |
| RPB3         | RPB3R    | RPB3R<3:0>  | 0001 = <u>U1TX</u><br>0010 = <u>U2RTS</u>   |  |  |
| RPB4         | RPB4R    | RPB4R<3:0>  | 0011 = SS1                                  |  |  |
| RPB15        | RPB15R   | RPB15R<3:0> |                                             |  |  |
| RPB7         | RPB7R    | RPB7R<3:0>  | 0110 = Reserved<br>0111 = C2OUT             |  |  |
| RPC7         | RPC7R    | RPC7R<3:0>  | 1000 = Reserved                             |  |  |
| RPC0         | RPC0R    | RPC0R<3:0>  | •                                           |  |  |
| RPC5         | RPC5R    | RPC5R<3:0>  | •<br>1111 = Reserved                        |  |  |
| RPA1         | RPA1R    | RPA1R<3:0>  | 0000 = No Connect                           |  |  |
| RPB5         | RPB5R    | RPB5R<3:0>  | 0001 = Reserved<br>0010 = Reserved          |  |  |
| RPB1         | RPB1R    | RPB1R<3:0>  | 0011 = SDO1                                 |  |  |
| RPB11        | RPB11R   | RPB11R<3:0> | 0100 = SDO2<br>0101 = OC2                   |  |  |
| RPB8         | RPB8R    | RPB8R<3:0>  | 0110 = Reserved                             |  |  |
| RPA8         | RPA8R    | RPA8R<3:0>  |                                             |  |  |
| RPC8         | RPC8R    | RPC8R<3:0>  | •                                           |  |  |
| RPA9         | RPA9R    | RPA9R<3:0>  | 1111 = Reserved                             |  |  |
| RPA2         | RPA2R    | RPA2R<3:0>  | 0000 = No Connect                           |  |  |
| RPB6         | RPB6R    | RPB6R<3:0>  | 0001 = Reserved<br>0010 = Reserved          |  |  |
| RPA4         | RPA4R    | RPA4R<3:0>  | 0011 = SDO1<br>0100 = SDO2                  |  |  |
| RPB13        | RPB13R   | RPB13R<3:0> | 0101 <b>= OC4</b>                           |  |  |
| RPB2         | RPB2R    | RPB2R<3:0>  |                                             |  |  |
| RPC6         | RPC6R    | RPC6R<3:0>  | 1000 = Reserved                             |  |  |
| RPC1         | RPC1R    | RPC1R<3:0>  |                                             |  |  |
| RPC3         | RPC3R    | RPC3R<3:0>  | 1111 = Reserved                             |  |  |
| RPA3         | RPA3R    | RPA3R<3:0>  | 0000 = No Connect                           |  |  |
| RPB14        | RPB14R   | RPB14R<3:0> |                                             |  |  |
| RPB0         | RPB0R    | RPB0R<3:0>  | 0011 = <u>Reserved</u><br>0100 = <u>SS2</u> |  |  |
| RPB10        | RPB10R   | RPB10R<3:0> | 0101 <b>= OC3</b>                           |  |  |
| RPB9         | RPB9R    | RPB9R<3:0>  |                                             |  |  |
| RPC9         | RPC9R    | RPC9R<3:0>  | 1000 = Reserved                             |  |  |
| RPC2         | RPC2R    | RPC2R<3:0>  |                                             |  |  |
| RPC4         | RPC4R    | RPC4R<3:0>  | 1111 = Reserved                             |  |  |

# TABLE 11-7: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED)

| ss                          | Bits                 |           |       |       |       |       |       |       |      |      |      |      |      |      |      |      |       |      |            |
|-----------------------------|----------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|-------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name     | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0 | All Resets |
| 5000                        | RPC8R <sup>(1)</sup> | 31:16     | _     | —     | —     | —     | _     | _     | —    | _    | _    | —    | —    | _    | _    | —    | —     | —    | 0000       |
| FB8C                        | RPCoR                | 15:0      | —     | —     | —     | —     | —     | _     | —    | —    | _    | —    | —    | —    |      | RPC8 | <3:0> |      | 0000       |
| 5000                        | RPC9R <sup>(3)</sup> | 31:16     | —     | —     | —     | —     | _     | _     | —    | _    | _    | —    | —    | _    | _    | —    | —     |      | 0000       |
| FB90                        | RPC9R**              | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | _    | —    | —    | —    |      | RPC  | <3:0> |      | 0000       |

x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

Note 1:

2:

This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. 3:

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.24        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |
| 31:24        | —                 | —                 | —                 | RXBUFELM<4:0>     |                   |                   |                  |                  |  |  |  |
| 22:16        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |
| 23:16        | —                 | —                 | —                 | TXBUFELM<4:0>     |                   |                   |                  |                  |  |  |  |
| 45.0         | U-0               | U-0               | U-0               | R/C-0, HS         | R-0               | U-0               | U-0              | R-0              |  |  |  |
| 15:8         | —                 | —                 | —                 | FRMERR            | SPIBUSY           | —                 | _                | SPITUR           |  |  |  |
| 7.0          | R-0               | R/W-0             | R-0               | U-0               | R-1               | U-0               | R-0              | R-0              |  |  |  |
| 7:0          | SRMT              | SPIROV            | SPIRBE            | _                 | SPITBE            |                   | SPITBF           | SPIRBF           |  |  |  |

#### REGISTER 17-3: SPIxSTAT: SPI STATUS REGISTER

| Legend:           | C = Clearable bit | HS = Set in hardware               |                    |  |
|-------------------|-------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared               | x = Bit is unknown |  |

- bit 31-29 Unimplemented: Read as '0'
- bit 28-24 **RXBUFELM<4:0>:** Receive Buffer Element Count bits (valid only when ENHBUF = 1)
- bit 23-21 Unimplemented: Read as '0'
- bit 20-16 **TXBUFELM<4:0>:** Transmit Buffer Element Count bits (valid only when ENHBUF = 1)
- bit 15-13 Unimplemented: Read as '0'
- bit 12 **FRMERR:** SPI Frame Error status bit
  - 1 = Frame error detected
    - 0 = No Frame error detected
  - This bit is only valid when FRMEN = 1.
- bit 11 SPIBUSY: SPI Activity Status bit
  - 1 = SPI peripheral is currently busy with some transactions
  - 0 = SPI peripheral is currently idle
- bit 10-9 Unimplemented: Read as '0'
- bit 8 SPITUR: Transmit Under Run bit
  - 1 = Transmit buffer has encountered an underrun condition
  - 0 = Transmit buffer has no underrun condition

This bit is only valid in Framed Sync mode; the underrun condition must be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module, or writing a '0' to SPITUR.

- bit 7 **SRMT:** Shift Register Empty bit (valid only when ENHBUF = 1)
  - 1 = When SPI module shift register is empty
  - 0 = When SPI module shift register is not empty
- bit 6 SPIROV: Receive Overflow Flag bit
  - 1 = A new data is completely received and discarded. The user software has not read the previous data in the SPIxBUF register.
  - 0 = No overflow has occurred

This bit is set in hardware; can bit only be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module, or by writing a '0' to SPIROV.

- bit 5 **SPIRBE:** RX FIFO Empty bit (valid only when ENHBUF = 1) 1 = RX FIFO is empty (CRPTR = SWPTR)
  - 0 = RX FIFO is not empty (CRPTR  $\neq$  SWPTR)
- bit 4 Unimplemented: Read as '0'

# **REGISTER 18-2:** I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED)

| bit 4 | <b>P:</b> Stop bit<br>1 = Indicates that a Stop bit has been detected last                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>0 = Stop bit was not detected last</li> <li>Hardware set or clear when Start, Repeated Start or Stop detected.</li> </ul>         |
| bit 3 | S: Start bit                                                                                                                               |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul> |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                         |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                          |
|       | <ul> <li>1 = Read – indicates data transfer is output from slave</li> <li>0 = Write – indicates data transfer is input to slave</li> </ul> |
|       | Hardware set or clear after reception of I <sup>2</sup> C device address byte.                                                             |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                        |
|       | 1 = Receive complete, I2CxRCV is full                                                                                                      |
|       | 0 = Receive not complete, I2CxRCV is empty                                                                                                 |
|       | Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV.                                       |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                       |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                  |

0 = Transmit complete, I2CxTRN is empty

Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5  | Bit<br>28/20/12/4 | Bit<br>27/19/11/3   | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|--------------------|-------------------|---------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0                | U-0               | U-0                 | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                  | _                 | _                   | _                 | -                | _                |
| 00.40        | U-0               | U-0               | U-0                | U-0               | U-0                 | U-0               | U-0              | U-0              |
| 23:16        | —                 | _                 | _                  | _                 | _                   | _                 | -                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0              | R/W-0             | R/W-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | 0N <sup>(1)</sup> | _                 | SIDL               | ADRMU             | JX<1:0>             | PMPTTL            | PTWREN           | PTRDEN           |
| 7.0          | R/W-0             | R/W-0             | R/W-0              | U-0               | R/W-0               | U-0               | R/W-0            | R/W-0            |
| 7:0          | CSF<1:0>(2)       |                   | ALP <sup>(2)</sup> | _                 | CS1P <sup>(2)</sup> | _                 | WRSP             | RDSP             |

#### REGISTER 20-1: PMCON: PARALLEL PORT CONTROL REGISTER

#### Legend:

| 0                 |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Parallel Master Port Enable bit<sup>(1)</sup>
  - 1 = PMP enabled
  - 0 = PMP disabled, no off-chip access performed
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue module operation when the device enters Idle mode
  - 0 = Continue module operation when the device enters Idle mode
- bit 12-11 ADRMUX<1:0>: Address/Data Multiplexing Selection bits
  - 11 = Lower 8 bits of address are multiplexed on PMD<7:0> pins; upper 8 bits are not used
  - 10 = All 16 bits of address are multiplexed on PMD<7:0> pins
  - 01 = Lower 8 bits of address are multiplexed on PMD<7:0> pins, upper bits are on PMA<10:8> and PMA<14>
  - 00 = Address and data appear on separate pins
- bit 10 **PMPTTL:** PMP Module TTL Input Buffer Select bit
  - 1 = PMP module uses TTL input buffers
  - 0 = PMP module uses Schmitt Trigger input buffer
- bit 9 **PTWREN:** Write Enable Strobe Port Enable bit
  - 1 = PMWR/PMENB port enabled
  - 0 = PMWR/PMENB port disabled
- bit 8 PTRDEN: Read/Write Strobe Port Enable bit
  - 1 = PMRD/PMWR port enabled
  - 0 = PMRD/PMWR port disabled
- bit 7-6 CSF<1:0>: Chip Select Function bits<sup>(2)</sup>
  - 11 = Reserved
  - 10 = PMCS1 functions as Chip Select
  - 01 = PMCS1 functions as PMA<14>
  - 00 = PMCS1 functions as PMA<14>
- bit 5 ALP: Address Latch Polarity bit<sup>(2)</sup>
  - 1 = Active-high (PMALL and PMALH)
  - $0 = \text{Active-low} (\overline{\text{PMALL}} \text{ and } \overline{\text{PMALH}})$
  - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit.
    - 2: These bits have no effect when their corresponding pins are used as address lines.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4   | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|---------------------|-------------------|-------------------|------------------------|------------------|--|
| 31:24        | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |  |
| 31.24        | EDG1MOD           | EDG1POL           |                   | EDG1S               |                   | EDG2STAT          | EDG1STAT               |                  |  |
| 23:16        | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | U-0                    | U-0              |  |
| 23.10        | EDG2MOD           | EDG2POL           |                   | EDG2S               | —                 | —                 |                        |                  |  |
| 15:8         | R/W-0             | U-0               | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |  |
| 15.0         | ON                | —                 | CTMUSIDL          | TGEN <sup>(1)</sup> | EDGEN             | EDGSEQEN          | IDISSEN <sup>(2)</sup> | CTTRIG           |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0             | R/W-0                  | R/W-0            |  |
| 7.0          | ITRIM<5:0>        |                   |                   |                     |                   |                   |                        | IRNG<1:0>        |  |

#### REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER

# Legend:

| Logona.                           |                  |                                    |                    |  |  |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

- bit 31 EDG1MOD: Edge1 Edge Sampling Select bit
  - 1 = Input is edge-sensitive
  - 0 = Input is level-sensitive
- bit 30 EDG1POL: Edge 1 Polarity Select bit
  - 1 = Edge1 programmed for a positive edge response
  - 0 = Edge1 programmed for a negative edge response
- bit 29-26 EDG1SEL<3:0>: Edge 1 Source Select bits
  - 1111 = C3OUT pin is selected
    - 1110 = C2OUT pin is selected
    - 1101 = C1OUT pin is selected
    - 1100 = IC3 Capture Event is selected
    - 1011 = IC2 Capture Event is selected
    - 1010 = IC1 Capture Event is selected
    - 1001 = CTED8 pin is selected
    - 1000 = CTED7 pin is selected
    - 0111 = CTED6 pin is selected
    - 0110 = CTED5 pin is selected
    - 0101 = CTED4 pin is selected
    - 0100 = CTED3 pin is selected
    - 0011 = CTED1 pin is selected
    - 0010 = CTED2 pin is selected
    - 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected

#### bit 25 EDG2STAT: Edge2 Status bit

Indicates the status of Edge2 and can be written to control edge source

- 1 = Edge2 has occurred
- 0 = Edge2 has not occurred
- Note 1: When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - 3: Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical Characteristics" for current values.
  - 4: This bit setting is not available for the CTMU temperature diode.

NOTES:

# **30.0 ELECTRICAL CHARACTERISTICS**

This section provides an overview of the PIC32MX1XX/2XX 28/36/44-pin Family electrical characteristics for devices that operate at 40 MHz. Refer to **Section 31.0** "**50 MHz Electrical Characteristics**" for additional specifications for operations at higher frequency. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the PIC32MX1XX/2XX 28/36/44-pin Family devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied.

# **Absolute Maximum Ratings**

#### (See Note 1)

| Ambient temperature under bias                                                  | 40°C to +105°C           |
|---------------------------------------------------------------------------------|--------------------------|
| Storage temperature                                                             |                          |
| Voltage on VDD with respect to Vss                                              |                          |
| Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3)        | 0.3V to (VDD + 0.3V)     |
| Voltage on any 5V tolerant pin with respect to Vss when VDD $\ge 2.3V$ (Note 3) | 0.3V to +5.5V            |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3)     | 0.3V to +3.6V            |
| Voltage on D+ or D- pin with respect to VUSB3V3                                 | 0.3V to (VUSB3V3 + 0.3V) |
| Voltage on VBUS with respect to VSS                                             | 0.3V to +5.5V            |
| Maximum current out of Vss pin(s)                                               |                          |
| Maximum current into VDD pin(s) (Note 2)                                        |                          |
| Maximum output current sunk by any I/O pin                                      | 15 mA                    |
| Maximum output current sourced by any I/O pin                                   | 15 mA                    |
| Maximum current sunk by all ports                                               | 200 mA                   |
| Maximum current sourced by all ports (Note 2)                                   | 200 mA                   |

**Note 1:** Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

2: Maximum allowable current is a function of device maximum power dissipation (see Table 30-2).

3: See the "Pin Diagrams" section for the 5V tolerant pins.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

| Units                    |        | N    | <b>ILLIMETER</b> | S    |
|--------------------------|--------|------|------------------|------|
| Dimension                | Limits | MIN  | NOM              | MAX  |
| Contact Pitch            | E      |      | 0.80 BSC         |      |
| Contact Pad Spacing      | C1     |      | 11.40            |      |
| Contact Pad Spacing      | C2     |      | 11.40            |      |
| Contact Pad Width (X44)  | X1     |      |                  | 0.55 |
| Contact Pad Length (X44) | Y1     |      |                  | 1.50 |
| Distance Between Pads    | G      | 0.25 |                  |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B

| TABLE A-1: | MAJOR SECTION UPDATES (CONTINUED) |
|------------|-----------------------------------|
|------------|-----------------------------------|

| Section                           | Update Description                                                                                                                                    |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29.0 "Electrical Characteristics" | Updated the Absolute Maximum Ratings (removed Voltage on VCORE with respect to Vss).                                                                  |
|                                   | Added the SPDIP specification to the Thermal Packaging Characteristics (see Table 29-2).                                                              |
|                                   | Updated the Typical values for parameters DC20-DC24 in the Operating Current (IDD) specification (see Table 29-5).                                    |
|                                   | Updated the Typical values for parameters DC30a-DC34a in the Idle Current (IIDLE) specification (see Table 29-6).                                     |
|                                   | Updated the Typical values for parameters DC40i and DC40n and removed parameter DC40m in the Power-down Current (IPD) specification (see Table 29-7). |
|                                   | Removed parameter D320 (VCORE) from the Internal Voltage Regulator Specifications and updated the Comments (see Table 29-13).                         |
|                                   | Updated the Minimum, Typical, and Maximum values for parameter F20b in the Internal FRC Accuracy specification (see Table 29-17).                     |
|                                   | Removed parameter SY01 (TPWRT) and removed all Conditions from Resets Timing (see Table 29-20).                                                       |
|                                   | Updated all parameters in the CTMU Specifications (see Table 29-39).                                                                                  |
| 31.0 "Packaging Information"      | Added the 28-lead SPDIP package diagram information (see <b>31.1</b> "Package Marking Information" and <b>31.2</b> "Package Details").                |
| "Product Identification System"   | Added the SPDIP (SP) package definition.                                                                                                              |

# Revision C (November 2011)

All major changes are referenced by their respective section in Table A-2.

| TABLE A-2: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section                                                                                                                             | Update Description                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "32-bit Microcontrollers (up to 128 KB<br>Flash and 32 KB SRAM) with Audio<br>and Graphics Interfaces, USB, and<br>Advanced Analog" | Revised the source/sink on I/O pins (see "Input/Output" on page 1).<br>Added the SPDIP package to the PIC32MX220F032B device in the<br>PIC32MX2XX USB Family Features (see Table 2). |
| 4.0 "Memory Organization"                                                                                                           | Removed ANSB6 from the ANSELB register and added the ODCB6, ODCB10, and ODCB11 bits in the PORTB Register Map (see Table 4-20).                                                      |
| 29.0 "Electrical Characteristics"                                                                                                   | Updated the minimum value for parameter OS50 in the PLL Clock Timing Specifications (see Table 29-16).                                                                               |