



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 19                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | · ·                                                                            |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 9x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                             |
| Mounting Type              | Through Hole                                                                   |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                        |
| Supplier Device Package    | 28-SPDIP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx250f128b-v-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 6: PIN NAMES FOR 28-PIN USB DEVICES

# 28-PIN QFN (TOP VIEW)<sup>(1,2,3,4)</sup>

PIC32MX210F016B PIC32MX220F032B PIC32MX230F064B PIC32MX230F256B PIC32MX250F128B PIC32MX250F128B

28

1

| Pin # | Full Pin Name                                                | Pin #          | Full Pin Name                                            |
|-------|--------------------------------------------------------------|----------------|----------------------------------------------------------|
| 1     | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0                    | 15             | TDO/RPB9/SDA1/CTED4/PMD3/RB9                             |
| 2     | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1                   | 16             | Vss                                                      |
| 3     | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2                    | 17             | VCAP                                                     |
| 4     | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3                      | 18             | PGED2/RPB10/D+/CTED11/RB10                               |
| 5     | Vss                                                          | 19             | PGEC2/RPB11/D-/RB11                                      |
| 6     | OSC1/CLKI/RPA2/RA2                                           | 20             | VUSB3V3                                                  |
| 7     | OSC2/CLKO/RPA3/PMA0/RA3                                      | 21             | AN11/RPB13/CTPLS/PMRD/RB13                               |
| 8     | SOSCI/RPB4/RB4                                               | 22             | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14         |
| 9     | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4                               | 23             | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15                    |
| 10    | VDD                                                          | 24             | AVss                                                     |
| 11    | TMS/RPB5/USBID/RB5                                           | 25             | AVDD                                                     |
| 12    | VBUS                                                         | 26             | MCLR                                                     |
| 13    | TDI/RPB7/CTED3/PMD5/INT0/RB7                                 | 27             | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0         |
| 14    | TCK/RPB8/SCL1/CTED10/PMD4/RB8                                | 28             | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1               |
| Note  | 1: The RPn pins can be used by remappable peripherals. See ] | Table 1 for th | e available peripherals and Section 11.3 "Peripheral Pin |

1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: Shaded pins are 5V tolerant.

# 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MCUs

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

# 2.1 Basic Connection Requirements

Getting started with the PIC32MX1XX/2XX 28/36/44pin Family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see 2.2 "Decoupling Capacitors")
- All AVDD and AVss pins, even if the ADC module is not used (see 2.2 "Decoupling Capacitors")
- VCAP pin (see 2.3 "Capacitor on Internal Voltage Regulator (VCAP)")
- MCLR pin (see 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins, used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see **2.5** "ICSP Pins")
- OSC1 and OSC2 pins, when external oscillator source is used (see 2.7 "External Oscillator Pins")

The following pins may be required:

• VREF+/VREF- pins – used when external voltage reference for the ADC module is implemented

Note: The AVDD and AVss pins must be connected, regardless of ADC use and the ADC voltage reference source.

# 2.2 Decoupling Capacitors

The use of decoupling capacitors on power supply pins, such as VDD, VSS, AVDD and AVSS is required. See Figure 2-1.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A value of 0.1  $\mu$ F (100 nF), 10-20V is recommended. The capacitor should be a low Equivalent Series Resistance (low-ESR) capacitor and have resonance frequency in the range of 20 MHz and higher. It is further recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended that the capacitors be placed on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu F$  to 0.001  $\mu F$ . Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu F$  in parallel with 0.001  $\mu F$ .
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 24.24        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 31:24        |                   |                   |                   | BMXPFN            | 1SZ<31:24>        |                   |                  |                  |  |  |  |  |
| 00.40        | R R R R R R R     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 23.10        |                   |                   |                   | BMXPFN            | ISZ<23:16>        |                   |                  |                  |  |  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 15:8         | BMXPFMSZ<15:8>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 7:0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
|              |                   |                   |                   | BMXPF             | MSZ<7:0>          |                   |                  |                  |  |  |  |  |

# REGISTER 4-7: BMXPFMSZ: PROGRAM FLASH (PFM) SIZE REGISTER

# Legend:

| Legena.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-0 BMXPFMSZ<31:0>: Program Flash Memory (PFM) Size bits

Static value that indicates the size of the PFM in bytes: 0x00004000 = Device has 16 KB Flash 0x00008000 = Device has 32 KB Flash 0x00010000 = Device has 64 KB Flash 0x00020000 = Device has 128 KB Flash 0x00040000 = Device has 256 KB Flash

# REGISTER 4-8: BMXBOOTSZ: BOOT FLASH (IFM) SIZE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit Bit<br>29/21/13/5 28/20/12/4 |        | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |
|--------------|-------------------|-------------------|----------------------------------|--------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|
| 04.04        | R                 | R                 | R                                | R      | R                 | R                 | R                | R                |  |  |  |  |  |  |  |
| 31:24        |                   |                   |                                  | BMXBOO | TSZ<31:24>        |                   |                  |                  |  |  |  |  |  |  |  |
| 00.40        | R R R R R R R R   |                   |                                  |        |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 23.10        | BMXBOOTSZ<23:16>  |                   |                                  |        |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 45.0         | R                 | R                 | R                                | R      | R                 | R                 | R                | R                |  |  |  |  |  |  |  |
| 15:8         | BMXBOOTSZ<15:8>   |                   |                                  |        |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 7:0          | R                 | R                 | R                                | R      | R                 | R                 | R                | R                |  |  |  |  |  |  |  |
|              |                   |                   |                                  | BMXBO  | OTSZ<7:0>         |                   |                  |                  |  |  |  |  |  |  |  |

| Legend:           |                  |                                    |                    |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |

bit 31-0 **BMXBOOTSZ<31:0>:** Boot Flash Memory (BFM) Size bits Static value that indicates the size of the Boot PFM in bytes: 0x00000C00 = Device has 3 KB boot Flash

| Bit<br>Range | Bit<br>31/23/15/7                         | Bit<br>30/22/14/6 | Bit Bit<br>30/22/14/6 29/21/13/5 |       | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |
|--------------|-------------------------------------------|-------------------|----------------------------------|-------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|
| 21.24        | R/W-0                                     | R/W-0             | R/W-0                            | R/W-0 | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 31:24        | NVMDATA<31:24>                            |                   |                                  |       |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 00.40        | R/W-0                                     | R/W-0             | R/W-0                            | R/W-0 | R/W-0 R/W-0       |                   | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 23:10        |                                           | NVMDATA<23:16>    |                                  |       |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 45.0         | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 |                   |                                  |       |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 15:8         | NVMDATA<15:8>                             |                   |                                  |       |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 7:0          | R/W-0                                     | R/W-0             | R/W-0                            | R/W-0 | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
|              |                                           |                   |                                  | NVMD  | ATA<7:0>          |                   |                  |                  |  |  |  |  |  |  |  |

### REGISTER 5-4: NVMDATA: FLASH PROGRAM DATA REGISTER

#### Legend:

| Legenu.           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

bit 31-0 NVMDATA<31:0>: Flash Programming Data bits

Note: The bits in this register are only reset by a Power-on Reset (POR).

# REGISTER 5-5: NVMSRCADDR: SOURCE DATA ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7                         | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit Bit<br>29/21/13/5 28/20/12/4 |           | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |  |
|--------------|-------------------------------------------|-------------------|-------------------|----------------------------------|-----------|-------------------|------------------|------------------|--|--|--|--|--|--|--|--|
| 24.24        | R/W-0                                     | R/W-0             | R/W-0             | R/W-0                            | R/W-0     | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |  |
| 31:24        |                                           | NVMSRCADDR<31:24> |                   |                                  |           |                   |                  |                  |  |  |  |  |  |  |  |  |
| 00.40        | R/W-0                                     | R/W-0             | R/W-0             | R/W-0                            | R/W-0     | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |  |
| 23:10        |                                           | NVMSRCADDR<23:16> |                   |                                  |           |                   |                  |                  |  |  |  |  |  |  |  |  |
| 45.0         | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 |                   |                   |                                  |           |                   |                  |                  |  |  |  |  |  |  |  |  |
| 15:8         | NVMSRCADDR<15:8>                          |                   |                   |                                  |           |                   |                  |                  |  |  |  |  |  |  |  |  |
| 7:0          | R/W-0                                     | R/W-0             | R/W-0             | R/W-0                            | R/W-0     | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |  |
|              |                                           |                   |                   | NVMSRC                           | ADDR<7:0> |                   |                  |                  |  |  |  |  |  |  |  |  |

| Legend:           |                  |                                    |                    |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |

## bit 31-0 NVMSRCADDR<31:0>: Source Data Address bits

The system physical address of the data to be programmed into the Flash when the NVMOP<3:0> bits (NVMCON<3:0>) are set to perform row programming.

# 9.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 31. "Direct Memory Access (DMA) Controller" (DS60001117), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32).

The PIC32 Direct Memory Access (DMA) controller is a bus master module useful for data transfers between different devices without CPU intervention. The source and destination of a DMA transfer can be any of the memory mapped modules existent in the PIC32, such as Peripheral Bus devices: SPI, UART, PMP, etc., or memory itself. Figure 9-1 show a block diagram of the DMA Controller module.

The DMA Controller module has the following key features:

- · Four identical channels, each featuring:
  - Auto-increment source and destination address registers
  - Source and destination pointers
  - Memory to memory and memory to peripheral transfers
- Automatic word-size detection:
  - Transfer granularity, down to byte level
  - Bytes need not be word-aligned at source and destination

## FIGURE 9-1: DMA BLOCK DIAGRAM

- Fixed priority channel arbitration
- · Flexible DMA channel operating modes:
  - Manual (software) or automatic (interrupt) DMA requests
  - One-Shot or Auto-Repeat Block Transfer modes
  - Channel-to-channel chaining
- · Flexible DMA requests:
  - A DMA request can be selected from any of the peripheral interrupt sources
  - Each channel can select any (appropriate) observable interrupt as its DMA request source
  - A DMA transfer abort can be selected from any of the peripheral interrupt sources
  - Pattern (data) match transfer termination
- Multiple DMA channel status interrupts:
  - DMA channel block transfer complete
  - Source empty or half empty
  - Destination full or half full
  - DMA transfer aborted due to an external event
  - Invalid DMA address generated
- DMA debug support features:
  - Most recent address accessed by a DMA channel
  - Most recent DMA channel to transfer data
- CRC Generation module:
  - CRC module can be assigned to any of the available channels
  - CRC module is highly configurable



# TABLE 9-3: DMA CHANNELS 0-3 REGISTER MAP (CONTINUED)

| ess                       |                                 |               |                            |                |       |       |        |       |      | В      | its     |        |        |        |         |        |        |        |            |
|---------------------------|---------------------------------|---------------|----------------------------|----------------|-------|-------|--------|-------|------|--------|---------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Addre<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range     | 31/15                      | 30/14          | 29/13 | 28/12 | 27/11  | 26/10 | 25/9 | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 2000                      |                                 | 31:16         | _                          | —              | _     | -     | —      | —     | _    | —      | _       | —      | —      | —      | —       | —      | _      | —      | 0000       |
| 3280                      | DCH2CPTR                        | 15:0          |                            | CHCPTR<15:0> 0 |       |       |        |       |      |        |         |        |        |        |         |        |        |        | 0000       |
|                           | DOUISDAT                        | 31:16         | _                          | _              | _     | _     | _      | _     |      | _      | _       |        | _      | _      | _       | —      | _      |        | 0000       |
| 3290                      | DCH2DAI                         | 15:0          |                            |                | _     | _     |        |       |      | _      |         | •      | •      | CHPDA  | T<7:0>  | •      | •      |        | 0000       |
|                           | DOUGOON                         | 31:16         | _                          | _              | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 32A0                      | DCH3CON                         | 15:0          | CHBUSY                     | _              | _     | _     | —      | —     | —    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | —       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3280                      |                                 | 31:16         | —                          |                | —     | —     |        |       |      | —      |         |        |        | CHAIR  | Q<7:0>  |        |        |        | 00FF       |
| 5260                      | DCHIJECON                       | 15:0          |                            |                |       | CHSIR | Q<7:0> | -     |      |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | —      | —      | —      | FF00       |
| 3200                      | DCH3INT                         | 31:16         | —                          |                | —     | —     |        |       | —    |        | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 0200                      | Donoin                          | 15:0          | —                          | —              | —     | —     | —      | —     |      | —      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 32D0                      | DCH3SSA                         | 31:16         | :16 0000<br>50 CHSSA<31:0> |                |       |       |        |       |      |        |         |        |        |        |         |        |        |        |            |
|                           |                                 | 15:0          |                            |                |       |       |        |       |      |        |         |        |        |        |         |        |        |        | 0000       |
| 32E0                      | DCH3DSA                         | 31:16<br>15:0 |                            |                |       |       |        |       |      | CHDSA  | A<31:0> |        |        |        |         |        |        |        | 0000       |
|                           |                                 | 31:16         | _                          | _              | _     | _     | —      | _     | _    | _      | _       | _      | —      | _      | _       | —      | _      | _      | 0000       |
| 32F0                      | DCH3SSIZ                        | 15:0          | CHSSIZ<15:0>               |                |       |       |        |       |      |        |         |        | 0000   |        |         |        |        |        |            |
| 2200                      |                                 | 31:16         | _                          | _              | —     | —     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      |        | 0000       |
| 3300                      | DCH3DSIZ                        | 15:0          |                            |                |       |       |        |       |      | CHDSI  | Z<15:0> |        |        |        |         |        |        |        | 0000       |
| 3310                      | оснаертр                        | 31:16         | —                          | —              | —     | —     | —      | —     | _    | —      | —       | —      | —      | —      | —       | —      | —      | _      | 0000       |
| 5510                      | Densor IIX                      | 15:0          |                            |                |       |       |        |       |      | CHSPT  | R<15:0> |        |        |        |         |        |        |        | 0000       |
| 3320                      | DCH3DPTR                        | 31:16         | —                          | —              | —     | —     | —      | —     |      | —      | —       | —      | —      | —      | —       | —      | —      | —      | 0000       |
| 0020                      | BOHODI III                      | 15:0          |                            |                |       |       |        |       |      | CHDPT  | R<15:0> |        |        |        |         |        |        |        | 0000       |
| 3330                      | DCH3CSIZ                        | 31:16         | —                          |                | —     | —     | —      | —     |      | —      | —       | —      | —      | —      | —       | —      | _      | —      | 0000       |
|                           |                                 | 15:0          |                            |                |       |       |        |       |      | CHCSI  | Z<15:0> |        |        |        |         |        |        |        | 0000       |
| 3340                      | DCH3CPTR                        | 31:16         | —                          | _              | —     | —     | _      | _     | —    | -      |         | —      | _      | _      |         | —      | _      |        | 0000       |
|                           |                                 | 15:0          |                            |                |       |       |        |       |      | CHCPT  | K<15:0> |        |        |        |         |        |        |        | 0000       |
| 3350                      | DCH3DAT                         | 31:16         | _                          |                | _     | _     | _      | _     |      | _      | _       | _      | _      |        |         | —      | _      |        | 0000       |
|                           |                                 | 15.0          | _                          | _              | _     | _     |        |       | _    | _      |         |        |        | CHPDA  | 11-1.02 |        |        |        | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### **USB Control Registers** 10.1

# TABLE 10-1: USB REGISTER MAP

| ess                      |                                 |           |       |       |       |       |       |       |      |      | Bit                    | ts       |          |              |          |          |          |                    |            |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------------------------|----------|----------|--------------|----------|----------|----------|--------------------|------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7                   | 22/6     | 21/5     | 20/4         | 19/3     | 18/2     | 17/1     | 16/0               | All Resets |
| 5040                     |                                 | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _                      | _        | _        | _            | —        | —        | _        | —                  | 0000       |
| 5040                     | UIUIGIR                         | 15:0      | —     | —     | _     | —     | _     |       |      | —    | IDIF                   | T1MSECIF | LSTATEIF | ACTVIF       | SESVDIF  | SESENDIF | —        | VBUSVDIF           | 0000       |
| 5050                     | LI1OTGIE                        | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —        | —            | —        | —        | -        | —                  | 0000       |
| 5050                     | UTUTUE                          | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | IDIE                   | T1MSECIE | LSTATEIE | ACTVIE       | SESVDIE  | SESENDIE | —        | VBUSVDIE           | 0000       |
| 5060                     |                                 | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —        | —            |          | —        | —        | _                  | 0000       |
| 0000                     | 0101001/11                      | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | ID                     | —        | LSTATE   | —            | SESVD    | SESEND   | —        | VBUSVD             | 0000       |
| 5070                     | U10TGCON                        | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —        | —            | —        | —        | —        | _                  | 0000       |
| 0010                     | 01010001                        | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | DPPULUP                | DMPULUP  | DPPULDWN | DMPULDWN     | VBUSON   | OTGEN    | VBUSCHG  | VBUSDIS            | 0000       |
| 5080                     | U1PWRC                          | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —        | —            | —        |          | —        | _                  | 0000       |
| 0000                     |                                 | 15:0      | —     | —     | —     |       | —     | —     | —    | —    | UACTPND <sup>(4)</sup> | —        | —        | USLPGRD      | USBBUSY  | —        | USUSPEND | USBPWR             | 0000       |
|                          |                                 | 31:16     | —     | —     | —     |       | —     | —     | —    | —    | —                      | —        | —        | —            | —        | —        | —        | —                  | 0000       |
| 5200                     | U1IR <sup>(2)</sup>             | 15:0      | _     | _     | —     | _     | _     | -     | _    | —    | STALLIF                | ATTACHIF | RESUMEIF | IDLEIF       | TRNIF    | SOFIF    | UERRIF   | URSTIF<br>DETACHIF | 0000       |
|                          |                                 | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _                      | _        | _        | _            | _        | _        | _        | _                  | 0000       |
| 5210                     | U1IE                            | 45.0      |       |       |       |       |       |       |      |      | 0741115                |          |          |              | TONUE    | 0.0515   |          | URSTIE             | 0000       |
|                          |                                 | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | STALLIE                | ATTACHIE | RESUMEIE | IDLEIE       | IRNIE    | SOFIE    | UERRIE   | DETACHIE           | 0000       |
|                          |                                 | 31:16     | _     | —     | —     |       | _     | —     | _    | —    | —                      | _        | —        | —            | —        | —        | —        | —                  | 0000       |
| 5220                     | U1EIR <sup>(2)</sup>            | 15.0      |       |       |       |       |       |       |      |      | DIOLE                  |          |          | DTOFF        |          |          | CRC5EF   |                    | 0000       |
|                          |                                 | 15.0      | _     | _     | _     | _     | _     | _     | _    | _    | BISEF                  | DIVIAEL  | DIMAEF   | BIUEF        | DENGER   | CRUIGEF  | EOFEF    | PIDEF              | 0000       |
|                          |                                 | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _                      | _        | _        | _            | _        | —        | _        | _                  | 0000       |
| 5230                     | U1EIE                           | 15.0      |       |       |       |       |       |       |      |      | DTOEE                  | DMVEE    |          | PTOEE        |          |          | CRC5EE   | DIDEE              | 0000       |
|                          |                                 | 15.0      | _     | _     | _     |       | _     | _     | _    | _    | DISEE                  | DIVIALE  | DIVIALE  | BIUEE        | DFINOLE  | CRUIDEE  | EOFEE    | FIDEE              | 0000       |
| 5240                     | 1119747(3)                      | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    | _                      | —        | —        |              | —        | _        | —        | —                  | 0000       |
| 5240                     | UISTAI                          | 15:0      |       | _     | —     |       | _     | —     | —    | —    |                        | ENDF     | PT<3:0>  |              | DIR      | PPBI     | —        | _                  | 0000       |
|                          |                                 | 31:16     | _     | —     | —     | —     | —     | —     | —    | —    | _                      | —        | —        |              | —        | _        | —        | —                  | 0000       |
| 5250                     | U1CON                           | 15.0      |       |       |       |       |       |       |      |      | ISTATE                 | SE0      | PKTDIS   | LISBRST      | HOSTEN   | RESUME   | PPRRST   | USBEN              | 0000       |
|                          |                                 | 15.0      |       |       |       |       |       |       |      |      | JOIATE                 | 5L0      | TOKBUSY  | USBIOI       | HOUTEN   | IXESONIE | TTDIGT   | SOFEN              | 0000       |
| 5260                     |                                 | 31:16     | _     | —     | —     | _     | _     | —     | —    | —    | _                      | _        | _        | _            | —        | —        | -        | _                  | 0000       |
| 5200                     | UNDER                           | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    | LSPDEN                 |          |          | DE           | VADDR<6: | 0>       |          |                    | 0000       |
| 5270                     | U1BDTP1                         | 31:16     | —     | —     | —     | —     | —     | —     | —    | —    | —                      | —        | —        | —            | —        | —        | —        | —                  | 0000       |
| 0210                     | 0100111                         | 15:0      | —     | —     | —     | —     | —     | —     | —    | —    |                        |          | BC       | )TPTRL<15:9> | <b>`</b> |          |          | —                  | 0000       |

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8, and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

2: This register does not have associated SET and INV registers.

This register does not have associated CLR, SET and INV registers. 3:

4: Reset value for this bit is undefined.

# TABLE 10-1: USB REGISTER MAP (CONTINUED)

| ess                      |                                 |           |       |       |       |       |       |       |      |      | Bit  | s    |      |          |        |        |         |        |            |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|----------|--------|--------|---------|--------|------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4     | 19/3   | 18/2   | 17/1    | 16/0   | All Resets |
| 5390                     | LI1EP9                          | 31:16     | —     | —     | —     | —     | —     | —     | -    |      | _    | _    | —    | —        | —      | -      | —       | —      | 0000       |
| 0000                     | UTER 9                          | 15:0      | _     | —     | —     | —     |       | —     | _    | —    | _    |      | —    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5340                     |                                 | 31:16     | _     | —     | —     | —     | —     | —     | _    | —    | _    | _    | —    |          | _      | _      | —       |        | 0000       |
| 5570                     | UTEL TO                         | 15:0      | -     | —     | _     | —     | _     | _     | -    | _    | _    | _    | —    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53B0                     |                                 | 31:16     |       | _     | _     | _     | _     | _     |      | _    |      |      | _    | —        |        |        | _       | —      | 0000       |
| 5560                     | UILFII                          | 15:0      |       | —     | _     | _     | _     | _     |      | _    | -    | -    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5300                     |                                 | 31:16     |       | _     | _     | _     | _     | _     |      | _    |      |      | _    | —        |        |        | _       | —      | 0000       |
| 5500                     | UILF 12                         | 15:0      |       | —     | _     | _     | _     | _     |      | _    | -    | -    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5200                     |                                 | 31:16     |       | —     | _     | _     | _     | _     |      | _    | -    | -    | _    | —        |        | -      |         | —      | 0000       |
| 5500                     | UILF 13                         | 15:0      |       | —     | _     | _     | _     | _     |      | _    | -    | -    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5050                     |                                 | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | —        | _      | _      | _       | —      | 0000       |
| 53E0                     | UTEP14                          | 15:0      | _     | _     |       | _     |       |       | _    |      | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5050                     |                                 | 31:16     | _     | _     |       | _     |       |       | _    |      | _    | _    | _    | _        | _      | _      | _       | —      | 0000       |
| 53FU                     | UTEP15                          | 15:0      | _     |       |       |       |       |       | _    |      |      | -    |      | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |

Legend: x = unknown value on Reset; --- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8, and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: This register does not have associated SET and INV registers.

3: This register does not have associated CLR, SET and INV registers.

4: Reset value for this bit is undefined.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | —                 |                   | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | _                 | _                 | _                 |                   | _                 | —                | _                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 | —                 | —                 | -                 | —                 | —                | —                |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          | DPPULUP           | DMPULUP           | DPPULDWN          | DMPULDWN          | VBUSON            | OTGEN             | VBUSCHG          | VBUSDIS          |

# REGISTER 10-4: U10TGCON: USB OTG CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

### bit 31-8 Unimplemented: Read as '0'

| bit 7 | DPP | ULUP | : D+ F | Pull-Up I | Enable | bit |  |
|-------|-----|------|--------|-----------|--------|-----|--|
|       |     |      |        |           |        |     |  |

1 = D+ data line pull-up resistor is enabled
 0 = D+ data line pull-up resistor is disabled

# bit 6 **DMPULUP:** D- Pull-Up Enable bit

- It 6 DIMPOLOP: D- Pull-Op Enable bit
  - 1 = D- data line pull-up resistor is enabled
     0 = D- data line pull-up resistor is disabled
- bit 5 **DPPULDWN:** D+ Pull-Down Enable bit
  - 1 = D + data line pull-down resistor is enabled
  - 0 = D + data line pull-down resistor is disabled
- bit 4 **DMPULDWN:** D- Pull-Down Enable bit
  - 1 = D- data line pull-down resistor is enabled
  - 0 = D- data line pull-down resistor is disabled
- bit 3 VBUSON: VBUS Power-on bit
  - 1 = VBUS line is powered
  - 0 = VBUS line is not powered
- bit 2 OTGEN: OTG Functionality Enable bit
  - 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control
  - 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control
- bit 1 VBUSCHG: VBUS Charge Enable bit
  - 1 = VBUS line is charged through a pull-up resistor
  - 0 = VBUS line is not charged through a resistor
- bit 0 VBUSDIS: VBUS Discharge Enable bit
  - 1 = VBUS line is discharged through a pull-down resistor
  - 0 = VBUS line is not discharged through a resistor

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | ON                | —                 | SIDL              | —                 | —                 | —                 | —                | —                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | —                 | _                 | _                 | _                | _                |

# **REGISTER 11-3:** CNCONX: CHANGE NOTICE CONTROL FOR PORTX REGISTER (X = A, B, C)

#### Legend:

| J. S.             |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

## bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Change Notice (CN) Control ON bit
  - 1 = CN is enabled
  - 0 = CN is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Control bit
  - 1 = Idle mode halts CN operation
  - 0 = Idle does not affect CN operation
- bit 12-0 Unimplemented: Read as '0'

# 16.1 Output Compare Control Registers

# TABLE 16-1: OUTPUT COMPARE 1-OUTPUT COMPARE 5 REGISTER MAP

| ess                      |                                 |                   |               | Bits  |       |       |       |       |      |       |          |      |      |       |        |      |          |      |              |
|--------------------------|---------------------------------|-------------------|---------------|-------|-------|-------|-------|-------|------|-------|----------|------|------|-------|--------|------|----------|------|--------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range         | 31/15         | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8  | 23/7     | 22/6 | 21/5 | 20/4  | 19/3   | 18/2 | 17/1     | 16/0 | All Resets   |
| 3000                     | 00100                           | 31:16             | —             | —     | —     | —     | —     | —     | —    | _     | —        | —    | —    | —     | —      |      | —        | _    | 0000         |
| 0000                     | 001001                          | 15:0              | ON            | —     | SIDL  | —     | —     | —     |      | —     | —        | —    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000         |
| 3010                     | OC1R                            | 31:16<br>15:0     |               |       |       |       |       |       |      | OC1R  | <31:0>   |      |      |       |        |      |          |      | xxxx         |
| 3020                     | OC1RS                           | 31:16<br>15:0     |               |       |       |       |       |       |      | OC1RS | \$<31:0> |      |      |       |        |      |          |      | XXXX         |
| 0000                     | 00000                           | 31:16             | —             | _     | _     | _     | _     | _     |      | _     | —        | —    | _    | —     | _      | _    | —        | —    | 0000         |
| 3200                     | UC2CON                          | 15:0              | ON            | _     | SIDL  | _     | _     | _     | _    | _     | _        | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000         |
| 2210                     | 0028                            | 31:16             |               |       |       |       |       |       |      | 0020  | ~21.0>   |      |      |       |        |      |          |      | XXXX         |
| 3210                     | UCZR                            | 15:0              |               |       |       |       |       |       |      | UCZR  | <31.0>   |      |      |       |        |      |          |      | xxxx         |
| 3220                     | 00288                           | 31:16             |               |       |       |       |       |       |      | 00200 | 2-31-05  |      |      |       |        |      |          |      | XXXX         |
| 3220                     | 00283                           | 15:0              |               |       |       |       |       |       |      | UCZRO | 5<31.02  |      |      |       |        |      |          |      | XXXX         |
| 3400                     | 003000                          | 31:16             | _             | _     | _     | _     | _     | _     | _    | _     | _        | _    | _    | _     | _      |      | —        |      | 0000         |
| 3400                     | 003001                          | 15:0              | ON            | _     | SIDL  | _     | _     | _     | _    | _     | -        | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000         |
| 3410                     | OC3R                            | 31:16<br>15:0     |               |       |       |       |       |       |      | OC3R  | <31:0>   |      |      |       |        |      |          |      | XXXX<br>XXXX |
| 2420                     | 00200                           | 31:16             |               |       |       |       |       |       |      | 00000 | 221.05   |      |      |       |        |      |          |      | XXXX         |
| 3420                     | 00383                           | 15:0              |               |       |       |       |       |       |      | UCSRC | 5-51.0-  |      |      |       |        |      |          |      | XXXX         |
| 3600                     |                                 | 31:16             | —             | _     | _     | _     | _     | _     | _    | _     | —        | —    | _    | —     | —      | _    | —        | _    | 0000         |
| 3000                     | 004001                          | 15:0              | ON            | _     | SIDL  | _     | _     | _     | _    | _     | -        | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000         |
| 3610                     | OC4R                            | 31:16             |               |       |       |       |       |       |      | OC4R  | <31.0>   |      |      |       |        |      |          |      | XXXX         |
| 3010                     | 0041                            | 15:0              |               |       |       |       |       |       |      | 0041  | -01.02   |      |      |       |        |      |          |      | xxxx         |
| 3620                     | OC4RS                           | 31:16             |               |       |       |       |       |       |      |       | 221.05   |      |      |       |        |      |          |      | xxxx         |
| 3020                     | 00410                           | 15:0              | ) OC4R3<31.0> |       |       |       |       |       |      |       |          |      |      |       |        |      |          |      |              |
| 3800                     |                                 | 31:16             | -             | _     | —     | _     | _     | _     | _    | _     | -        | _    | —    | —     | —      |      | —        |      | 0000         |
| 3000                     | 000001                          | 15:0              | ON            | —     | SIDL  | —     | —     | —     | —    | —     | —        | —    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000         |
| 3810                     | OC5R                            | 31:16             |               |       |       |       |       |       |      | 00.5R | <31.0>   |      |      |       |        |      |          |      | xxxx         |
| 3010                     | 0000                            | 15:0              |               |       |       |       |       |       |      | OUJK  | -01.02   |      |      |       |        |      |          |      | xxxx         |
| 3820                     | OC5RS                           | 31:16             |               |       |       |       |       |       |      |       |          |      |      |       |        |      |          |      | xxxx         |
| 3020                     | 00010                           | 15 <sup>.</sup> 0 |               |       |       |       |       |       |      | 00000 | -01.02   |      |      |       |        |      |          |      | xxxx         |

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

Legend: x = unknown value on Reset; -- = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

# REGISTER 17-3: SPIxSTAT: SPI STATUS REGISTER

bit 3 SPITBE: SPI Transmit Buffer Empty Status bit 1 = Transmit buffer, SPIxTXB is empty 0 = Transmit buffer, SPIxTXB is not empty Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR. Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB. bit 2 Unimplemented: Read as '0' bit 1 SPITBF: SPI Transmit Buffer Full Status bit 1 = Transmit not yet started, SPITXB is full 0 = Transmit buffer is not full Standard Buffer Mode: Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB. Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR. Enhanced Buffer Mode: Set when CWPTR + 1 = SRPTR; cleared otherwise bit 0 SPIRBF: SPI Receive Buffer Full Status bit 1 = Receive buffer, SPIxRXB is full

0 = Receive buffer, SPIxRXB is not full

#### Standard Buffer Mode:

Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB.

#### Enhanced Buffer Mode:

Set when SWPTR + 1 = CRPTR; cleared otherwise

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0            | R/W-0            |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | IREN              | RTSMD             | —                 | UEN              | <1:0>            |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | WAKE LPBACK       |                   | ABAUD             | RXINV             | BRGH              | PDSEL             | <1:0>            | STSEL            |

### REGISTER 19-1: UXMODE: UARTX MODE REGISTER

# Legend:

| Logonal           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 ON: UARTx Enable bit<sup>(1)</sup>
  - 1 = UARTx is enabled. UARTx pins are controlled by UARTx as defined by the UEN<1:0> and UTXEN control bits.
  - 0 = UARTx is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx and LATx registers; UARTx power consumption is minimal.
- bit 14 Unimplemented: Read as '0'

### bit 13 **SIDL:** Stop in Idle Mode bit

- 1 = Discontinue module operation when the device enters Idle mode
- 0 = Continue module operation when the device enters Idle mode
- bit 12 IREN: IrDA Encoder and Decoder Enable bit
  - 1 = IrDA is enabled
  - 0 = IrDA is disabled
- bit 11 **RTSMD:** Mode Selection for UxRTS Pin bit
  - 1 =  $\overline{\text{UxRTS}}$  pin is in Simplex mode
  - $0 = \overline{\text{UxRTS}}$  pin is in Flow Control mode
- bit 10 Unimplemented: Read as '0'
- bit 9-8 UEN<1:0>: UARTx Enable bits
  - 11 = UxTX, UxRX and UxBCLK pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
  - 10 = UxTX, UxRX, UxCTS and UxRTS pins are enabled and used
  - 01 = UxTX, UxRX and UxRTS pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
  - 00 = UxTX and UxRX pins are enabled and used; UxCTS and UxRTS/UxBCLK pins are controlled by corresponding bits in the PORTx register
- bit 7 WAKE: Enable Wake-up on Start bit Detect During Sleep Mode bit
  - 1 = Wake-up enabled
  - 0 = Wake-up disabled
- bit 6 LPBACK: UARTx Loopback Mode Select bit
  - 1 = Loopback mode is enabled
  - 0 = Loopback mode is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

| Bit<br>Range | Bit<br>31/23/15/7        | Bit<br>30/22/14/6    | Bit<br>29/21/13/5  | Bit<br>28/20/12/4       | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|--------------------------|----------------------|--------------------|-------------------------|-------------------|-------------------|------------------|------------------|--|--|
| 21.24        | U-0 U-0                  |                      | U-0                | U-0 U-0                 |                   | U-0               | U-0              | U-0              |  |  |
| 31.24        | —                        | _                    | —                  | —                       | —                 | _                 | —                | —                |  |  |
| 22:16        | U-0                      | U-0                  | U-0                | U-0                     | U-0               | U-0               | U-0              | U-0              |  |  |
| 23.10        | —                        | —                    | —                  | —                       | —                 | —                 | —                | —                |  |  |
| 45.0         | R/W-0                    | R/W-0                | R/W-0              | R-0                     | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | ALRMEN <sup>(1,2)</sup>  | CHIME <sup>(2)</sup> | PIV <sup>(2)</sup> | ALRMSYNC <sup>(3)</sup> |                   | AMASK             | <3:0> <b>(2)</b> |                  |  |  |
| 7.0          | R/W-0                    | R/W-0                | R/W-0              | R/W-0                   | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 7:0          | ARPT<7:0> <sup>(2)</sup> |                      |                    |                         |                   |                   |                  |                  |  |  |

## REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
|-------------------|------------------|------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

### bit 31-16 Unimplemented: Read as '0'

- bit 15 ALRMEN: Alarm Enable bit<sup>(1,2)</sup>
  - 1 = Alarm is enabled
  - 0 = Alarm is disabled

### bit 14 CHIME: Chime Enable bit<sup>(2)</sup>

- 1 = Chime is enabled ARPT<7:0> is allowed to rollover from 0x00 to 0xFF
- 0 = Chime is disabled ARPT<7:0> stops once it reaches 0x00

### bit 13 **PIV:** Alarm Pulse Initial Value bit<sup>(2)</sup>

When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse.

# bit 12 ALRMSYNC: Alarm Sync bit<sup>(3)</sup>

- 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain
- 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover

#### bit 11-8 AMASK<3:0>: Alarm Mask Configuration bits<sup>(2)</sup>

- 0000 = Every half-second
- 0001 = Every second
- 0010 = Every 10 seconds
- 0011 = Every minute
- 0100 = Every 10 minutes
- 0101 = Every hour
- 0110 = Once a day
- 0111 = Once a week
- 1000 = Once a month
- 1001 = Once a year (except when configured for February 29, once every four years)
- 1010 = Reserved; do not use
- 1011 = Reserved; do not use
- 11xx = Reserved; do not use
- **Note 1:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
  - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
  - 3: This assumes a CPU read will execute in less than 32 PBCLKs.

Note: This register is reset only on a Power-on Reset (POR).

# 29.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 29.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

# TABLE 30-9: DC CHARACTERISTICS: I/O PIN INPUT INJECTION CURRENT SPECIFICATIONS

| DC CHA        | ARACTER                              | RISTICS                                                               | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                     |                     |       |                                                                                                                                       |  |  |
|---------------|--------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------|---------------------|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param.<br>No. | Param.<br>No. Symbol Characteristics |                                                                       |                                                      | Тур. <sup>(1)</sup> | Max.                | Units | Conditions                                                                                                                            |  |  |
| DI60a         | licl                                 | Input Low Injection<br>Current                                        | 0                                                    | _                   | <sub>-5</sub> (2,5) | mA    | This parameter applies to all pins,<br>with the exception of the power<br>pins.                                                       |  |  |
| DI60b         | Іісн                                 | Input High Injection<br>Current                                       | 0                                                    | _                   | +5(3,4,5)           | mA    | This parameter applies to all pins,<br>with the exception of all 5V tolerant<br>pins, and the SOSCI, SOSCO,<br>OSC1, D+, and D- pins. |  |  |
| DI60c         | ∑lict                                | Total Input Injection<br>Current (sum of all I/O<br>and Control pins) | -20 <b>(6)</b>                                       | _                   | +20(6)              | mA    | Absolute instantaneous sum of all ± input injection currents from all I/O pins ( IICL +  IICH  ) $\leq \sum$ IICT )                   |  |  |

**Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: VIL source < (VSS - 0.3). Characterized but not tested.

**3:** VIH source > (VDD + 0.3) for non-5V tolerant pins only.

4: Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current.

5: Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., VIH Source > (VDD + 0.3) or VIL source < (VSS - 0.3)).

6: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If Note 2, IICL = (((Vss - 0.3) - VIL source) / Rs). If Note 3, IICH = ((IICH source - (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss - 0.3) ≤ VSOURCE ≤ (VDD + 0.3), injection current = 0.

# TABLE 30-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE)

| AC CHARACTERISTICS |         |                               | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +105^\circ C \mbox{ for V-temp} \end{array}$ |                          |                 |        |                        |                |
|--------------------|---------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|--------|------------------------|----------------|
| Param.<br>No.      | Symbol  | Characteristics               |                                                                                                                                                                                                                                                                                   | Min. <sup>(1)</sup> Max. |                 | Units  | Conditions             |                |
| IM10               | TLO:SCL | Clock Low Time                | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | _               | μs     | _                      |                |
|                    |         |                               | 400 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | _               | μs     | —                      |                |
|                    |         |                               | 1 MHz mode<br><b>(Note 2)</b>                                                                                                                                                                                                                                                     | Трв * (BRG + 2)          | —               | μs     | _                      |                |
| IM11 THI:SCI       |         | Clock High Time               | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | —               | μS     | —                      |                |
|                    |         |                               | 400 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | —               | μS     | —                      |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | Трв * (BRG + 2)          | —               | μS     | _                      |                |
| IM20               | TF:SCL  | SDAx and SCLx                 | 100 kHz mode                                                                                                                                                                                                                                                                      | —                        | 300             | ns     | CB is specified to be  |                |
|                    |         | Fall Time                     | 400 kHz mode                                                                                                                                                                                                                                                                      | 20 + 0.1 Св              | 300             | ns     | from 10 to 400 pF      |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | _                        | 100             | ns     |                        |                |
| IM21               | TR:SCL  | CL SDAx and SCLx<br>Rise Time | 100 kHz mode                                                                                                                                                                                                                                                                      | —                        | 1000            | ns     | CB is specified to be  |                |
|                    |         |                               | 400 kHz mode                                                                                                                                                                                                                                                                      | 20 + 0.1 Св              | 300             | ns     | from 10 to 400 pF      |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | —                        | 300             | ns     |                        |                |
| IM25               | TSU:DAT | Data Input                    | 100 kHz mode                                                                                                                                                                                                                                                                      | 250                      |                 | ns     |                        |                |
|                    |         | Setup Time                    | 400 kHz mode                                                                                                                                                                                                                                                                      | 100                      | —               | ns     |                        |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | 100                      | —               | ns     |                        |                |
| IM26               | THD:DAT | Data Input<br>Hold Time       | 100 kHz mode                                                                                                                                                                                                                                                                      | 0                        | —               | μS     | —                      |                |
|                    |         |                               | 400 kHz mode                                                                                                                                                                                                                                                                      | 0                        | 0.9             | μS     |                        |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | 0                        | 0.3             | μS     |                        |                |
| IM30               | TSU:STA | Start Condition               | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | —               | μS     | Only relevant for      |                |
|                    |         |                               | Setup Time                                                                                                                                                                                                                                                                        | 400 kHz mode             | Трв * (BRG + 2) | —      | μS                     | Repeated Start |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | Трв * (BRG + 2)          | —               | μs     | Condition              |                |
| IM31               | THD:STA | Start Condition               | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          |                 | μs Aft | After this period, the |                |
|                    |         | Hold Time                     | 400 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          | —               | μS     | first clock pulse is   |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | Трв * (BRG + 2)          | —               | μs     | generaleu              |                |
| IM33               | Tsu:sto | Stop Condition                | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          |                 | μs     |                        |                |
|                    |         | Setup Time                    | 400 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          |                 | μs     |                        |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | Трв * (BRG + 2)          | —               | μS     |                        |                |
| IM34               | THD:STO | Stop Condition                | 100 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          |                 | ns     | —                      |                |
|                    |         | Hold Time                     | 400 kHz mode                                                                                                                                                                                                                                                                      | Трв * (BRG + 2)          |                 | ns     |                        |                |
|                    |         |                               | 1 MHz mode<br>(Note 2)                                                                                                                                                                                                                                                            | Трв * (BRG + 2)          | —               | ns     |                        |                |

**Note 1:** BRG is the value of the  $I^2C$  Baud Rate Generator.

2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**3:** The typical value for this parameter is 104 ns.

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    | MILLIMETERS |          |      |
|----------------------------|----|-------------|----------|------|
| Dimension Limits           |    | MIN         | NOM      | MAX  |
| Contact Pitch              | E  |             | 0.65 BSC |      |
| Optional Center Pad Width  | W2 |             |          | 4.25 |
| Optional Center Pad Length | T2 |             |          | 4.25 |
| Contact Pad Spacing        | C1 |             | 5.70     |      |
| Contact Pad Spacing        | C2 |             | 5.70     |      |
| Contact Pad Width (X28)    | X1 |             |          | 0.37 |
| Contact Pad Length (X28)   | Y1 |             |          | 1.00 |
| Distance Between Pads      | G  | 0.20        |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | Units  | N        | <b>IILLIMETER</b> | S     |
|-------------------------|--------|----------|-------------------|-------|
| Dimensior               | Limits | MIN      | NOM               | MAX   |
| Number of Pins          | Ν      |          | 36                |       |
| Number of Pins per Side | ND     |          | 10                |       |
| Number of Pins per Side | NE     | 8        |                   |       |
| Pitch                   | е      | 0.50 BSC |                   |       |
| Overall Height          | Α      | 0.80     | 0.90              | 1.00  |
| Standoff                | A1     | 0.025    | -                 | 0.075 |
| Overall Width           | E      | 5.00 BSC |                   |       |
| Exposed Pad Width       | E2     | 3.60     | 3.75              | 3.90  |
| Overall Length          | D      | 5.00 BSC |                   |       |
| Exposed Pad Length      | D2     | 3.60     | 3.75              | 3.90  |
| Contact Width           | b      | 0.20     | 0.25              | 0.30  |
| Contact Length          | L      | 0.20     | 0.25              | 0.30  |
| Contact-to-Exposed Pad  | K      | 0.20     | -                 | _     |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-187C Sheet 2 of 2

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

| U1OTGSTAT (USB OTG Status)       | 110 |
|----------------------------------|-----|
| U1PWRC (USB Power Control)       | 112 |
| U1SOF (USB SOF Threshold)        | 123 |
| U1STAT (USB Status)              | 118 |
| U1TOK (USB Token)                | 122 |
| UxMODE (UARTx Mode)              |     |
| UxSTA (UARTx Status and Control) | 185 |
| WDTCON (Watchdog Timer Control)  | 155 |
| Resets                           | 59  |
| Revision History                 | 329 |
| RTCALRM (RTC ALARM Control)      |     |

# S

| Serial Peripheral Interface (SPI) |  |
|-----------------------------------|--|
| Software Simulator (MPLAB SIM)    |  |
| Special Features                  |  |

# Т

| Timer1 Module                                  | 43<br>47 |
|------------------------------------------------|----------|
| 10-Rit Analog-to-Digital Conversion            |          |
| (ASAM = 0, SSRC<2:0> = 000)                    | 93       |
| 10-Bit Analog-to-Digital Conversion (ASAM = 1, |          |
| SSRC<2:0> = 111, SAMC<4:0> = 00001)29          | 94       |
| EJTAG                                          | 00       |
| External Clock                                 | 69       |
| I/O Characteristics2                           | 72       |
| I2Cx Bus Data (Master Mode)                    | 83       |
| I2Cx Bus Data (Slave Mode)                     | 86       |
| I2Cx Bus Start/Stop Bits (Master Mode)         | 83       |
| I2Cx Bus Start/Stop Bits (Slave Mode)          | 86       |
| Input Capture (CAPx)2                          | 76       |
| OCx/PWM                                        | 77       |
| Output Compare (OCx)2                          | 77       |
| Parallel Master Port Read29                    | 96       |
| Parallel Master Port Write                     | 97       |

| Parallel Slave Port                      | . 295 |
|------------------------------------------|-------|
| SPIx Master Mode (CKE = 0)               | . 278 |
| SPIx Master Mode (CKE = 1)               | . 279 |
| SPIx Slave Mode (CKE = 0)                | . 280 |
| SPIx Slave Mode (CKE = 1)                | . 281 |
| Timer1, 2, 3, 4, 5 External Clock        | . 275 |
| UART Reception                           | . 187 |
| UART Transmission (8-bit or 9-bit Data)  | . 187 |
| Timing Requirements                      |       |
| CLKO and I/O                             | . 272 |
| Timing Specifications                    |       |
| I2Cx Bus Data Requirements (Master Mode) | . 284 |
| I2Cx Bus Data Requirements (Slave Mode)  | . 287 |
| Input Capture Requirements               | . 276 |
| Output Compare Requirements              | . 277 |
| Simple OCx/PWM Mode Requirements         | . 277 |
| SPIx Master Mode (CKE = 0) Requirements  | . 278 |
| SPIx Master Mode (CKE = 1) Requirements  | . 279 |
| SPIx Slave Mode (CKE = 1) Requirements   | . 281 |
| SPIx Slave Mode Requirements (CKE = 0)   | . 280 |
| Timing Specifications (50 MHz)           |       |
| SPIx Master Mode (CKE = 0) Requirements  | . 304 |
| SPIx Master Mode (CKE = 1) Requirements  | . 304 |
| SPIx Slave Mode (CKE = 1) Requirements   | . 305 |
| SPIx Slave Mode Requirements (CKE = 0)   | . 305 |
| U                                        |       |
|                                          | 101   |

| UART                |     |
|---------------------|-----|
| USB On-The-Go (OTG) | 103 |
| V                   |     |
| VCAP nin            | 250 |

| VCAP pin                    |     |
|-----------------------------|-----|
| Voltage Regulator (On-Chip) | 250 |
|                             |     |
| W                           |     |
| M/M/M/ Addross              | 2/1 |

| WWW Address          | . 341 |
|----------------------|-------|
| WWW, On-Line Support | 16    |