



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                |
| Speed                      | 50MHz                                                                             |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                     |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                      |
| Number of I/O              | 19                                                                                |
| Program Memory Size        | 128KB (128K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 32K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                       |
| Data Converters            | A/D 9x10b                                                                         |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                 |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                    |
| Supplier Device Package    | 28-SSOP                                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx250f128bt-50i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 11: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES

#### 44-PIN TQFP (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX110F016D PIC32MX120F032D PIC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D

44

1

| Pin # | Full Pin Name                                  | Pin # | Full Pin Name                        |
|-------|------------------------------------------------|-------|--------------------------------------|
| 1     |                                                | 22    |                                      |
| 1     | RPB9/SDA1/CTED4/PMD3/RB9                       | 23    | AN4/C1INB/C2IND/RPB2/SDA2/C1ED13/RB2 |
| 2     | RPC6/PMA1/RC6                                  | 24    | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3   |
| 3     | RPC7/PMA0/RC7                                  | 25    | AN6/RPC0/RC0                         |
| 4     | RPC8/PMA5/RC8                                  | 26    | AN7/RPC1/RC1                         |
| 5     | RPC9/CTED7/PMA6/RC9                            | 27    | AN8/RPC2/PMA2/RC2                    |
| 6     | Vss                                            | 28    | Vdd                                  |
| 7     | VCAP                                           | 29    | Vss                                  |
| 8     | PGED2/RPB10/CTED11/PMD2/RB10                   | 30    | OSC1/CLKI/RPA2/RA2                   |
| 9     | PGEC2/RPB11/PMD1/RB11                          | 31    | OSC2/CLKO/RPA3/RA3                   |
| 10    | AN12/PMD0/RB12                                 | 32    | TDO/RPA8/PMA8/RA8                    |
| 11    | AN11/RPB13/CTPLS/PMRD/RB13                     | 33    | SOSCI/RPB4/RB4                       |
| 12    | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10           | 34    | SOSCO/RPA4/T1CK/CTED9/RA4            |
| 13    | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7       | 35    | TDI/RPA9/PMA9/RA9                    |
| 14    | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | 36    | RPC3/RC3                             |
| 15    | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15          | 37    | RPC4/PMA4/RC4                        |
| 16    | AVss                                           | 38    | RPC5/PMA3/RC5                        |
| 17    | AVDD                                           | 39    | Vss                                  |
| 18    | MCLR                                           | 40    | Vdd                                  |
| 19    | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0          | 41    | PGED3/RPB5/PMD7/RB5                  |
| 20    | VREF-/CVREF-/AN1/RPA1/CTED2/RA1                | 42    | PGEC3/RPB6/PMD6/RB6                  |
| 21    | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0           | 43    | RPB7/CTED3/PMD5/INT0/RB7             |
| 22    | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1          | 44    | RPB8/SCL1/CTED10/PMD4/RB8            |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices.

5: Shaded pins are 5V tolerant.

### 5.0 FLASH PROGRAM MEMORY

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 5. "Flash Program Memory" (DS60001121), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

PIC32MX1XX/2XX 28/36/44-pin Family devices contain an internal Flash program memory for executing user code. There are three methods by which the user can program this memory:

- Run-Time Self-Programming (RTSP)
- EJTAG Programming
- In-Circuit Serial Programming™ (ICSP™)

RTSP is performed by software executing from either Flash or RAM memory. Information about RTSP techniques is available in **Section 5. "Flash Program Memory"** (DS60001121) in the *"PIC32 Family Reference Manual"*.

EJTAG is performed using the EJTAG port of the device and an EJTAG capable programmer.

ICSP is performed using a serial data connection to the device and allows much faster programming times than RTSP.

The EJTAG and ICSP methods are described in the *"PIC32 Flash Programming Specification"* (DS60001145), which can be downloaded from the Microchip web site.

Note: The Flash page size on PIC32MX-1XX/2XX 28/36/44-pin Family devices is 1 KB and the row size is 128 bytes (256 IW and 32 IW, respectively).

### 7.0 INTERRUPT CONTROLLER

Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Interrupt Controller" (DS60001108), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

PIC32MX1XX/2XX 28/36/44-pin Family devices generate interrupt requests in response to interrupt events from peripheral modules. The interrupt control module exists externally to the CPU logic and prioritizes the interrupt events before presenting them to the CPU.

The PIC32MX1XX/2XX 28/36/44-pin Family interrupt module includes the following features:

- Up to 64 interrupt sources
- Up to 44 interrupt vectors
- · Single and multi-vector mode operations
- Five external interrupts with edge polarity control
- Interrupt proximity timer
- Seven user-selectable priority levels for each vector
- Four user-selectable subpriority levels within each priority
- · Software can generate any interrupt
- User-configurable Interrupt Vector Table (IVT) location
- User-configurable interrupt vector spacing

A simplified block diagram of the Interrupt Controller module is illustrated in Figure 7-1.



#### FIGURE 7-1: INTERRUPT CONTROLLER MODULE BLOCK DIAGRAM

Note: The dedicated shadow register set is not present on PIC32MX1XX/2XX 28/36/44-pin Family devices.

#### 8.1 Oscillator Control Regiters

| ТАВ                      | LE 8-1:                         | 0         | DSCILLATOR CONTROL REGISTER MAP |       |          |           |          |       |           |        |         |                      |          |       |        |                       |            |       |            |
|--------------------------|---------------------------------|-----------|---------------------------------|-------|----------|-----------|----------|-------|-----------|--------|---------|----------------------|----------|-------|--------|-----------------------|------------|-------|------------|
| ess                      |                                 | ė         |                                 |       |          |           |          |       |           |        | Bits    |                      |          |       |        |                       |            |       | s          |
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15                           | 30/14 | 29/13    | 28/12     | 27/11    | 26/10 | 25/9      | 24/8   | 23/7    | 22/6                 | 21/5     | 20/4  | 19/3   | 18/2                  | 17/1       | 16/0  | All Resets |
| F000                     | E000 OSCCON                     | 31:16     | _                               | _     | Р        | LLODIV<2: | )>       | F     | RCDIV<2:0 | )>     | —       | SOSCRDY              | PBDIVRDY | PBDI\ | /<1:0> | PL                    | LMULT<2:0> | >     | x1xx(2)    |
| F000 OSCC                | USCCON                          | 15:0      | —                               |       | COSC<2:0 | )>        | _        |       | NOSC<2:0  | >      | CLKLOCK | ULOCK <sup>(3)</sup> | SLOCK    | SLPEN | CF     | UFRCEN <sup>(3)</sup> | SOSCEN     | OSWEN | xxxx(2)    |
| E010                     |                                 | 31:16     | _                               | _     |          |           | _        | _     |           |        | _       | _                    | _        | _     | —      | _                     |            | _     | 0000       |
| 1 0 10                   | 030101                          | 15:0      | _                               | _     |          |           | _        | _     |           |        | _       | _                    |          |       | TUN    | <b>\&lt;</b> 5:0>     |            |       | 0000       |
| <b>F000</b>              |                                 | 31:16     | _                               |       |          |           |          |       |           |        | RODIV<1 | 4:0>                 |          |       |        |                       |            |       | 0000       |
| F020                     | REFUCUN                         | 15:0      | ON                              |       | SIDL     | OE        | RSLP     | —     | DIVSWEN   | ACTIVE | —       | -                    |          |       |        | ROSE                  | L<3:0>     |       | 0000       |
| F030 R                   | DEEOTDIM                        | 31:16     |                                 |       |          | F         | OTRIM<8: | 0>    |           |        |         | _                    | _        | _     | _      | _                     |            | _     | 0000       |
|                          | REFUTRIM                        | 15:0      | _                               | _     | _        |           | _        | _     | _         | _      | _       | _                    | _        | _     | _      | _                     | _          | _     | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

2: Reset values are dependent on the DEVCFGx Configuration bits and the type of reset.

3: This bit is only available on PIC32MX2XX devices.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 01.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | R-0               | R-0               | R-0              | R-0              |
|              |                   |                   |                   |                   | RDWR              | [                 | DMACH<2:0>       |                  |

#### REGISTER 9-2: DMASTAT: DMA STATUS REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-4 Unimplemented: Read as '0'

- bit 3 RDWR: Read/Write Status bit
  - 1 = Last DMA bus access was a read
  - 0 = Last DMA bus access was a write
- bit 2-0 **DMACH<2:0>:** DMA Channel bits These bits contain the value of the most recent active DMA channel.

#### REGISTER 9-3: DMAADDR: DMA ADDRESS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 04.04        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |
| 31:24        | DMAADDR<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 00.40        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |
| 23:10        | DMAADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 15.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |
| 10.0         | DMAADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |  |
|              |                   |                   |                   | DMAADD            | R<7:0>            |                   |                  |                  |  |  |  |  |

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 DMAADDR<31:0>: DMA Module Address bits

These bits contain the address of the most recent DMA access.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   | —                 | _                 | _                 | —                 | _                 | _                | —                |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23:10        | CHSDIE            | CHSHIE            | CHDDIE            | CHDHIE            | CHBCIE            | CHCCIE            | CHTAIE           | CHERIE           |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | _                 | —                 | _                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | CHSDIF            | CHSHIF            | CHDDIF            | CHDHIF            | CHBCIF            | CHCCIF            | CHTAIF           | CHERIF           |

#### **REGISTER 9-9:** DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

| bit 31-24  | Unimplemented: Read as '0'                                                                                                                |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bit 23     | CHSDIE: Channel Source Done Interrupt Enable bit                                                                                          |
|            | 1 = Interrupt is enabled                                                                                                                  |
| h:+ 00     | 0 = Interrupt is disabled                                                                                                                 |
| DIT 22     |                                                                                                                                           |
|            | 0 = Interrupt is disabled                                                                                                                 |
| bit 21     | CHDDIE: Channel Destination Done Interrupt Enable bit                                                                                     |
|            | 1 = Interrupt is enabled                                                                                                                  |
|            | 0 = Interrupt is disabled                                                                                                                 |
| bit 20     | CHDHIE: Channel Destination Half Full Interrupt Enable bit                                                                                |
|            | 1 = Interrupt is enabled                                                                                                                  |
|            | 0 = Interrupt is disabled                                                                                                                 |
| bit 19     | CHBCIE: Channel Block Transfer Complete Interrupt Enable bit                                                                              |
|            | 1 =  Interrupt is enabled<br>0 =  Interrupt is disabled                                                                                   |
| bit 18     | CHCCIE: Channel Cell Transfer Complete Interrupt Enable bit                                                                               |
|            | 1 = Interrupt is enabled                                                                                                                  |
|            | 0 = Interrupt is disabled                                                                                                                 |
| bit 17     | CHTAIE: Channel Transfer Abort Interrupt Enable bit                                                                                       |
|            | 1 = Interrupt is enabled                                                                                                                  |
|            |                                                                                                                                           |
| bit 16     | CHERIE: Channel Address Error Interrupt Enable bit                                                                                        |
|            | 1 = Interrupt is enabled $0 = Interrupt is disabled$                                                                                      |
| bit 15-8   | Unimplemented: Read as '0'                                                                                                                |
| bit 7      | CHSDIF: Channel Source Done Interrupt Flag bit                                                                                            |
|            | 1 = Channel Source Pointer has reached end of source (CHSPTR = CHSSIZ)                                                                    |
|            | 0 = No interrupt is pending                                                                                                               |
| bit 6      | CHSHIF: Channel Source Half Empty Interrupt Flag bit                                                                                      |
|            | 1 = Channel Source Pointer has reached midpoint of source (CHSPTR = CHSSIZ/2)                                                             |
|            | 0 = No interrupt is pending                                                                                                               |
| bit 5      | CHDDIF: Channel Destination Done Interrupt Flag bit                                                                                       |
|            | <ul> <li>1 = Channel Destination Pointer has reached end of destination (CHDPTR = CHDSIZ)</li> <li>0 = No interrupt is pending</li> </ul> |
|            |                                                                                                                                           |
|            |                                                                                                                                           |
| © 2011-201 | 16 Microchip Technology Inc. D                                                                                                            |

DS60001168J-page 95

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
|              | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |  |  |  |
| 22.16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 23.10        | —                 | —                 | —                 | —                 | —                 | -                 | —                | —                |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 15:8         | CHCSIZ<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
|              |                   |                   |                   | CHCSIZ            | <u>′</u> <7:0>    |                   |                  |                  |  |  |  |

#### REGISTER 9-16: DCHxCSIZ: DMA CHANNEL 'x' CELL-SIZE REGISTER

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 31-16 Unimplemented: Read as '0'

bit 15-0 CHCSIZ<15:0>: Channel Cell Size bits

1111111111111111 = 65,535 bytes transferred on an event

#### **REGISTER 9-17: DCHxCPTR: DMA CHANNEL 'x' CELL POINTER REGISTER**

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31.24        |                   | —                 | _                 | —                 | _                 |                   |                  |                  |  |  |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:10        | —                 | —                 | —                 | —                 | _                 | —                 | _                | —                |  |  |
| 45.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 15:8         | CHCPTR<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
|              |                   |                   |                   | CHCPTF            | R<7:0>            |                   |                  |                  |  |  |

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

bit 31-16 Unimplemented: Read as '0'

Note: When in Pattern Detect mode, this register is reset on a pattern detect.

| Bit<br>Range | Bit         Bit         Bit         Bit         Bit         Bit           31/23/15/7         30/22/14/6         29/21/13/5         28/20/12/4         27/19/11/3         26/18/1 |            | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |            |     |            |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|------------------|------------------|------------|-----|------------|
| 21.24        | U-0                                                                                                                                                                              | U-0        | U-0               | U-0              | U-0              | U-0        | U-0 | U-0        |
| 51.24        | —                                                                                                                                                                                | —          | —                 | —                | —                | —          |     | —          |
| 22.16        | U-0                                                                                                                                                                              | U-0        | U-0               | U-0              | U-0              | U-0        | U-0 | U-0        |
| 23.10        | —                                                                                                                                                                                | —          | —                 | —                | —                | —          | -   | —          |
| 15.9         | U-0                                                                                                                                                                              | U-0        | U-0               | U-0              | U-0              | U-0        | U-0 | U-0        |
| 15:8         | —                                                                                                                                                                                | —          | —                 | —                | —                | —          |     | —          |
| 7.0          | R/WC-0, HS                                                                                                                                                                       | R/WC-0, HS | R/WC-0, HS        | R/WC-0, HS       | R/WC-0, HS       | R/WC-0, HS | U-0 | R/WC-0, HS |
| 7:0          | IDIF                                                                                                                                                                             | T1MSECIF   | LSTATEIF          | ACTVIF           | SESVDIF          | SESENDIF   |     | VBUSVDIF   |

#### REGISTER 10-1: U1OTGIR: USB OTG INTERRUPT STATUS REGISTER

| Legend:           | WC = Write '1' to clear | HS = Hardware Settable bit         |                    |  |
|-------------------|-------------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit        | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set        | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 31-8 Unimplemented: Read as '0'

- bit 7 **IDIF:** ID State Change Indicator bit
  - 1 = A change in the ID state was detected
  - 0 = No change in the ID state was detected
- bit 6 T1MSECIF: 1 Millisecond Timer bit
  - 1 = 1 millisecond timer has expired
  - 0 = 1 millisecond timer has not expired

#### bit 5 LSTATEIF: Line State Stable Indicator bit

- 1 = USB line state has been stable for 1 ms, but different from last time
- 0 = USB line state has not been stable for 1 ms
- bit 4 ACTVIF: Bus Activity Indicator bit
  - 1 = Activity on the D+, D-, ID or VBUS pins has caused the device to wake-up
  - 0 = Activity has not been detected
- bit 3 SESVDIF: Session Valid Change Indicator bit
  - 1 = VBUS voltage has dropped below the session end level
  - 0 = VBUS voltage has not dropped below the session end level
- bit 2 SESENDIF: B-Device VBUS Change Indicator bit
  - 1 = A change on the session end input was detected
  - 0 = No change on the session end input was detected
- bit 1 Unimplemented: Read as '0'
- bit 0 VBUSVDIF: A-Device VBUS Change Indicator bit
  - 1 = A change on the session valid input was detected
  - 0 = No change on the session valid input was detected

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1      | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|------------------|
| 24.24        | U-0                   | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                 | —                     | —                |
| 22:16        | U-0                   | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                 | —                     | _                |
| 45.0         | U-0                   | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                     | —                |
|              | R/W-0                 | R/W-0            |
| 7:0          | BTSEE             | DMYEE             | DMAEE             | BTOEE             |                   |                   | CRC5EE <sup>(1)</sup> | PIDEE            |
|              | DIGLE             | DIVIALL           |                   | DIVEE             | DINOLL            | ONCIDEL           | EOFEE <sup>(2)</sup>  |                  |

#### REGISTER 10-9: U1EIE: USB ERROR INTERRUPT ENABLE REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

| bit 7 | <b>BTSEE:</b> Bit Stuff Error Interrupt Enable bit<br>1 = BTSEF interrupt is enabled<br>0 = BTSEF interrupt is disabled |
|-------|-------------------------------------------------------------------------------------------------------------------------|
| bit 6 | BMXEE: Bus Matrix Error Interrupt Enable bit                                                                            |
|       | <ul><li>1 = BMXEF interrupt is enabled</li><li>0 = BMXEF interrupt is disabled</li></ul>                                |
| bit 5 | DMAEE: DMA Error Interrupt Enable bit                                                                                   |
|       | <ul><li>1 = DMAEF interrupt is enabled</li><li>0 = DMAEF interrupt is disabled</li></ul>                                |
| bit 4 | BTOEE: Bus Turnaround Time-out Error Interrupt Enable bit                                                               |
|       | <ul><li>1 = BTOEF interrupt is enabled</li><li>0 = BTOEF interrupt is disabled</li></ul>                                |
| bit 3 | DFN8EE: Data Field Size Error Interrupt Enable bit                                                                      |
|       | 1 = DFN8EF interrupt is enabled                                                                                         |
|       | 0 = DFN8EF interrupt is disabled                                                                                        |

- bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit
  - 1 = CRC16EF interrupt is enabled
  - 0 = CRC16EF interrupt is disabled
- bit 1 CRC5EE: CRC5 Host Error Interrupt Enable bit<sup>(1)</sup>
  - 1 = CRC5EF interrupt is enabled
  - 0 = CRC5EF interrupt is disabled
  - EOFEE: EOF Error Interrupt Enable bit<sup>(2)</sup>
  - 1 = EOF interrupt is enabled
  - 0 = EOF interrupt is disabled
- bit 0 PIDEE: PID Check Failure Interrupt Enable bit
  - 1 = PIDEF interrupt is enabled
  - 0 = PIDEF interrupt is disabled
- Note 1: Device mode.
  - 2: Host mode.

Note: For an interrupt to propagate the USBIF register, the UERRIE (U1IE<1>) bit must be set.

#### 11.1 Parallel I/O (PIO) Ports

All port pins have 10 registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

#### 11.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx, and TRISx registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V-tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

See the **"Pin Diagrams"** section for the available pins and their functionality.

## 11.1.2 CONFIGURING ANALOG AND DIGITAL PORT PINS

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs must have their corresponding ANSEL and TRIS bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

If the TRIS bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or Comparator module.

When the PORT register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

#### 11.1.3 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be a NOP.

#### 11.1.4 INPUT CHANGE NOTIFICATION

The input change notification function of the I/O ports allows the PIC32MX1XX/2XX 28/36/44-pin Family devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature can detect input change-of-states even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a change-of-state.

Five control registers are associated with the CN functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit.

Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups act as a current source or sink source connected to the pin, and eliminate the need for external resistors when push-button or keypad devices are connected. The pull-ups and pull-downs are enabled separately using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

**Note:** Pull-ups and pull-downs on change notification pins should always be disabled when the port pin is configured as a digital output.

An additional control register (CNCONx) is shown in Register 11-3.

### 11.2 CLR, SET and INV Registers

Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified.

Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR, or INV register, the base register must be read.

#### REGISTER 13-1: TXCON: TYPE B TIMER CONTROL REGISTER (CONTINUED)

- bit 3 T32: 32-Bit Timer Mode Select bit<sup>(2)</sup>
  - 1 = Odd numbered and even numbered timers form a 32-bit timer
  - 0 = Odd numbered and even numbered timers form a separate 16-bit timer
- bit 2 Unimplemented: Read as '0'
- bit 1 **TCS:** Timer Clock Source Select bit<sup>(3)</sup>
  - 1 = External clock from TxCK pin
  - 0 = Internal peripheral clock
- bit 0 Unimplemented: Read as '0'
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: This bit is available only on even numbered timers (Timer2 and Timer4).
  - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3, and Timer5). All timer functions are set through the even numbered timers.
  - 4: While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode.

#### REGISTER 17-1: SPIxCON: SPI CONTROL REGISTER (CONTINUED)

- bit 5 MSTEN: Master Mode Enable bit
  - 1 = Master mode
  - 0 = Slave mode
- bit 4 DISSDI: Disable SDI bit
  - 1 = SDI pin is not used by the SPI module (pin is controlled by PORT function)
  - 0 = SDI pin is controlled by the SPI module
- bit 3-2 STXISEL<1:0>: SPI Transmit Buffer Empty Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is not full (has one or more empty elements)
  - 10 = Interrupt is generated when the buffer is empty by one-half or more
  - 01 = Interrupt is generated when the buffer is completely empty
  - 00 = Interrupt is generated when the last transfer is shifted out of SPISR and transmit operations are complete
- bit 1-0 SRXISEL<1:0>: SPI Receive Buffer Full Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is full
  - 10 = Interrupt is generated when the buffer is full by one-half or more
  - 01 = Interrupt is generated when the buffer is not empty
  - 00 = Interrupt is generated when the last word in the receive buffer is read (i.e., buffer is empty)
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: This bit can only be written when the ON bit = 0.
  - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1).
  - 4: When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP.

Figure 19-2 and Figure 19-3 illustrate typical receive and transmit timing for the UART module.







| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|------------------|------------------|--|
| 31:24        | r-1               | r-1               | r-1               | r-1               | r-1               | r-1                   | R/P              | R/P              |  |
|              | —                 | —                 | —                 | — — FWDTWINSZ<1   |                   |                       | NSZ<1:0>         |                  |  |
| 00.40        | R/P               | R/P               | r-1               | R/P               | R/P               | R/P                   | R/P              | R/P              |  |
| 23:10        | FWDTEN            | WINDIS            | —                 |                   | WDTPS<4:0>        |                       |                  |                  |  |
| 45.0         | R/P               | R/P               | R/P               | R/P               | r-1               | R/P                   | R/P              | R/P              |  |
| 15:8         | FCKSM<1:0>        |                   | FPBDIV<1:0>       |                   | —                 | OSCIOFNC POSCMOD<1:0> |                  | OD<1:0>          |  |
| 7.0          | R/P               | r-1               | R/P               | r-1               | r-1               | R/P                   | R/P              | R/P              |  |
| 7:0          | IESO              | —                 | FSOSCEN           | —                 | —                 | FNOSC<2:0>            |                  |                  |  |

#### REGISTER 27-2: DEVCFG1: DEVICE CONFIGURATION WORD 1

| Legend: r = Reserved bit |                  | P = Programmable bit               |                    |  |  |
|--------------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit         | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR        | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-26 Reserved: Write '1'

bit 25-24 FWDTWINSZ<1:0>: Watchdog Timer Window Size bits

- 11 = Window size is 25%
- 10 = Window size is 37.5%
- 01 = Window size is 50%
- 00 = Window size is 75%

#### bit 23 FWDTEN: Watchdog Timer Enable bit

- 1 = Watchdog Timer is enabled and cannot be disabled by software
- 0 = Watchdog Timer is not enabled; it can be enabled in software

#### bit 22 WINDIS: Watchdog Timer Window Enable bit

- 1 = Watchdog Timer is in non-Window mode
- 0 = Watchdog Timer is in Window mode

#### bit 21 Reserved: Write '1'

#### bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits

| 0                                                            |
|--------------------------------------------------------------|
| 10100 <b>= 1:1048576</b>                                     |
| 10011 <b>= 1:524288</b>                                      |
| 10010 <b>= 1:262144</b>                                      |
| 10001 <b>= 1:131072</b>                                      |
| 10000 <b>= 1:65536</b>                                       |
| 01111 = 1:32768                                              |
| 01110 = 1:16384                                              |
| 01101 = 1:8192                                               |
| 01100 <b>= 1:4096</b>                                        |
| 01011 <b>= 1:2048</b>                                        |
| 01010 = 1:1024                                               |
| 01001 <b>= 1:512</b>                                         |
| 01000 <b>= 1:256</b>                                         |
| 00111 <b>= 1:128</b>                                         |
| 00110 = 1:64                                                 |
| 00101 <b>= 1:32</b>                                          |
| 00100 = 1:16                                                 |
| 00011 = 1:8                                                  |
| 00010 = 1:4                                                  |
| 00001 = 1:2                                                  |
| 00000 = 1:1                                                  |
| All other combinations not shown result in operation = 10100 |
|                                                              |

**Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source.

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | r-1                   | r-1               | r-1               | r-1               | r-1               | r-1               | r-1              | r-1              |  |
| 31:24        | —                     | —                 | —                 | —                 | —                 | —                 | —                | —                |  |
| 00.40        | r-1                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |  |
| 23:10        | —                     | —                 | —                 | —                 | —                 | FPLLODIV<2:0>     |                  |                  |  |
| 45.0         | R/P                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |  |
| 15:8         | UPLLEN <sup>(1)</sup> | —                 | —                 | _                 | _                 | UPLLIDIV<2:0>(1)  |                  |                  |  |
| 7.0          | r-1                   | R/P-1             | R/P               | R/P-1             | r-1               | R/P               | R/P              | R/P              |  |
| 7:0          | _                     | FPLLMUL<2:0>      |                   |                   | _                 | FPLLIDIV<2:0>     |                  |                  |  |

#### **DEVCFG2: DEVICE CONFIGURATION WORD 2 REGISTER 27-3:**

| Legend: r = Reserved bit |                  | P = Programmable bit               |                    |  |  |
|--------------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit         | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR        | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

#### bit 31-19 Reserved: Write '1'

bit 15

bit 7

bit 18-16 FPLLODIV<2:0>: Default PLL Output Divisor bits

- 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 UPLLEN: USB PLL Enable bit<sup>(1)</sup> 1 = Disable and bypass USB PLL 0 = Enable USB PLL bit 14-11 Reserved: Write '1' bit 10-8 UPLLIDIV<2:0>: USB PLL Input Divider bits<sup>(1)</sup> 111 = 12x divider 110 = 10x divider 101 = 6x divider100 = 5x divider 011 = 4x divider 010 = 3x divider 010 = 3x divider 001 = 2x divider000 = 1x divider Reserved: Write '1'
- bit 6-4 FPLLMUL<2:0>: PLL Multiplier bits
  - 111 = 24x multiplier 110 = 21x multiplier
  - 101 = 20x multiplier
  - 100 = 19x multiplier
  - 011 = 18x multiplier
  - 010 = 17x multiplier
  - 001 = 16x multiplier
  - 000 = 15x multiplier
- bit 3 Reserved: Write '1'

Note 1: This bit is only available on PIC32MX2XX devices.

#### 30.2 AC Characteristics and Timing Parameters

The information contained in this section defines PIC32MX1XX/2XX 28/36/44-pin Family AC characteristics and timing parameters.

#### FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| AC CHARACTERISTICS |        | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |                        |      |       |                          |
|--------------------|--------|-------------------------------------------------------|------|------------------------|------|-------|--------------------------|
| Param.<br>No.      | Symbol | Characteristics                                       | Min. | Typical <sup>(1)</sup> | Max. | Units | Conditions               |
| DO56               | Сю     | All I/O pins and OSC2                                 |      | _                      | 50   | pF    | EC mode                  |
| DO58               | Св     | SCLx, SDAx                                            |      | —                      | 400  | pF    | In I <sup>2</sup> C mode |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### FIGURE 30-2: EXTERNAL CLOCK TIMING



| AC CHARACTERISTICS |                   |                                                                      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                        |         |       |                                                           |  |  |
|--------------------|-------------------|----------------------------------------------------------------------|-------------------------------------------------------|------------------------|---------|-------|-----------------------------------------------------------|--|--|
| Param.<br>No.      | Symbol            | Characteristics                                                      | Min.                                                  | Typical <sup>(1)</sup> | Max.    | Units | Conditions                                                |  |  |
| Clock Parameters   |                   |                                                                      |                                                       |                        |         |       |                                                           |  |  |
| AD50               | TAD               | ADC Clock Period <sup>(2)</sup>                                      | 65                                                    | _                      | _       | ns    | See Table 30-35                                           |  |  |
| Conversion Rate    |                   |                                                                      |                                                       |                        |         |       |                                                           |  |  |
| AD55               | TCONV             | Conversion Time                                                      | —                                                     | 12 Tad                 | —       |       | —                                                         |  |  |
| AD56 F             | FCNV              | Throughput Rate<br>(Sampling Speed)                                  |                                                       | —                      | 1000    | ksps  | AVDD = 3.0V to 3.6V                                       |  |  |
|                    |                   |                                                                      |                                                       | —                      | 400     | ksps  | AVDD = 2.5V to 3.6V                                       |  |  |
| AD57               | TSAMP             | Sample Time                                                          | 1 Tad                                                 | —                      | —       | _     | TSAMP must be $\geq$ 132 ns                               |  |  |
| Timing             | Timing Parameters |                                                                      |                                                       |                        |         |       |                                                           |  |  |
| AD60               | TPCS              | Conversion Start from Sample<br>Trigger <sup>(3)</sup>               | _                                                     | 1.0 Tad                | —       | —     | Auto-Convert Trigger<br>(SSRC<2:0> = 111)<br>not selected |  |  |
| AD61               | TPSS              | Sample Start from Setting<br>Sample (SAMP) bit                       | 0.5 Tad                                               | _                      | 1.5 TAD | —     | —                                                         |  |  |
| AD62               | TCSS              | Conversion Completion to<br>Sample Start (ASAM = 1) <sup>(3)</sup>   | —                                                     | 0.5 TAD                | —       | _     | _                                                         |  |  |
| AD63               | TDPU              | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(3)</sup> | _                                                     | —                      | 2       | μS    | _                                                         |  |  |

#### TABLE 30-36: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

**3:** Characterized by design but not tested.

**4:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized.

| AC CHARACTERISTICS |         |                                                                      | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |       |      |       |            |
|--------------------|---------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------|
| Param.<br>No.      | Symbol  | Characteristics <sup>(1)</sup>                                       | Min.                                                                                                                                                                                                                                                                                | Тур.  | Max. | Units | Conditions |
| PM1                | Tlat    | PMALL/PMALH Pulse Width                                              | _                                                                                                                                                                                                                                                                                   | 1 Трв |      | —     | _          |
| PM2                | Tadsu   | Address Out Valid to<br>PMALL/PMALH Invalid (address<br>setup time)  | —                                                                                                                                                                                                                                                                                   | 2 Трв | _    | —     | _          |
| PM3                | Tadhold | PMALL/PMALH Invalid to<br>Address Out Invalid (address<br>hold time) | —                                                                                                                                                                                                                                                                                   | 1 Трв | _    | _     | _          |
| PM4                | Tahold  | PMRD Inactive to Address Out<br>Invalid<br>(address hold time)       | 5                                                                                                                                                                                                                                                                                   | _     | _    | ns    | _          |
| PM5                | Trd     | PMRD Pulse Width                                                     | _                                                                                                                                                                                                                                                                                   | 1 Трв | _    |       | —          |
| PM6                | TDSU    | PMRD or PMENB Active to Data<br>In Valid (data setup time)           | 15                                                                                                                                                                                                                                                                                  | —     | _    | ns    | _          |
| PM7                | TDHOLD  | PMRD or PMENB Inactive to Data In Invalid (data hold time)           | —                                                                                                                                                                                                                                                                                   | 80    | _    | ns    |            |

#### TABLE 30-38: PARALLEL MASTER PORT READ TIMING REQUIREMENTS

Note 1: These parameters are characterized, but not tested in manufacturing.





#### 33.1 Package Marking Information (Continued)



#### 44-Lead VTLA



#### 44-Lead QFN



#### 44-Lead TQFP



Example



#### Example



### Example



### Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3                                                                                                                                                     | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package in Ph free. The Ph free JEDEC designator ( |  |  |  |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        |                                                                                                                                                                                         | can be found on the outer packaging for this package.                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Note:  | : If the full Microchip part number cannot be marked on one line, it is carried over to the n line, thus limiting the number of available characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |          |      |      |
|--------------------------|-------------|----------|------|------|
| Dimensi                  | MIN         | NOM      | MAX  |      |
| Contact Pitch            | E           | 1.27 BSC |      |      |
| Contact Pad Spacing      | С           |          | 9.40 |      |
| Contact Pad Width (X28)  | X           |          |      | 0.60 |
| Contact Pad Length (X28) | Y           |          |      | 2.00 |
| Distance Between Pads    | Gx          | 0.67     |      |      |
| Distance Between Pads    | G           | 7.40     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2052A