

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                     |
| Core Size                  | 32-Bit Single-Core                                                               |
| Speed                      | 50MHz                                                                            |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                    |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                     |
| Number of I/O              | 33                                                                               |
| Program Memory Size        | 128KB (128K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                |                                                                                  |
| RAM Size                   | 32K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                      |
| Data Converters            | A/D 13x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-TQFP                                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx250f128d-50i-pt |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## PIC32MX1XX/2XX 28/36/44-PIN FAMILY

## **Pin Diagrams**

#### TABLE 3: **PIN NAMES FOR 28-PIN GENERAL PURPOSE DEVICES**

| 28                                                    | -PIN SOIC, SPDIP, SSOP (TOP VIEW) <sup>(1,2,3</sup>                                                                                                                                                                                                                                                                                                                         | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |                                                                                                                           |                                                                                            |                                                                             |                                                         |          |         |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------|----------|---------|
|                                                       | 1<br>SSOI<br>PIC32MX110F016B<br>PIC32MX120F032B<br>PIC32MX130F064B<br>PIC32MX130F256B                                                                                                                                                                                                                                                                                       | 28<br>ס                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  | 1<br>SC                                                                                                                   | JIC                                                                                        | 28                                                                          | 1                                                       | SPDIP    | 28      |
|                                                       | PIC32MX150F128B<br>PIC32MX170F256B                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                  |                                                                                                                           |                                                                                            |                                                                             |                                                         |          |         |
| Din #                                                 | Full Bin Name                                                                                                                                                                                                                                                                                                                                                               | p;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | . #                                                                              |                                                                                                                           |                                                                                            | Eull Bin                                                                    | Nama                                                    |          |         |
| Pin #                                                 | Full Pin Name                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n #                                                                              |                                                                                                                           |                                                                                            | Full Pin                                                                    | Name                                                    |          |         |
| 1                                                     | MCLR                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5 F                                                                              | PGEC3/RPB                                                                                                                 |                                                                                            | RB6                                                                         |                                                         |          |         |
| 1<br>2                                                | MCLR<br>VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5 F<br>6 T                                                                       | DI/RPB7/C                                                                                                                 | TED3/PN                                                                                    | RB6<br>ID5/INT0/F                                                           | RB7                                                     |          |         |
| 1<br>2<br>3                                           | MCLR<br>VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0<br>VREF-/CVREF-/AN1/RPA1/CTED2/RA1                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5 F<br>6 7<br>7 7                                                                | TDI/RPB7/C<br>TCK/RPB8/S                                                                                                  | TED3/PM<br>SCL1/CTE                                                                        | RB6<br>ID5/INT0/F<br>ED10/PMD                                               | RB7<br>04/RB8                                           |          |         |
| 1<br>2<br>3<br>4                                      | MCLR<br>VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0<br>VREF-/CVREF-/AN1/RPA1/CTED2/RA1<br>PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5 F<br>6 1<br>7 1<br>8 1                                                         | IDI/RPB7/C<br>ICK/RPB8/S<br>IDO/RPB9/S                                                                                    | TED3/PM<br>SCL1/CTE                                                                        | RB6<br>ID5/INT0/F<br>ED10/PMD                                               | RB7<br>04/RB8                                           |          |         |
| 1<br>2<br>3<br>4<br>5                                 | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5 F<br>6 7<br>7 7<br>8 7<br>9 \                                                  | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/ss                                                                             | TED3/PM<br>SCL1/CTE                                                                        | RB6<br>ID5/INT0/F<br>ED10/PMD                                               | RB7<br>04/RB8                                           |          |         |
| 1<br>2<br>3<br>4                                      | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5 F<br>6 7<br>7 7<br>8 7<br>9 \<br>0 \                                           | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/ss<br>/cap                                                                     | TED3/PM<br>SCL1/CTE<br>SDA1/CTI                                                            | RB6<br>ID5/INT0/f<br>ED10/PME<br>ED4/PMD                                    | RB7<br>04/RB8<br>3/RB9                                  |          |         |
| 1<br>2<br>3<br>4<br>5<br>6                            | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INB/C3IND/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2         AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3                                                                                         | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>2<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5 F<br>6 1<br>7 7<br>8 1<br>9 \<br>0 \<br>1 F                                    | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/SS<br>/CAP<br>PGED2/RPB                                                        | TED3/PM<br>SCL1/CTE<br>SDA1/CTI                                                            | RB6<br>1D5/INT0/f<br>ED10/PME<br>ED4/PMD2<br>011/PMD2/                      | RB7<br>)4/RB8<br>3/RB9<br>/RB10                         |          |         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7                       | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2                                                                                                                                          | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>2<br>2<br>2<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5 F<br>6 7<br>7 1<br>8 7<br>9 \<br>0 \<br>1 F<br>2 F                             | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/ss<br>/cap                                                                     | TED3/PM<br>SCL1/CTE<br>SDA1/CTI<br>10/CTED                                                 | RB6<br>1D5/INT0/f<br>ED10/PME<br>ED4/PMD2<br>011/PMD2/                      | RB7<br>)4/RB8<br>3/RB9<br>/RB10                         |          |         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8                  | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2         AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3         Vss                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5 F<br>6 7<br>7 7<br>8 7<br>9 \<br>0 \<br>1 F<br>2 F<br>3 4                      | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/SS<br>/CAP<br>PGED2/RPB<br>PGEC2/TMS                                           | TED3/PM<br>SCL1/CTE<br>SDA1/CTI<br>10/CTED<br>S/RPB11/F<br>/RB12                           | RB6<br>ID5/INT0/I<br>ED10/PME<br>ED4/PMD2<br>011/PMD2<br>PMD1/RB            | RB7<br>)4/RB8<br>3/RB9<br>/RB10<br>11                   |          |         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9             | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2         AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3         Vss         OSC1/CLKI/RPA2/RA2                                                        | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5 F<br>6 7<br>7 7<br>8 7<br>9 \<br>0 \<br>1 F<br>2 F<br>3 4<br>4 /               | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/SS<br>/CAP<br>PGED2/RPB<br>PGEC2/TMS<br>AN12/PMD0                              | TED3/PM<br>SCL1/CTE<br>SDA1/CTI<br>SDA1/CTE<br>SDA1/CTED<br>S/RPB11/F<br>/RB12<br>S/CTPLS/ | RB6<br>ID5/INT0/I<br>ED10/PME<br>ED4/PMD2<br>011/PMD2<br>PMD1/RB<br>PMRD/RE | RB7<br>)4/RB8<br>3/RB9<br>/RB10<br>11<br>313            | CTED5/PM |         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10       | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INB/C3IND/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2         AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3         Vss         OSC1/CLKI/RPA2/RA2         OSC2/CLKO/RPA3/PMA0/RA3                  | 1           1           1           1           1           1           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2                                                                                                                                                                                                                                                                                                                                                             | 5 F<br>6 1<br>7 1<br>8 1<br>9 \<br>0 \<br>1 F<br>2 F<br>3 /<br>4 /<br>5 (        | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/ss<br>/cap<br>PGED2/RPB<br>PGEC2/TMS<br>AN12/PMD0<br>AN11/RPB13                | TED3/PM<br>SCL1/CTE<br>SDA1/CTI<br>SDA1/CTI<br>S/RPB11/f<br>/RB12<br>3/CTPLS/<br>N10/C3IN  | RB6<br>ID5/INT0/I<br>ED10/PME<br>ED4/PMD2<br>PMD1/RB<br>PMRD/RE<br>PMRD/RE  | RB7<br>)4/RB8<br>3/RB9<br>/RB10<br>11<br>313<br>/SCK1/( |          | WR/RB14 |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | MCLR         VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0         VREF-/CVREF-/AN1/RPA1/CTED2/RA1         PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0         PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1         AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2         AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3         Vss         OSC1/CLKI/RPA2/RA2         OSC2/CLKO/RPA3/PMA0/RA3         SOSCI/RPB4/RB4 | 1           1           1           1           1           1           1           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           2           1           1           1           1           1           2           2           2           2           2           2 | 5 F<br>6 7<br>7 7<br>8 7<br>9 \<br>0 \<br>1 F<br>2 F<br>3 4<br>4 4<br>5 (<br>6 4 | TDI/RPB7/C<br>TCK/RPB8/S<br>TDO/RPB9/S<br>/SS<br>/CAP<br>PGED2/RPB<br>PGEC2/TMS<br>AN12/PMD0.<br>AN11/RPB13<br>CVREFOUT/A | TED3/PM<br>SCL1/CTE<br>SDA1/CTI<br>SDA1/CTI<br>S/RPB11/f<br>/RB12<br>3/CTPLS/<br>N10/C3IN  | RB6<br>ID5/INT0/I<br>ED10/PME<br>ED4/PMD2<br>PMD1/RB<br>PMRD/RE<br>PMRD/RE  | RB7<br>)4/RB8<br>3/RB9<br>/RB10<br>11<br>313<br>/SCK1/( |          | WR/RB14 |

1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

Shaded pins are 5V tolerant. 3:

## TABLE 7: PIN NAMES FOR 36-PIN GENERAL PURPOSE DEVICES

## 36-PIN VTLA (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX110F016C PIC32MX120F032C PIC32MX130F064C PIC32MX150F128C

36

| Pin # | Full Pin Name                        | Pi | in # | Full Pin Name                                  |
|-------|--------------------------------------|----|------|------------------------------------------------|
| 1     | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | 1  | 19   | TDO/RPB9/SDA1/CTED4/PMD3/RB9                   |
| 2     | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3   | 2  | 20   | RPC9/CTED7/RC9                                 |
| 3     | PGED4 <sup>(4)</sup> /AN6/RPC0/RC0   | 2  | 21   | Vss                                            |
| 4     | PGEC4 <sup>(4)</sup> /AN7/RPC1/RC1   | 2  | 22   | VCAP                                           |
| 5     | Vdd                                  | 2  | 23   | Vdd                                            |
| 6     | Vss                                  | 2  | 24   | PGED2/RPB10/CTED11/PMD2/RB10                   |
| 7     | OSC1/CLKI/RPA2/RA2                   | 2  | 25   | PGEC2/TMS/RPB11/PMD1/RB11                      |
| 8     | OSC2/CLKO/RPA3/PMA0/RA3              | 2  | 26   | AN12/PMD0/RB12                                 |
| 9     | SOSCI/RPB4/RB4                       | 2  | 27   | AN11/RPB13/CTPLS/PMRD/RB13                     |
| 10    | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4       | 2  | 28   | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 |
| 11    | RPC3/RC3                             | 2  | 29   | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15          |
| 12    | Vss                                  | 3  | 30   | AVss                                           |
| 13    | Vdd                                  | 3  | 31   | AVdd                                           |
| 14    | Vdd                                  | 3  | 32   | MCLR                                           |
| 15    | PGED3/RPB5/PMD7/RB5                  | 3  | 33   | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0          |
| 16    | PGEC3/RPB6/PMD6/RB6                  | 3  | 34   | VREF-/CVREF-/AN1/RPA1/CTED2/RA1                |
| 17    | TDI/RPB7/CTED3/PMD5/INT0/RB7         | 3  | 35   | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0           |
| 18    | TCK/RPB8/SCL1/CTED10/PMD4/RB8        | 3  | 36   | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1          |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX110F016C and PIC32MX120F032C devices.

5: Shaded pins are 5V tolerant.

#### TABLE 12: PIN NAMES FOR 44-PIN USB DEVICES

#### 44-PIN TQFP (TOP VIEW)<sup>(1,2,3,5)</sup>

PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D

44

1

| Pin # | Full Pin Name                                    | Pin # | Full Pin Name                             |
|-------|--------------------------------------------------|-------|-------------------------------------------|
| 1     |                                                  | 23    |                                           |
|       | RPB9/SDA1/CTED4/PMD3/RB9                         | 23    | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 |
| 2     | RPC6/PMA1/RC6                                    |       | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3   |
| 3     | RPC7/PMA0/RC7                                    | 25    | AN6/RPC0/RC0                              |
| 4     | RPC8/PMA5/RC8                                    | 26    | AN7/RPC1/RC1                              |
| 5     | RPC9/CTED7/PMA6/RC9                              | 27    | AN8/RPC2/PMA2/RC2                         |
| 6     | Vss                                              | 28    | VDD                                       |
| 7     | VCAP                                             | 29    | Vss                                       |
| 8     | PGED2/RPB10/D+/CTED11/RB10                       | 30    | OSC1/CLKI/RPA2/RA2                        |
| 9     | PGEC2/RPB11/D-/RB11                              | 31    | OSC2/CLKO/RPA3/RA3                        |
| 10    | VUSB3V3                                          | 32    | TDO/RPA8/PMA8/RA8                         |
| 11    | AN11/RPB13/CTPLS/PMRD/RB13                       | 33    | SOSCI/RPB4/RB4                            |
| 12    | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10             | 34    | SOSCO/RPA4/T1CK/CTED9/RA4                 |
| 13    | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7         | 35    | TDI/RPA9/PMA9/RA9                         |
| 14    | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | 36    | AN12/RPC3/RC3                             |
| 15    | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15            | 37    | RPC4/PMA4/RC4                             |
| 16    | AVss                                             | 38    | RPC5/PMA3/RC5                             |
| 17    | AVDD                                             | 39    | Vss                                       |
| 18    | MCLR                                             | 40    | Vdd                                       |
| 19    | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | 41    | RPB5/USBID/RB5                            |
| 20    | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1       | 42    | VBUS                                      |
| 21    | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0        | 43    | RPB7/CTED3/PMD5/INT0/RB7                  |
| 22    | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1       | 44    | RPB8/SCL1/CTED10/PMD4/RB8                 |

Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions.

2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.

3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.

4: This pin function is not available on PIC32MX210F016D and PIC32MX220F032D devices.

5: Shaded pins are 5V tolerant.

## **Referenced Sources**

This device data sheet is based on the following individual chapters of the *"PIC32 Family Reference Manual"*. These documents should be considered as the general reference for the operation of a particular module or device feature.

| Note: | To access the following documents, refer |  |  |  |  |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|--|--|--|--|
|       | to the Documentation > Reference         |  |  |  |  |  |  |  |  |  |  |
|       | Manuals section of the Microchip PIC32   |  |  |  |  |  |  |  |  |  |  |
|       | website: http://www.microchip.com/pic32  |  |  |  |  |  |  |  |  |  |  |

- Section 1. "Introduction" (DS60001127)
- Section 2. "CPU" (DS60001113)
- Section 3. "Memory Organization" (DS60001115)
- Section 5. "Flash Program Memory" (DS60001121)
- Section 6. "Oscillator Configuration" (DS60001112)
- Section 7. "Resets" (DS60001118)
- Section 8. "Interrupt Controller" (DS60001108)
- Section 9. "Watchdog Timer and Power-up Timer" (DS60001114)
- Section 10. "Power-Saving Features" (DS60001130)
- Section 12. "I/O Ports" (DS60001120)
- Section 13. "Parallel Master Port (PMP)" (DS60001128)
- Section 14. "Timers" (DS60001105)
- Section 15. "Input Capture" (DS60001122)
- Section 16. "Output Compare" (DS60001111)
- Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104)
- Section 19. "Comparator" (DS60001110)
- Section 20. "Comparator Voltage Reference (CVREF)" (DS60001109)
- Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107)
- Section 23. "Serial Peripheral Interface (SPI)" (DS60001106)
- Section 24. "Inter-Integrated Circuit (I<sup>2</sup>C)" (DS60001116)
- Section 27. "USB On-The-Go (OTG)" (DS60001126)
- Section 29. "Real-Time Clock and Calendar (RTCC)" (DS60001125)
- Section 31. "Direct Memory Access (DMA) Controller" (DS60001117)
- Section 32. "Configuration" (DS60001124)
- Section 33. "Programming and Diagnostics" (DS60001129)
- Section 37. "Charge Time Measurement Unit (CTMU)" (DS60001167)

|                            | -     |                   |                      |                       |                        |                   |                  |                  |
|----------------------------|-------|-------------------|----------------------|-----------------------|------------------------|-------------------|------------------|------------------|
| Bit Bit<br>Range 31/23/15/ |       | Bit<br>30/22/14/6 | Bit<br>29/21/13/5    | Bit<br>28/20/12/4     | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
| 24.24                      | U-0   | U-0               | U-0 U-0 U-0          |                       | U-0                    | U-0               | U-0              | U-0              |
| 31:24                      | —     | —                 | _                    | —                     | —                      |                   | _                |                  |
| 00.40                      | U-0   | U-0               | U-0                  | U-0                   | U-0                    | U-0               | U-0              | U-0              |
| 23:16                      | —     | —                 | —                    | —                     | —                      | —                 | —                | —                |
| 45.0                       | R/W-0 | R/W-0             | R-0                  | R-0                   | R-0                    | U-0               | U-0              | U-0              |
| 15:8                       | WR    | WREN              | WRERR <sup>(1)</sup> | LVDERR <sup>(1)</sup> | LVDSTAT <sup>(1)</sup> |                   | _                |                  |
| 7.0                        | U-0   | U-0               | U-0                  | U-0                   | R/W-0                  | R/W-0             | R/W-0            | R/W-0            |
| 7:0                        | _     | —                 |                      | —                     |                        |                   |                  |                  |
|                            |       |                   |                      |                       |                        |                   |                  |                  |

#### REGISTER 5-1: NVMCON: PROGRAMMING CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |  |

bit 31-16 Unimplemented: Read as '0'

| 011 31-10           | Unimplemented. Read as 0                                                                                              |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| bit 15              | WR: Write Control bit                                                                                                 |
|                     | This bit is writable when WREN = 1 and the unlock sequence is followed.                                               |
|                     | 1 = Initiate a Flash operation. Hardware clears this bit when the operation completes                                 |
|                     | 0 = Flash operation is complete or inactive                                                                           |
| bit 14              | WREN: Write Enable bit                                                                                                |
|                     | This is the only bit in this register reset by a device Reset.                                                        |
|                     | 1 = Enable writes to WR bit and enables LVD circuit                                                                   |
|                     | 0 = Disable writes to WR bit and disables LVD circuit                                                                 |
| bit 13              | WRERR: Write Error bit <sup>(1)</sup>                                                                                 |
|                     | This bit is read-only and is automatically set by hardware.                                                           |
|                     | 1 = Program or erase sequence did not complete successfully                                                           |
|                     | 0 = Program or erase sequence completed normally                                                                      |
| bit 12              | LVDERR: Low-Voltage Detect Error bit (LVD circuit must be enabled) <sup>(1)</sup>                                     |
|                     | This bit is read-only and is automatically set by hardware.                                                           |
|                     | 1 = Low-voltage detected (possible data corruption, if WRERR is set)                                                  |
|                     | 0 = Voltage level is acceptable for programming                                                                       |
| bit 11              | LVDSTAT: Low-Voltage Detect Status bit (LVD circuit must be enabled) <sup>(1)</sup>                                   |
|                     | This bit is read-only and is automatically set and cleared by the hardware.                                           |
|                     | 1 = Low-voltage event is active                                                                                       |
| hit 10 1            | 0 = Low-voltage event is not active                                                                                   |
| bit 10-4<br>bit 3-0 | Unimplemented: Read as '0'                                                                                            |
| 0-6 110             | <b>NVMOP&lt;3:0&gt;:</b> NVM Operation bits<br>These bits are writable when WREN = 0.                                 |
|                     |                                                                                                                       |
|                     | 1111 = Reserved                                                                                                       |
|                     | •                                                                                                                     |
|                     | •                                                                                                                     |
|                     | 0111 = Reserved<br>0110 = No operation                                                                                |
|                     | 0101 = Program Flash Memory (PFM) erase operation: erases PFM, if all pages are not write-protected                   |
|                     | 0100 = Page erase operation: erases page selected by NVMADDR, if it is not write-protected                            |
|                     | 0011 = Row program operation: programs row selected by NVMADDR, if it is not write-protected                          |
|                     | 0010 = No operation                                                                                                   |
|                     | 0001 = Word program operation: programs word selected by NVMADDR, if it is not write-protected<br>0000 = No operation |
|                     |                                                                                                                       |

**Note 1:** This bit is cleared by setting NVMOP == `b0000, and initiating a Flash operation (i.e., WR).

## PIC32MX1XX/2XX 28/36/44-PIN FAMILY

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 |                   | _                 | _                 | —                 | —                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | _                 | _                 |                   | _                 | _                 | _                 | —                | —                |
| 45.0         | U-0               | U-0               | U-0               | R/W-0             | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | —                 | _                 | —                 | MVEC              | _                 |                   | TPC<2:0>         |                  |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | _                 | INT4EP            | INT3EP            | INT2EP            | INT1EP           | INT0EP           |

#### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

## Legend:

| Logona.           |                  |                                    |                    |  |  |  |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

#### bit 15-13 Unimplemented: Read as '0'

- bit 12 MVEC: Multi Vector Configuration bit
  - 1 = Interrupt controller configured for Multi-vectored mode
  - 0 = Interrupt controller configured for Single-vectored mode
- bit 11 Unimplemented: Read as '0'
- bit 10-8 **TPC<2:0>:** Interrupt Proximity Timer Control bits
  - 111 = Interrupts of group priority 7 or lower start the Interrupt Proximity timer
  - 110 = Interrupts of group priority 6 or lower start the Interrupt Proximity timer
  - 101 = Interrupts of group priority 5 or lower start the Interrupt Proximity timer
  - 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer
  - 011 = Interrupts of group priority 3 or lower start the Interrupt Proximity timer
  - 010 = Interrupts of group priority 2 or lower start the Interrupt Proximity timer
  - 001 = Interrupts of group priority 1 start the Interrupt Proximity timer
  - 000 = Disables Interrupt Proximity timer

#### bit 7-5 Unimplemented: Read as '0'

- bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 1 INT1EP: External Interrupt 1 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 0 INTOEP: External Interrupt 0 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge

## 9.1 DMA Control Registers

#### TABLE 9-1: DMA GLOBAL REGISTER MAP

| ess                         |                                 | Ô         |       | Bits          |       |         |         |       |      |          |           |      |      |      |      |      |           |      | s         |
|-----------------------------|---------------------------------|-----------|-------|---------------|-------|---------|---------|-------|------|----------|-----------|------|------|------|------|------|-----------|------|-----------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14         | 29/13 | 28/12   | 27/11   | 26/10 | 25/9 | 24/8     | 23/7      | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1      | 16/0 | All Reset |
| 2000                        | DMACON                          | 31:16     | _     | _             | -     | —       | —       | _     | —    | —        | —         | -    | -    | _    | -    | -    | —         | _    | 0000      |
| 3000                        | DIVIACON                        | 15:0      | ON    | —             | _     | SUSPEND | DMABUSY | —     | _    | —        | _         | —    | —    | —    | —    | —    | —         | _    | 0000      |
| 2010                        | DMASTAT                         | 31:16     | -     | _             | —     | —       | —       | —     | —    | —        | _         | _    | _    | _    | _    | —    | —         | _    | 0000      |
| 3010                        | DIVIASTAT                       | 15:0      | -     | _             | —     | —       | —       | —     | —    | —        | _         | _    | _    | _    | RDWR | DI   | MACH<2:0> | .(2) | 0000      |
| 3020                        | DMAADDR                         | 31:16     |       | DMAADDR<31:0> |       |         |         |       |      |          |           |      |      |      |      | 0000 |           |      |           |
| 3020                        | DIVIAADDR                       | 15:0      |       |               |       |         |         |       |      | DIVIAADL | vix~51.02 |      |      |      |      |      |           |      | 0000      |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

#### TABLE 9-2: DMA CRC REGISTER MAP

| Bits                        |                                 |           |       |       |       |       |       |           |      |        |          |        |        |      |      |      |           |      |            |
|-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-----------|------|--------|----------|--------|--------|------|------|------|-----------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10     | 25/9 | 24/8   | 23/7     | 22/6   | 21/5   | 20/4 | 19/3 | 18/2 | 17/1      | 16/0 | All Resets |
| 2020                        | DCRCCON                         | 31:16     | _     | _     | BYTO  | <1:0> | WBO   | —         | —    | BITO   | _        | —      | —      | _    | _    | _    | —         | _    | 0000       |
| 3030                        | DURUUUN                         | 15:0      | —     | _     | —     |       |       | PLEN<4:0> |      |        | CRCEN    | CRCAPP | CRCTYP | —    | —    | C    | CRCCH<2:0 | >    | 0000       |
| 2040                        | DCRCDATA                        | 31:16     |       |       |       |       |       |           |      |        | TA<31:0> |        |        |      |      |      |           |      | 0000       |
| 3040                        | DURUDAIA                        | 15:0      |       |       |       |       |       |           |      | DURUDA | IA~51.02 |        |        |      |      |      |           |      | 0000       |
| 3050                        | DCRCXOR                         | 31:16     |       |       |       |       |       |           |      |        |          |        |        |      |      |      | 0000      |      |            |
| 3050                        | DUNUAUR                         | 15:0      |       |       |       |       |       |           |      | DCRCAU | N-51.02  |        |        |      |      |      |           |      | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

|              |                                        |                   |                                 |                       | -                     |                   |                      |                      |
|--------------|----------------------------------------|-------------------|---------------------------------|-----------------------|-----------------------|-------------------|----------------------|----------------------|
| Bit<br>Range | Bit<br>31/23/15/7                      | Bit<br>30/22/14/6 | Bit<br>29/21/13/5               | Bit<br>28/20/12/4     | Bit<br>27/19/11/3     | Bit<br>26/18/10/2 | Bit<br>25/17/9/1     | Bit<br>24/16/8/0     |
| 24.04        | U-0                                    | U-0               | U-0                             | U-0                   | U-0                   | U-0               | U-0                  | U-0                  |
| 31:24        | —                                      | —                 | —                               | _                     | _                     | _                 |                      | —                    |
| 22:16        | U-0                                    | U-0               | U-0                             | U-0                   | U-0                   | U-0               | U-0                  | U-0                  |
| 23:16        | —                                      | —                 | —                               | -                     | _                     | -                 | _                    | —                    |
| 15:8         | U-0                                    | U-0               | U-0                             | U-0                   | U-0                   | U-0               | U-0                  | U-0                  |
| 15.6         | —                                      | —                 | —                               | -                     | _                     | -                 | _                    | —                    |
|              | R-x                                    | R-x               | R/W-0                           | R/W-0                 | R/W-0                 | R/W-0             | R/W-0                | R/W-0                |
| 7:0          | JSTATE SE0 PKTDIS <sup>(4)</sup> USBRS |                   | LICEDET                         | HOSTEN <sup>(2)</sup> | RESUME <sup>(3)</sup> | PPBRST            | USBEN <sup>(4)</sup> |                      |
|              | JUNE                                   | SE0               | TOKBUSY <sup>(1,5)</sup> USBRST | USBROI                | TIOSTEN /             | RESUME            | FFDROI               | SOFEN <sup>(5)</sup> |

### REGISTER 10-11: U1CON: USB CONTROL REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |  |
|-------------------|------------------|---------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |  |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **JSTATE:** Live Differential Receiver JSTATE flag bit 1 = JSTATE was detected on the USB
  - 0 = No JSTATE was detected on the
- bit 6 **SE0:** Live Single-Ended Zero flag bit 1 = Single-Ended Zero was detected on the USB
  - 0 = No Single-Ended Zero was detected
- bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup>
  - 1 = Token and packet processing is disabled (set upon SETUP token received)
  - 0 = Token and packet processing is enabled
  - TOKBUSY: Token Busy Indicator bit<sup>(1,5)</sup>
  - 1 = Token is being executed by the USB module
  - 0 = No token is being executed

#### bit 4 USBRST: Module Reset bit<sup>(5)</sup>

- 1 = USB reset generated
- 0 = USB reset terminated
- bit 3 HOSTEN: Host Mode Enable bit<sup>(2)</sup>
  - 1 = USB host capability is enabled
  - 0 = USB host capability is disabled
- bit 2 RESUME: RESUME Signaling Enable bit<sup>(3)</sup>
  - 1 = RESUME signaling is activated
  - 0 = RESUME signaling is disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a Low-Speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

## 11.3 Peripheral Pin Select

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin-count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

The Peripheral Pin Select (PPS) configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The PPS configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to these I/O pins. PPS is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

## 11.3.1 AVAILABLE PINS

The number of available pins is dependent on the particular device and its pin count. Pins that support the PPS feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable port number.

## 11.3.2 AVAILABLE PERIPHERALS

The peripherals managed by the PPS are all digitalonly peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs.

In comparison, some digital-only peripheral modules are never included in the PPS feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include I<sup>2</sup>C among others. A similar requirement excludes all modules with analog inputs, such as the Analog-to-Digital Converter (ADC).

A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin.

Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

#### 11.3.3 CONTROLLING PERIPHERAL PIN SELECT

PPS features are controlled through two sets of SFRs: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on whether an input or output is being mapped.

## 11.3.4 INPUT MAPPING

The inputs of the PPS options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The [*pin name*]R registers, where [*pin name*] refers to the peripheral pins listed in Table 11-1, are used to configure peripheral input mapping (see Register 11-1). Each register contains sets of 4 bit fields. Programming these bit fields with an appropriate value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field is shown in Table 11-1.

For example, Figure 11-2 illustrates the remappable pin selection for the U1RX input.

#### FIGURE 11-2: REMAPPABLE INPUT EXAMPLE FOR U1RX



### REGISTER 17-1: SPIxCON: SPI CONTROL REGISTER (CONTINUED)

- bit 5 **MSTEN:** Master Mode Enable bit
  - 1 = Master mode
  - 0 = Slave mode
- bit 4 DISSDI: Disable SDI bit
  - 1 = SDI pin is not used by the SPI module (pin is controlled by PORT function)
  - 0 = SDI pin is controlled by the SPI module
- bit 3-2 STXISEL<1:0>: SPI Transmit Buffer Empty Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is not full (has one or more empty elements)
  - 10 = Interrupt is generated when the buffer is empty by one-half or more
  - 01 = Interrupt is generated when the buffer is completely empty
  - 00 = Interrupt is generated when the last transfer is shifted out of SPISR and transmit operations are complete
- bit 1-0 SRXISEL<1:0>: SPI Receive Buffer Full Interrupt Mode bits
  - 11 = Interrupt is generated when the buffer is full
  - 10 = Interrupt is generated when the buffer is full by one-half or more
  - 01 = Interrupt is generated when the buffer is not empty
  - 00 = Interrupt is generated when the last word in the receive buffer is read (i.e., buffer is empty)
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - 2: This bit can only be written when the ON bit = 0.
  - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1).
  - 4: When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP.

## **REGISTER 18-2:** I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED)

| bit 4 | <b>P:</b> Stop bit<br>1 = Indicates that a Stop bit has been detected last                                                                                                                                                       |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>0 = Stop bit was not detected last</li> <li>Hardware set or clear when Start, Repeated Start or Stop detected.</li> </ul>                                                                                               |
| bit 3 | S: Start bit                                                                                                                                                                                                                     |
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul>                                                                                       |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                                                                                                               |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                |
|       | <ul> <li>1 = Read – indicates data transfer is output from slave</li> <li>0 = Write – indicates data transfer is input to slave</li> <li>Hardware set or clear after reception of I<sup>2</sup>C device address byte.</li> </ul> |
| bit 1 | <b>RBF:</b> Receive Buffer Full Status bit                                                                                                                                                                                       |
|       | <ul> <li>1 = Receive complete, I2CxRCV is full</li> <li>0 = Receive not complete, I2CxRCV is empty</li> <li>Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV.</li> </ul>      |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                                                             |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                                                                                                        |

0 = Transmit complete, I2CxTRN is empty

Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.

## REGISTER 19-1: UXMODE: UARTX MODE REGISTER (CONTINUED)

| bit 5   | <ul> <li>ABAUD: Auto-Baud Enable bit</li> <li>1 = Enable baud rate measurement on the next character – requires reception of Sync character (0x55); cleared by hardware upon completion</li> <li>0 = Baud rate measurement disabled or completed</li> </ul> |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4   | RXINV: Receive Polarity Inversion bit<br>1 = UxRX Idle state is '0'<br>0 = UxRX Idle state is '1'                                                                                                                                                           |
| bit 3   | BRGH: High Baud Rate Enable bit<br>1 = High-Speed mode – 4x baud clock enabled<br>0 = Standard Speed mode – 16x baud clock enabled                                                                                                                          |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits<br>11 = 9-bit data, no parity<br>10 = 8-bit data, odd parity<br>01 = 8-bit data, even parity<br>00 = 8-bit data, no parity                                                                                       |
| bit 0   | <b>STSEL:</b> Stop Selection bit<br>1 = 2 Stop bits<br>0 = 1 Stop bit                                                                                                                                                                                       |

**Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED) bit 24 EDG1STAT: Edge1 Status bit Indicates the status of Edge1 and can be written to control edge source 1 = Edge1 has occurred 0 = Edge1 has not occurred EDG2MOD: Edge2 Edge Sampling Select bit bit 23 1 = Input is edge-sensitive 0 = Input is level-sensitive bit 22 EDG2POL: Edge 2 Polarity Select bit 1 = Edge2 programmed for a positive edge response 0 = Edge2 programmed for a negative edge response bit 21-18 EDG2SEL<3:0>: Edge 2 Source Select bits 1111 = C3OUT pin is selected 1110 = C2OUT pin is selected 1101 = C1OUT pin is selected 1100 = PBCLK clock is selected 1011 = IC3 Capture Event is selected 1010 = IC2 Capture Event is selected 1001 = IC1 Capture Event is selected 1000 = CTED13 pin is selected 0111 = CTED12 pin is selected 0110 = CTED11 pin is selected 0101 = CTED10 pin is selected 0100 = CTED9 pin is selected 0011 = CTED1 pin is selected 0010 = CTED2 pin is selected 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected bit 17-16 Unimplemented: Read as '0' bit 15 **ON:** ON Enable bit 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 CTMUSIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode TGEN: Time Generation Enable bit<sup>(1)</sup> bit 12 1 = Enables edge delay generation 0 = Disables edge delay generation bit 11 EDGEN: Edge Enable bit 1 = Edges are not blocked 0 = Edges are blocked

- **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT.
  - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.
  - 3: Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical Characteristics" for current values.
  - 4: This bit setting is not available for the CTMU temperature diode.

## 28.0 INSTRUCTION SET

The PIC32MX1XX/2XX family instruction set complies with the MIPS32<sup>®</sup> Release 2 instruction set architecture. The PIC32 device family does not support the following features:

- · Core extend instructions
- Coprocessor 1 instructions
- Coprocessor 2 instructions

**Note:** Refer to *"MIPS32<sup>®</sup> Architecture for Programmers Volume II: The MIPS32<sup>®</sup> Instruction Set"* at www.imgtec.com for more information.

## TABLE 30-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARA         | CTERISTICS             | 6               | (unless other | erating Conditions: 2.3V to<br>rwise stated)<br>nperature $-40^{\circ}C \le TA \le +85^{\circ}$<br>$-40^{\circ}C \le TA \le +10^{\circ}$ | °C for Industrial |  |  |
|------------------|------------------------|-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|
| Parameter<br>No. | Typical <sup>(3)</sup> | Max.            | Units         | Units Conditions                                                                                                                         |                   |  |  |
| Operating (      | Current (IDD)          | (Notes 1, 2, 5) | )             |                                                                                                                                          |                   |  |  |
| DC20             | 2                      | 3               | mA            | 4 MHz (Note 4)                                                                                                                           |                   |  |  |
| DC21             | 7                      | 10.5            | mA            | 10 MHz                                                                                                                                   |                   |  |  |
| DC22             | 10                     | 15              | mA            | 20 MHz (Note 4)                                                                                                                          |                   |  |  |
| DC23             | 15                     | 23              | mA            | 30 MHz (Note 4)                                                                                                                          |                   |  |  |
| DC24             | 20                     | 30              | mA            | 40 MHz                                                                                                                                   |                   |  |  |
| DC25             | 100                    | 150             | μA            | +25°C, 3.3V LPRC (31 kHz) (Note 4)                                                                                                       |                   |  |  |

**Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption.

- 2: The test conditions for IDD measurements are as follows:
  - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
  - OSC2/CLKO is configured as an I/O input pin
  - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
  - CPU, Program Flash, and SRAM data memory are operational, SRAM data memory Wait states = 1
  - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
  - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
  - · All I/O pins are configured as inputs and pulled to Vss
  - MCLR = VDD
  - CPU executing while(1) statement from Flash
  - RTCC and JTAG are disabled
- **3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested.
- 4: This parameter is characterized, but not tested in manufacturing.
- 5: IPD electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.

| DC CHARACT                                                         | ERISTICS               |      | (unless oth      | 1               | s: 2.3V to 3.6V<br>≤ TA ≤ +85°C for Indu<br>≤ TA ≤ +105°C for V-t₀ |          |  |  |  |  |
|--------------------------------------------------------------------|------------------------|------|------------------|-----------------|--------------------------------------------------------------------|----------|--|--|--|--|
| Parameter<br>No.                                                   | Typical <sup>(2)</sup> | Max. | Units Conditions |                 |                                                                    |          |  |  |  |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Notes 1, 4) |                        |      |                  |                 |                                                                    |          |  |  |  |  |
| DC30a                                                              | 1                      | 1.5  | mA               | 4 MHz (Note 3)  |                                                                    |          |  |  |  |  |
| DC31a                                                              | 2                      | 3    | mA               | 10 MHz          |                                                                    |          |  |  |  |  |
| DC32a                                                              | 4                      | 6    | mA               | 20 MHz (Note 3) |                                                                    |          |  |  |  |  |
| DC33a                                                              | 5.5                    | 8    | mA               |                 | 30 MHz (Note 3)                                                    |          |  |  |  |  |
| DC34a                                                              | 7.5                    | 11   | mA               |                 | 40 MHz                                                             |          |  |  |  |  |
| DC37a                                                              | 100                    | _    | μA               | -40°C LPRC (31  |                                                                    |          |  |  |  |  |
| DC37b                                                              | 250                    | _    | μA               | +25°C           | 3.3V                                                               | (Note 3) |  |  |  |  |
| DC37c                                                              | 380                    |      | μA               | +85°C           | 1                                                                  |          |  |  |  |  |

#### TABLE 30-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

**Note 1:** The test conditions for IIDLE current measurements are as follows:

Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
 OSC2/CLKO is configured as an I/O input pin

- UCD DLL as sillator is dischard if the LLCD readule is implemented
- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1  $\,$
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- 3: This parameter is characterized, but not tested in manufacturing.
- 4: IIDLE electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.

| DC CHARACTERISTICS           |     |                     | $\label{eq:constraint} \begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |      |      |       | $\leq$ TA $\leq$ +85°C for Industrial               |
|------------------------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------------------------------------------|
| Param. Symbol Characteristic |     |                     | Min.                                                                                                                                                                                                                                                                                                      | Тур. | Max. | Units | Conditions                                          |
| DO10                         | Vol | Output Low Voltage  | _                                                                                                                                                                                                                                                                                                         | _    | 0.4  | V     | $\text{IOL} \leq 10 \text{ mA, VDD} = 3.3 \text{V}$ |
|                              |     | Output High Voltage | 1.5(1)                                                                                                                                                                                                                                                                                                    | _    | _    |       | IOH $\geq$ -14 mA, VDD = 3.3V                       |
| 0000                         |     | I/O Pins            | 2.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                                        | _    | _    | v     | IOH $\geq$ -12 mA, VDD = 3.3V                       |
| DO20                         | Vон |                     | 2.4                                                                                                                                                                                                                                                                                                       | _    | _    | v     | IOH $\geq$ -10 mA, VDD = 3.3V                       |
|                              |     |                     | 3.0(1)                                                                                                                                                                                                                                                                                                    | —    | —    |       | $IOH \ge -7 \text{ mA}, \text{ VDD} = 3.3 \text{V}$ |

## TABLE 30-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

Note 1: Parameters are characterized, but not tested.

### TABLE 30-11: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                                           | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-temp} \end{array}$ |         |      |       |            |
|--------------------|--------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|
| Param.<br>No.      | Symbol | Characteristics                                           | Min. <sup>(1)</sup>                                                                                                                                                                                                                                                                   | Typical | Max. | Units | Conditions |
| BO10               | VBOR   | BOR Event on VDD transition<br>high-to-low <sup>(2)</sup> | 2.0                                                                                                                                                                                                                                                                                   | —       | 2.3  | V     | _          |

**Note 1:** Parameters are for design guidance only and are not tested in manufacturing.

2: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN.

## 31.0 50 MHz ELECTRICAL CHARACTERISTICS

This section provides an overview of the PIC32MX1XX/2XX 28/36/44-pin Family electrical characteristics for devices operating at 50 MHz.

The specifications for 50 MHz are identical to those shown in **Section 30.0** "Electrical Characteristics", with the exception of the parameters listed in this chapter.

Parameters in this chapter begin with the letter "M", which denotes 50 MHz operation. For example, parameter DC29a in **Section 30.0** "**Electrical Characteristics**", is the up to 40 MHz operation equivalent for MDC29a.

Absolute maximum ratings for the PIC32MX1XX/2XX 28/36/44-pin Family 50 MHz devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied.

## Absolute Maximum Ratings

#### (See Note 1)

| Ambient temperature under bias                                                  | 40°C to +85°C            |
|---------------------------------------------------------------------------------|--------------------------|
| Storage temperature                                                             | 65°C to +150°C           |
| Voltage on VDD with respect to Vss                                              | -0.3V to +4.0V           |
| Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3)        | 0.3V to (VDD + 0.3V)     |
| Voltage on any 5V tolerant pin with respect to Vss when VDD $\ge 2.3V$ (Note 3) | -0.3V to +5.5V           |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3)     | 0.3V to +3.6V            |
| Voltage on D+ or D- pin with respect to VUSB3V3                                 | 0.3V to (VUSB3V3 + 0.3V) |
| Voltage on VBUS with respect to VSS                                             | -0.3V to +5.5V           |
| Maximum current out of Vss pin(s)                                               |                          |
| Maximum current into VDD pin(s) (Note 2)                                        |                          |
| Maximum output current sunk by any I/O pin                                      |                          |
| Maximum output current sourced by any I/O pin                                   | 15 mA                    |
| Maximum current sunk by all ports                                               |                          |
| Maximum current sourced by all ports (Note 2)                                   | 200 mA                   |

**Note 1:** Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

- 2: Maximum allowable current is a function of device maximum power dissipation (see Table 30-2).
- 3: See the "Pin Diagrams" section for the 5V tolerant pins.

# PIC32MX1XX/2XX 28/36/44-PIN FAMILY

44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | N                | <b>ILLIMETER</b> | S     |      |
|--------------------------|------------------|------------------|-------|------|
| Dimension                | Dimension Limits |                  |       |      |
| Contact Pitch            |                  | 0.80 BSC         |       |      |
| Contact Pad Spacing      | C1               |                  | 11.40 |      |
| Contact Pad Spacing      | C2               |                  | 11.40 |      |
| Contact Pad Width (X44)  | X1               |                  |       | 0.55 |
| Contact Pad Length (X44) | Y1               |                  |       | 1.50 |
| Distance Between Pads    | G                | 0.25             |       |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B

## PIC32MX1XX/2XX 28/36/44-PIN FAMILY

NOTES: