

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
|                            |                                                                                 |
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 40MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG                   |
| Peripherals                | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT                                 |
| Number of I/O              | 33                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 32K x 8                                                                         |
| /oltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 13x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 44-QFN (8x8)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx250f128dt-i-ml |

### TABLE 6: PIN NAMES FOR 28-PIN USB DEVICES

28-PIN QFN (TOP VIEW)(1,2,3,4)

PIC32MX210F016B PIC32MX220F032B PIC32MX230F064B PIC32MX230F256B PIC32MX250F128B PIC32MX270F256B

28

| Pin # | Full Pin Name                              |
|-------|--------------------------------------------|
| 1     | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0  |
| 2     | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 |
| 3     | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2  |
| 4     | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3    |
| 5     | Vss                                        |
| 6     | OSC1/CLKI/RPA2/RA2                         |
| 7     | OSC2/CLKO/RPA3/PMA0/RA3                    |
| 8     | SOSCI/RPB4/RB4                             |
| 9     | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4             |
| 10    | VDD                                        |
| 11    | TMS/RPB5/USBID/RB5                         |
| 12    | VBUS                                       |
| 13    | TDI/RPB7/CTED3/PMD5/INT0/RB7               |
| 14    | TCK/RPB8/SCL1/CTED10/PMD4/RB8              |

| Pin# | Full Pin Name                                    |
|------|--------------------------------------------------|
| 15   | TDO/RPB9/SDA1/CTED4/PMD3/RB9                     |
| 16   | Vss                                              |
| 17   | VCAP                                             |
| 18   | PGED2/RPB10/D+/CTED11/RB10                       |
| 19   | PGEC2/RPB11/D-/RB11                              |
| 20   | Vusb3v3                                          |
| 21   | AN11/RPB13/CTPLS/PMRD/RB13                       |
| 22   | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 |
| 23   | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15            |
| 24   | AVss                                             |
| 25   | AVDD                                             |
| 26   | MCLR                                             |
| 27   | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 |
| 28   | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1       |

1

Note 1:

- 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions.
- 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information.
- 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally.
- 4: Shaded pins are 5V tolerant.

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Frrata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

| IABLE I-I |                   | Pin Nu                            |                   |                                 |             |                |                                                                                           |
|-----------|-------------------|-----------------------------------|-------------------|---------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------|
| Pin Name  | 28-pin<br>QFN     | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA    | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description                                                                               |
| PMA0      | 7                 | 10                                | 8                 | 3                               | I/O         | TTL/ST         | Parallel Master Port Address bit 0 input (Buffered Slave modes) and output (Master modes) |
| PMA1      | 9                 | 12                                | 10                | 2                               | I/O         | TTL/ST         | Parallel Master Port Address bit 1 input (Buffered Slave modes) and output (Master modes) |
| PMA2      |                   | _                                 | _                 | 27                              | 0           | _              | Parallel Master Port address                                                              |
| PMA3      |                   | _                                 | _                 | 38                              | 0           | _              | (Demultiplexed Master modes)                                                              |
| PMA4      |                   | _                                 | _                 | 37                              | 0           | _              |                                                                                           |
| PMA5      |                   | _                                 | _                 | 4                               | 0           | _              | 1                                                                                         |
| PMA6      |                   | _                                 | _                 | 5                               | 0           | _              | 1                                                                                         |
| PMA7      |                   | _                                 |                   | 13                              | 0           | _              | 1                                                                                         |
| PMA8      |                   | _                                 |                   | 32                              | 0           | _              | 1                                                                                         |
| PMA9      |                   | _                                 | _                 | 35                              | 0           | _              | †                                                                                         |
| PMA10     |                   | _                                 | _                 | 12                              | 0           | _              | †                                                                                         |
| PMCS1     | 23                | 26                                | 29                | 15                              | 0           | _              | Parallel Master Port Chip Select 1 strobe                                                 |
| DMD0      | 20 <sup>(2)</sup> | 23 <sup>(2)</sup>                 | 26 <sup>(2)</sup> | 10 <sup>(2)</sup>               | 1/0         | TTL /OT        | Parallel Master Port data (Demultiplexed                                                  |
| PMD0      | 1 <sup>(3)</sup>  | 4 <sup>(3)</sup>                  | 35(3)             | 21 <sup>(3)</sup>               | I/O         | TTL/ST         | Master mode) or address/data                                                              |
| DMD4      | 19 <sup>(2)</sup> | 22(2)                             | 25 <sup>(2)</sup> | 9(2)                            | 1/0         | TTI (OT        | (Multiplexed Master modes)                                                                |
| PMD1      | 2 <sup>(3)</sup>  | 5(3)                              | 36 <sup>(3)</sup> | 22 <sup>(3)</sup>               | I/O         | TTL/ST         |                                                                                           |
| DMDO      | 18 <sup>(2)</sup> | 21 <sup>(2)</sup>                 | 24 <sup>(2)</sup> | 8(2)                            | 1/0         | TTI (OT        |                                                                                           |
| PMD2      | 3(3)              | 6(3)                              | 1(3)              | 23(3)                           | I/O         | TTL/ST         |                                                                                           |
| PMD3      | 15                | 18                                | 19                | 1                               | I/O         | TTL/ST         | †                                                                                         |
| PMD4      | 14                | 17                                | 18                | 44                              | I/O         | TTL/ST         | †                                                                                         |
| PMD5      | 13                | 16                                | 17                | 43                              | I/O         | TTL/ST         | †                                                                                         |
| PMD6      | 12 <sup>(2)</sup> | 15 <sup>(2)</sup>                 | 16 <sup>(2)</sup> | 42 <sup>(2)</sup>               |             |                | 1                                                                                         |
|           | 28(3)             | <b>3(3)</b>                       | 34(3)             | 20(3)                           | I/O         | TTL/ST         |                                                                                           |
| PMD7      | 11 <sup>(2)</sup> | 14 <sup>(2)</sup>                 | 15 <sup>(2)</sup> | 41 <sup>(2)</sup>               | 1/0         | TTI (0.T       | †                                                                                         |
|           | 27 <sup>(3)</sup> | 2 <sup>(3)</sup>                  | 33(3)             | 19 <sup>(3)</sup>               | I/O         | TTL/ST         |                                                                                           |
| PMRD      | 21                | 24                                | 27                | 11                              | 0           | _              | Parallel Master Port read strobe                                                          |
|           | 22 <sup>(2)</sup> | 25 <sup>(2)</sup>                 | 28 <sup>(2)</sup> | 14 <sup>(2)</sup>               |             |                |                                                                                           |
| PMWR      | <sub>4</sub> (3)  | 7 <sup>(3)</sup>                  | 2 <sup>(3)</sup>  | 24 <sup>(3)</sup>               | 0           | _              | Parallel Master Port write strobe                                                         |
| VBUS      | 12 <sup>(3)</sup> | 15 <sup>(3)</sup>                 | 16 <sup>(3)</sup> | 42(3)                           | I           | Analog         | USB bus power monitor                                                                     |
| VUSB3V3   | 20 <sup>(3)</sup> | 23 <sup>(3)</sup>                 | 26 <sup>(3)</sup> | 10 <sup>(3)</sup>               | Р           | _              | USB internal transceiver supply. This pin must be connected to VDD.                       |
| VBUSON    | 22 <sup>(3)</sup> | 25 <sup>(3)</sup>                 | 28 <sup>(3)</sup> | 14 <sup>(3)</sup>               | 0           | _              | USB Host and OTG bus power control output                                                 |
| D+        | 18 <sup>(3)</sup> | 21 <sup>(3)</sup>                 | 24 <sup>(3)</sup> | 8(3)                            | I/O         | Analog         | USB D+                                                                                    |
| D-        | 19 <sup>(3)</sup> | 22 <sup>(3)</sup>                 | 25 <sup>(3)</sup> | 9(3)                            | I/O         | Analog         | USB D-                                                                                    |

**Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

Analog = Analog input

P = Power

TTL = TTL input buffer

O = Output

I = Input

Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability.

PPS = Peripheral Pin Select — = N/A

2: Pin number for PIC32MX1XX devices only.

3: Pin number for PIC32MX2XX devices only.

### REGISTER 4-7: BMXPFMSZ: PROGRAM FLASH (PFM) SIZE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 24.24        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 31:24        | BMXPFMSZ<31:24>   |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 22:16        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 23:16        | BMXPFMSZ<23:16>   |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 15:8         |                   |                   |                   | BMXPFN            | MSZ<15:8>         |                   |                  |                  |  |  |  |  |
| 7.0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 7:0          |                   |                   |                   | BMXPF             | MSZ<7:0>          |                   |                  |                  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 31-0 BMXPFMSZ<31:0>: Program Flash Memory (PFM) Size bits

Static value that indicates the size of the PFM in bytes:

0x00004000 = Device has 16 KB Flash

0x00008000 = Device has 32 KB Flash

0x00010000 = Device has 64 KB Flash

0x00020000 = Device has 128 KB Flash

0x00040000 = Device has 256 KB Flash

### REGISTER 4-8: BMXBOOTSZ: BOOT FLASH (IFM) SIZE REGISTER

|              |                   |                   |                   | ` `               |                   |                   |                  |                  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
| 04:04        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 31:24        | BMXBOOTSZ<31:24>  |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 00:40        | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 23:16        | BMXBOOTSZ<23:16>  |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 45.0         | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 15:8         | BMXBOOTSZ<15:8>   |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |
| 7.0          | R                 | R                 | R                 | R                 | R                 | R                 | R                | R                |  |  |  |  |
| 7:0          |                   |                   |                   | BMXBO             | OTSZ<7:0>         |                   |                  |                  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### bit 31-0 BMXBOOTSZ<31:0>: Boot Flash Memory (BFM) Size bits

Static value that indicates the size of the Boot PFM in bytes:

0x00000C00 = Device has 3 KB boot Flash

#### REGISTER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 31.24        | _                 | _                 | _                 |                   | IP03<2:0>         |                   | IS03             | <1:0>            |
| 23:16        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23.10        | _                 | _                 | _                 |                   | IP02<2:0>         | IS02              | <1:0>            |                  |
| 15:8         | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 13.6         | _                 | _                 | _                 |                   | IP01<2:0>         |                   | IS01             | <1:0>            |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          | _                 | _                 | _                 |                   | IP00<2:0>         |                   | IS00             | <1:0>            |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 Unimplemented: Read as '0'

bit 28-26 IP03<2:0>: Interrupt Priority bits

111 = Interrupt priority is 7

•

010 = Interrupt priority is 2

001 = Interrupt priority is 1

000 = Interrupt is disabled

bit 25-24 IS03<1:0>: Interrupt Subpriority bits

11 = Interrupt subpriority is 3

10 = Interrupt subpriority is 2

01 = Interrupt subpriority is 1

00 = Interrupt subpriority is 0

bit 23-21 Unimplemented: Read as '0'

bit 20-18 IP02<2:0>: Interrupt Priority bits

111 = Interrupt priority is 7

•

010 = Interrupt priority is 2

001 = Interrupt priority is 1

000 = Interrupt is disabled

bit 17-16 IS02<1:0>: Interrupt Subpriority bits

11 = Interrupt subpriority is 3

10 = Interrupt subpriority is 2

01 = Interrupt subpriority is 1

00 = Interrupt subpriority is 0

bit 15-13 Unimplemented: Read as '0'

bit 12-10 IP01<2:0>: Interrupt Priority bits

111 = Interrupt priority is 7

•

010 = Interrupt priority is 2

001 = Interrupt priority is 1

000 = Interrupt is disabled

**Note:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions.

#### REGISTER 9-8: DCHxECON: DMA CHANNEL 'x' EVENT CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7          | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3    | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |
|--------------|----------------------------|-------------------|-------------------|-------------------|----------------------|-------------------|------------------|------------------|--|--|--|--|--|
| 31:24        | U-0                        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0              | U-0              |  |  |  |  |  |
| 31.24        | _                          | _                 | _                 | _                 |                      | _                 | _                | _                |  |  |  |  |  |
| 22:46        | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1                | R/W-1             | R/W-1            | R/W-1            |  |  |  |  |  |
| 23:16        | CHAIRQ<7:0> <sup>(1)</sup> |                   |                   |                   |                      |                   |                  |                  |  |  |  |  |  |
| 15:8         | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1                | R/W-1             | R/W-1            | R/W-1            |  |  |  |  |  |
| 13.6         |                            |                   |                   | CHSIRQ-           | <7:0> <sup>(1)</sup> |                   |                  |                  |  |  |  |  |  |
| 7:0          | S-0                        | S-0               | R/W-0             | R/W-0             | R/W-0                | U-0               | U-0              | U-0              |  |  |  |  |  |
| 7.0          | CFORCE                     | CABORT            | PATEN             | SIRQEN            | AIRQEN               |                   | -                | _                |  |  |  |  |  |

Legend:S = Settable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 31-24 Unimplemented: Read as '0'

bit 23-16 CHAIRQ<7:0>: Channel Transfer Abort IRQ bits(1)

11111111 = Interrupt 255 will abort any transfers in progress and set CHAIF flag

•

•

00000001 = Interrupt 1 will abort any transfers in progress and set CHAIF flag

00000000 = Interrupt 0 will abort any transfers in progress and set CHAIF flag

bit 15-8 CHSIRQ<7:0>: Channel Transfer Start IRQ bits(1)

11111111 = Interrupt 255 will initiate a DMA transfer

•

•

00000001 = Interrupt 1 will initiate a DMA transfer 00000000 = Interrupt 0 will initiate a DMA transfer

bit 7 CFORCE: DMA Forced Transfer bit

1 = A DMA transfer is forced to begin when this bit is written to a '1'

0 = This bit always reads '0'

bit 6 CABORT: DMA Abort Transfer bit

1 = A DMA transfer is aborted when this bit is written to a '1'

0 = This bit always reads '0'

bit 5 PATEN: Channel Pattern Match Abort Enable bit

1 = Abort transfer and clear CHEN on pattern match

0 = Pattern match is disabled

bit 4 SIRQEN: Channel Start IRQ Enable bit

1 = Start channel cell transfer if an interrupt matching CHSIRQ occurs

0 = Interrupt number CHSIRQ is ignored and does not start a transfer

bit 3 AIRQEN: Channel Abort IRQ Enable bit

1 = Channel transfer is aborted if an interrupt matching CHAIRQ occurs

0 = Interrupt number CHAIRQ is ignored and does not terminate a transfer

bit 2-0 Unimplemented: Read as '0'

Note 1: See Table 7-1: "Interrupt IRQ, Vector and Bit Location" for the list of available interrupt IRQ sources.

### REGISTER 11-3: CNCONx: CHANGE NOTICE CONTROL FOR PORTX REGISTER (x = A, B, C)

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 22:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | -                 | _                 |                   | _                 |                  | _                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | ON                | _                 | SIDL              | _                 | _                 | _                 | _                | -                |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 7:0          | _                 | _                 | _                 | _                 | _                 | _                 | _                |                  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-16 Unimplemented: Read as '0'

bit 15 ON: Change Notice (CN) Control ON bit

1 = CN is enabled0 = CN is disabled

bit 14 **Unimplemented:** Read as '0' bit 13 **SIDL:** Stop in Idle Control bit

1 = Idle mode halts CN operation0 = Idle does not affect CN operation

bit 12-0 Unimplemented: Read as '0'

### REGISTER 17-3: SPIXSTAT: SPI STATUS REGISTER

bit 3 SPITBE: SPI Transmit Buffer Empty Status bit

1 = Transmit buffer, SPIxTXB is empty

0 = Transmit buffer, SPIxTXB is not empty

Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR. Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB.

bit 2 Unimplemented: Read as '0'

bit 1 SPITBF: SPI Transmit Buffer Full Status bit

1 = Transmit not yet started, SPITXB is full

0 = Transmit buffer is not full

#### Standard Buffer Mode:

Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB. Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR.

### Enhanced Buffer Mode:

Set when CWPTR + 1 = SRPTR; cleared otherwise

bit 0 SPIRBF: SPI Receive Buffer Full Status bit

1 = Receive buffer, SPIxRXB is full

0 = Receive buffer, SPIxRXB is not full

#### Standard Buffer Mode:

Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB.

#### Enhanced Buffer Mode:

Set when SWPTR + 1 = CRPTR; cleared otherwise

### 19.1 UART Control Registers

### TABLE 19-1: UART1 AND UART2 REGISTER MAP

| ess                         |                       |           |        |                                    |        |       |        |       |       | Bi               | ts          |         |       |             |        |      |        |       | ,,         |
|-----------------------------|-----------------------|-----------|--------|------------------------------------|--------|-------|--------|-------|-------|------------------|-------------|---------|-------|-------------|--------|------|--------|-------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name      | Bit Range | 31/15  | 30/14                              | 29/13  | 28/12 | 27/11  | 26/10 | 25/9  | 24/8             | 23/7        | 22/6    | 21/5  | 20/4        | 19/3   | 18/2 | 17/1   | 16/0  | All Resets |
| 6000                        | U1MODE <sup>(1)</sup> | 31:16     | _      | _                                  | _      | _     | _      | _     | _     | _                | _           | _       | _     | _           | _      | _    | _      | _     | 0000       |
| 0000                        | OTWODE                | 15:0      | ON     | _                                  | SIDL   | IREN  | RTSMD  | _     | UEN:  | <1:0>            | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000       |
| 6010                        | U1STA <sup>(1)</sup>  | 31:16     | _      | _                                  | _      | _     | _      | _     | _     | ADM_EN           |             |         |       | ADDR        |        |      |        |       | 0000       |
| 0010                        | O IOIA.               | 15:0      | UTXISE | L<1:0>                             | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT             | URXISE      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110       |
| 6020                        | U1TXREG               | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 0020                        | OTTAINEO              | 15:0      | _      | _                                  | _      | _     | _      | _     | -     |                  |             |         | Tra   | nsmit Regis | ster   |      |        |       | 0000       |
| 6030                        | U1RXREG               | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 0000                        | 030 U1RXREG 15:0      | 15:0      | _      | _                                  | _      | _     | _      | _     | -     |                  |             |         | Re    | ceive Regis | ster   |      |        |       | 0000       |
| 6040                        | U1BRG <sup>(1)</sup>  | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 00+0                        | O IDICO.              | 15:0      |        |                                    |        |       |        |       | Bau   | d Rate Gene      | erator Pres | caler   |       |             |        |      |        |       | 0000       |
| 6200                        | U2MODE <sup>(1)</sup> | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 0200                        | 02MODE: 1             | 15:0      | ON     | _                                  | SIDL   | IREN  | RTSMD  | _     | UEN:  | <1:0>            | WAKE        | LPBACK  | ABAUD | RXINV       | BRGH   | PDSE | L<1:0> | STSEL | 0000       |
| 6210                        | U2STA <sup>(1)</sup>  | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | ADM_EN           |             |         |       | ADDR        | R<7:0> |      |        |       | 0000       |
| 0210                        | 02017                 | 15:0      | UTXISE | L<1:0>                             | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT             | URXISE      | EL<1:0> | ADDEN | RIDLE       | PERR   | FERR | OERR   | URXDA | 0110       |
| 6220                        | U2TXREG               | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 0220                        | OZIANLO               | 15:0      | _      | _                                  | _      | _     | _      | _     | _     |                  |             |         | Tra   | nsmit Regis | ster   |      |        |       | 0000       |
| 6230                        | U2RXREG               | 31:16     | _      | _                                  | _      | _     | _      | _     | -     | _                | _           | _       | _     | -           | _      | _    | _      | _     | 0000       |
| 0230                        | UZIVANLU              | 15:0      | _      | _                                  | _      | _     | _      | _     | -     | Receive Register |             |         |       |             |        | 0000 |        |       |            |
| 6240                        | U2BRG <sup>(1)</sup>  | 31:16     | _      | -                                  | _      | -     | _      | _     | 1     | _                | _           | _       | -     | -           | _      | _    | _      | _     | 0000       |
| 0240                        | OZDNO,                | 15:0      |        | Baud Rate Generator Prescaler 0000 |        |       |        |       |       |                  |             |         |       |             |        |      |        |       |            |

**Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information.

### REGISTER 20-5: PMSTAT: PARALLEL PORT STATUS REGISTER (SLAVE MODES ONLY)

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | -                 | -                 | -                 | -                 | _                 | _                 | -                | _                |
| 22.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 45.0         | R-0               | R/W-0, HSC        | U-0               | U-0               | R-0               | R-0               | R-0              | R-0              |
| 15:8         | IBF               | IBOV              | _                 | _                 | IB3F              | IB2F              | IB1F             | IB0F             |
| 7.0          | R-1               | R/W-0, HSC        | U-0               | U-0               | R-1               | R-1               | R-1              | R-1              |
| 7:0          | OBE               | OBUF              | _                 | _                 | OB3E              | OB2E              | OB1E             | OB0E             |

**Legend:** HSC = Set by Hardware; Cleared by Software

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-16 Unimplemented: Read as '0'

bit 15 IBF: Input Buffer Full Status bit

1 = All writable input buffer registers are full

0 = Some or all of the writable input buffer registers are empty

bit 14 IBOV: Input Buffer Overflow Status bit

1 = A write attempt to a full input byte buffer occurred (must be cleared in software)

0 = No overflow occurred

bit 13-12 Unimplemented: Read as '0'

bit 11-8 **IBxF:** Input Buffer 'x' Status Full bits

1 = Input Buffer contains data that has not been read (reading buffer will clear this bit)

0 = Input Buffer does not contain any unread data

bit 7 **OBE:** Output Buffer Empty Status bit

1 = All readable output buffer registers are empty

0 = Some or all of the readable output buffer registers are full

bit 6 **OBUF:** Output Buffer Underflow Status bit

1 = A read occurred from an empty output byte buffer (must be cleared in software)

0 = No underflow occurred

bit 5-4 Unimplemented: Read as '0'

bit 3-0 **OBxE:** Output Buffer 'x' Status Empty bits

1 = Output buffer is empty (writing data to the buffer will clear this bit)

0 = Output buffer contains data that has not been transmitted

#### REGISTER 23-2: CMSTAT: COMPARATOR STATUS REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        |                   | _                 | -                 | _                 | 1                 | -                 | _                | _                |
| 22:46        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | -                 | _                 | _                 | _                 |                   |                   | _                | _                |
| 15:8         | U-0               | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | _                 | _                 | SIDL              | _                 |                   | _                 | _                | _                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |
| 7:0          | _                 | _                 | _                 | _                 |                   | C3OUT             | C2OUT            | C1OUT            |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-14 Unimplemented: Read as '0'

bit 13 SIDL: Stop in Idle Control bit

1 = All Comparator modules are disabled when the device enters Idle mode

0 = All Comparator modules continue to operate when the device enters Idle mode

bit 12-3 **Unimplemented:** Read as '0'

bit 2 C3OUT: Comparator Output bit

1 = Output of Comparator 3 is a '1'

0 = Output of Comparator 3 is a '0'

bit 1 C2OUT: Comparator Output bit

1 = Output of Comparator 2 is a '1'

0 = Output of Comparator 2 is a '0'

bit 0 C10UT: Comparator Output bit

1 = Output of Comparator 1 is a '1'

0 = Output of Comparator 1 is a '0'

### 25.1 CTMU Control Registers

### TABLE 25-1: CTMU REGISTER MAP

| ess                      |                                 |           |         | Bits    |          |       |         |          |          |          |         |         |        |       |          |      |      |       |            |
|--------------------------|---------------------------------|-----------|---------|---------|----------|-------|---------|----------|----------|----------|---------|---------|--------|-------|----------|------|------|-------|------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15   | 30/14   | 29/13    | 28/12 | 27/11   | 26/10    | 25/9     | 24/8     | 23/7    | 22/6    | 21/5   | 20/4  | 19/3     | 18/2 | 17/1 | 16/0  | All Resets |
| 4000                     | CTMUCON                         | 31:16     | EDG1MOD | EDG1POL |          | EDG1S | EL<3:0> |          | EDG2STAT | EDG1STAT | EDG2MOD | EDG2POL |        | EDG2S | SEL<3:0> |      | _    | _     | 0000       |
| A200                     | CIMUCON                         | 15:0      | ON      | _       | CTMUSIDL | TGEN  | EDGEN   | EDGSEQEN | IDISSEN  | CTTRIG   |         |         | ITRIM• | <5:0> |          |      | IRNG | <1:0> | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information

PIC32MX1XX/2XX 28/36/44-PIN FAMILY

#### REGISTER 27-3: DEVCFG2: DEVICE CONFIGURATION WORD 2

| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | r-1                   | r-1               | r-1               | r-1               | r-1               | r-1               | r-1              | r-1              |
| 31:24        | _                     | -                 | _                 | _                 | _                 | _                 | -                |                  |
| 22.40        | r-1                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |
| 23:16        | _                     | _                 | _                 | _                 | _                 | FI                | PLLODIV<2:0      | )>               |
| 45.0         | R/P                   | r-1               | r-1               | r-1               | r-1               | R/P               | R/P              | R/P              |
| 15:8         | UPLLEN <sup>(1)</sup> | _                 | _                 | _                 | _                 | UF                | PLLIDIV<2:0>     | ,(1)             |
| 7.0          | r-1                   | R/P-1             | R/P               | R/P-1             | r-1               | R/P               | R/P              | R/P              |
| 7:0          | _                     | F                 | PLLMUL<2:0>       | •                 | _                 | F                 | PLLIDIV<2:0      | >                |

| Legend:           | r = Reserved bit | P = Programmable bit                    |
|-------------------|------------------|-----------------------------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unknown |

```
bit 31-19 Reserved: Write '1'
```

bit 18-16 FPLLODIV<2:0>: Default PLL Output Divisor bits

111 = PLL output divided by 256

110 = PLL output divided by 64

101 = PLL output divided by 32

100 = PLL output divided by 16

011 = PLL output divided by 8

010 = PLL output divided by 4

001 = PLL output divided by 2

000 = PLL output divided by 1

bit 15 **UPLLEN:** USB PLL Enable bit<sup>(1)</sup>

1 = Disable and bypass USB PLL

0 = Enable USB PLL

bit 14-11 Reserved: Write '1'

bit 10-8 **UPLLIDIV<2:0>:** USB PLL Input Divider bits<sup>(1)</sup>

111 = 12x divider

110 = 10x divider

101 = 6x divider

100 = 5x divider

011 = 4x divider

010 = 3x divider

010 = 3x divider

001 = 2x divider

000 = 1x divider

bit 7 Reserved: Write '1'

bit 6-4 FPLLMUL<2:0>: PLL Multiplier bits

111 = 24x multiplier

110 = 21x multiplier

101 = 20x multiplier

100 = 19x multiplier

011 = 18x multiplier

010 = 17x multiplier

001 = 16x multiplier

000 = 15x multiplier

bit 3 Reserved: Write '1'

Note 1: This bit is only available on PIC32MX2XX devices.

### REGISTER 27-6: DEVID: DEVICE AND REVISION ID REGISTER

| Bit<br>Range | Bit<br>31/23/15/7           | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3           | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-----------------------------|-------------------|---------------------|-------------------|-----------------------------|-------------------|------------------|------------------|--|--|
| 04.04        | R                           | R                 | R                   | R                 | R                           | R                 | R                | R                |  |  |
| 31:24        |                             | VER<              | 3:0> <sup>(1)</sup> |                   | DEVID<27:24> <sup>(1)</sup> |                   |                  |                  |  |  |
| 00:40        | R                           | R                 | R                   | R                 | R                           | R                 | R                | R                |  |  |
| 23:16        | DEVID<23:16> <sup>(1)</sup> |                   |                     |                   |                             |                   |                  |                  |  |  |
| 45.0         | R                           | R                 | R                   | R                 | R                           | R                 | R                | R                |  |  |
| 15:8         | DEVID<15:8> <sup>(1)</sup>  |                   |                     |                   |                             |                   |                  |                  |  |  |
| 7.0          | R                           | R                 | R                   | R                 | R                           | R                 | R                | R                |  |  |
| 7:0          |                             |                   | _                   | DEVID<            | <7:0> <sup>(1)</sup>        |                   |                  |                  |  |  |

| L | .ea | e | n | d | : |
|---|-----|---|---|---|---|
|   |     |   |   |   |   |

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-28 **VER<3:0>:** Revision Identifier bits<sup>(1)</sup> bit 27-0 **DEVID<27:0>:** Device ID bits<sup>(1)</sup>

Note 1: See the "PIC32 Flash Programming Specification" (DS60001145) for a list of Revision and Device ID values.

### 27.3 On-Chip Voltage Regulator

All PIC32MX1XX/2XX 28/36/44-pin Family devices' core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX1XX/2XX 28/36/44-pin Family family incorporate an on-chip regulator providing the required core logic voltage from VDD.

A low-ESR capacitor (such as tantalum) must be connected to the VCAP pin (see Figure 27-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in **Section 30.1** "**DC Characteristics**".

**Note:** It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin.

#### 27.3.1 ON-CHIP REGULATOR AND POR

It takes a fixed delay for the on-chip regulator to generate an output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode.

#### 27.3.2 ON-CHIP REGULATOR AND BOR

PIC32MX1XX/2XX 28/36/44-pin Family devices also have a simple brown-out capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in **Section 30.1** "DC Characteristics".

FIGURE 27-1: CONNECTIONS FOR THE ON-CHIP REGULATOR



- Note 1: These are typical operating voltages. Refer to Section 30.1 "DC Characteristics" for the full operating ranges of VDD.
  - 2: It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin.
  - **3:** The typical voltage on the VCAP pin is 1.8V.

### 27.4 Programming and Diagnostics

PIC32MX1XX/2XX 28/36/44-pin Family devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include:

- Simplified field programmability using two-wire In-Circuit Serial Programming™ (ICSP™) interfaces
- · Debugging using ICSP
- Programming and debugging capabilities using the EJTAG extension of JTAG
- JTAG boundary scan testing for device and board diagnostics

PIC32 devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer.

Figure 27-2 illustrates a block diagram of the programming, debugging, and trace ports.

FIGURE 27-2: BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE



TABLE 30-31: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED)

| AC CHA        | AC CHARACTERISTICS        |                                                    |           | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp |      |       |            |  |  |
|---------------|---------------------------|----------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--|--|
| Param.<br>No. | Symbol Characteristics(1) |                                                    | Min.      | Typical <sup>(2)</sup>                                                                                                                                                                                                                         | Max. | Units | Conditions |  |  |
| SP51          | TssH2DoZ                  | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 4) | 5         |                                                                                                                                                                                                                                                | 25   | ns    | _          |  |  |
| SP52          | TscH2ssH<br>TscL2ssH      | SSx ↑ after SCKx Edge                              | Тscк + 20 | _                                                                                                                                                                                                                                              | _    | ns    | _          |  |  |
| SP60          | TssL2DoV                  | SDOx Data Output Valid after SSx Edge              | _         | _                                                                                                                                                                                                                                              | 25   | ns    | _          |  |  |

- Note 1: These parameters are characterized, but not tested in manufacturing.
  - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - 3: The minimum clock period for SCKx is 50 ns.
  - 4: Assumes 50 pF load on all SPIx pins.

FIGURE 30-23: EJTAG TIMING CHARACTERISTICS



**TABLE 30-42: EJTAG TIMING REQUIREMENTS** 

| AC CHA        | RACTERISTI | cs                                               | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for Indus $-40^{\circ}\text{C} \leq \text{TA} \leq +105^{\circ}\text{C}$ for V-temperature $-40^{\circ}\text{C} \leq -105^{\circ}\text{C}$ |   |       |            |  |
|---------------|------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|------------|--|
| Param.<br>No. | Symbol     | Description <sup>(1)</sup>                       | Min. Max. Units                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | Units | Conditions |  |
| EJ1           | Ттсксүс    | TCK Cycle Time                                   | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _ | ns    | _          |  |
| EJ2           | TTCKHIGH   | TCK High Time                                    | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _ | ns    | _          |  |
| EJ3           | TTCKLOW    | TCK Low Time                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _ | ns    | _          |  |
| EJ4           | TTSETUP    | TAP Signals Setup Time Before Rising TCK         | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _ | ns    | _          |  |
| EJ5           | TTHOLD     | TAP Signals Hold Time After Rising TCK           | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _ | ns    | _          |  |
| EJ6           | TTDOOUT    | TDO Output Delay Time from Falling TCK           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5 | ns    | _          |  |
| EJ7           | TTDOZSTATE | TDO 3-State Delay Time from Falling TCK          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5 | ns    | _          |  |
| EJ8           | TTRSTLOW   | TRST Low Time                                    | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _ | ns    | _          |  |
| EJ9           | TRF        | TAP Signals Rise/Fall Time, All Input and Output | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _ | ns    | _          |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

#### 31.1 DC Characteristics

### TABLE 31-1: OPERATING MIPS VS. VOLTAGE

| Characteristic | VDD Range                 | Temp. Range    | Max. Frequency                     |  |  |
|----------------|---------------------------|----------------|------------------------------------|--|--|
| Characteristic | (in Volts) <sup>(1)</sup> | (in °C)        | PIC32MX1XX/2XX 28/36/44-pin Family |  |  |
| MDC5           | 2.3-3.6V                  | -40°C to +85°C | 50 MHz                             |  |  |

Note 1: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values.

### TABLE 31-2: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARA              | CTERISTICS                          | 3 | (unless other | erating Conditions: 2.3V to 3.6V rwise stated) apperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |  |  |
|-----------------------|-------------------------------------|---|---------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Parameter No.         | Typical <sup>(3)</sup> Max.         |   | Units         | Conditions                                                                                                      |  |  |  |  |  |
| Operating (           | Operating Current (IDD) (Note 1, 2) |   |               |                                                                                                                 |  |  |  |  |  |
| MDC24 25 37 mA 50 MHz |                                     |   |               |                                                                                                                 |  |  |  |  |  |

- **Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption.
  - 2: The test conditions for IDD measurements are as follows:
    - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
    - OSC2/CLKO is configured as an I/O input pin
    - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
    - CPU, Program Flash, and SRAM data memory are operational, SRAM data memory Wait states = 1
    - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
    - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
    - All I/O pins are configured as inputs and pulled to Vss
    - MCLR = VDD
    - CPU executing while(1) statement from Flash
  - 3: RTCC and JTAG are disabled
  - **4:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested.

| PIC3ZIVIX | PIC32WX1XX/2XX 28/36/44-PIN FAWILY |  |  |  |  |  |
|-----------|------------------------------------|--|--|--|--|--|
| NOTES:    |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |
|           |                                    |  |  |  |  |  |

### APPENDIX A: REVISION HISTORY

### Revision A (May 2011)

This is the initial released version of this document.

### **Revision B (October 2011)**

The following two global changes are included in this revision:

- All packaging references to VLAP have been changed to VTLA throughout the document
- · All references to VCORE have been removed
- All occurrences of the ASCL1, ASCL2, ASDA1, and ASDA2 pins have been removed
- V-temp temperature range (-40°C to +105°C) was added to all electrical specification tables

This revision includes the addition of the following devices:

- PIC32MX130F064B
- PIC32MX230F064B
- PIC32MX130F064C
- PIC32MX230F064C
- PIC32MX130F064D
- PIC32MX230F064D
- PIC32MX150F128B
- PIC32MX250F128B
- PIC32MX150F128C
- PIC32MX250F128C
- PIC32MX150F128D
- PIC32MX250F128D

Text and formatting changes were incorporated throughout the document.

All other major changes are referenced by their respective section in Table A-1.

#### TABLE A-1: MAJOR SECTION UPDATES

| Section                                                                 | Update Description                                                                                                                                                        |  |  |  |  |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| "32-bit Microcontrollers (up to 128 KB Flash and 32 KB SRAM) with Audio | Split the existing Features table into two: PIC32MX1XX General Purpose Family Features (Table 1) and PIC32MX2XX USB Family Features (Table 2).                            |  |  |  |  |
| and Graphics Interfaces, USB, and Advanced Analog"                      | Added the SPDIP package reference (see Table 1, Table 2, and "Pin Diagrams").                                                                                             |  |  |  |  |
|                                                                         | Added the new devices to the applicable pin diagrams.                                                                                                                     |  |  |  |  |
|                                                                         | Changed PGED2 to PGED1 on pin 35 of the 36-pin VTLA diagram for PIC32MX220F032C, PIC32MX220F016C, PIC32MX230F064C, and PIC32MX250F128C devices.                           |  |  |  |  |
| 1.0 "Device Overview"                                                   | Added the SPDIP package reference and updated the pin number for AN12 for 44-pin QFN devices in the Pinout I/O Descriptions (see Table 1-1).                              |  |  |  |  |
|                                                                         | Added the PGEC4/PGED4 pin pair and updated the C1INA-C1IND and C2INA-C2IND pin numbers for 28-pin SSOP/SPDIP/SOIC devices in the Pinout I/O Descriptions (see Table 1-1). |  |  |  |  |
| 2.0 "Guidelines for Getting Started with 32-bit Microcontrollers"       | Updated the Recommended Minimum Connection diagram (see Figure 2-1).                                                                                                      |  |  |  |  |