Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 13x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-VQFN Exposed Pad | | Supplier Device Package | 44-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx270f256dt-i-ml | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES | | | | | Rem | appab | le Pe | riphe | rals | | | | | | | (S) | | | | | |---------------------------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------| | Device | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | 1 <sup>2</sup> C | ЬМР | DMA Channels<br>(Programmable/Dedicated) | ОШТЭ | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages | | PIC32MX210F016B | 28 | 16+3 | 4 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Y | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX210F016C | 36 | 16+3 | 4 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 25 | Υ | VTLA<br>VTLA, | | PIC32MX210F016D | 44 | 16+3 | 4 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX220F032B | 28 | 32+3 | 8 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Y | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX220F032C | 36 | 32+3 | 8 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX220F032D | 44 | 32+3 | 8 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX230F064B | 28 | 64+3 | 16 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F064C | 36 | 64+3 | 16 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX230F064D | 44 | 64+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX250F128B | 28 | 128+3 | 32 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX250F128C | 36 | 128+3 | 32 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA<br>VTLA, | | PIC32MX250F128D | 44 | 128+3 | 32 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | TQFP,<br>QFN | | PIC32MX230F256B | 28 | 256+3 | 16 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 9 | Y | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F256D | 44 | 256+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Y | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256B | 28 | 256+3 | 64 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX270F256D | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256DB <sup>(4)</sup> | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | Note 1: This device features 3 KB of boot Flash memory. **<sup>2:</sup>** Four out of five timers are remappable. **<sup>3:</sup>** Four out of five external interrupts are remappable. **<sup>4:</sup>** This PIC32 device is targeted to specific audio software packages that are tracked for licensing royalty purposes. All peripherals and electrical characteristics are identical to their corresponding base part numbers. ### TABLE 6: PIN NAMES FOR 28-PIN USB DEVICES 28-PIN QFN (TOP VIEW)(1,2,3,4) PIC32MX210F016B PIC32MX220F032B PIC32MX230F064B PIC32MX230F256B PIC32MX250F128B PIC32MX270F256B 28 | Pin # | Full Pin Name | |-------|--------------------------------------------| | 1 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 2 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | 3 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 4 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 5 | Vss | | 6 | OSC1/CLKI/RPA2/RA2 | | 7 | OSC2/CLKO/RPA3/PMA0/RA3 | | 8 | SOSCI/RPB4/RB4 | | 9 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 10 | VDD | | 11 | TMS/RPB5/USBID/RB5 | | 12 | VBUS | | 13 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 14 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|--------------------------------------------------| | 15 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 16 | Vss | | 17 | VCAP | | 18 | PGED2/RPB10/D+/CTED11/RB10 | | 19 | PGEC2/RPB11/D-/RB11 | | 20 | Vusb3v3 | | 21 | AN11/RPB13/CTPLS/PMRD/RB13 | | 22 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 23 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 24 | AVss | | 25 | AVDD | | 26 | MCLR | | 27 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 28 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | 1 Note 1: - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: Shaded pins are 5V tolerant. #### TABLE 7: PIN NAMES FOR 36-PIN GENERAL PURPOSE DEVICES **36-PIN VTLA (TOP VIEW)**(1,2,3,5) PIC32MX110F016C PIC32MX120F032C PIC32MX130F064C PIC32MX150F128C 36 1 | | T | |-------|--------------------------------------| | Pin # | Full Pin Name | | 1 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 2 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 3 | PGED4 <sup>(4)</sup> /AN6/RPC0/RC0 | | 4 | PGEC4 <sup>(4)</sup> /AN7/RPC1/RC1 | | 5 | VDD | | 6 | Vss | | 7 | OSC1/CLKI/RPA2/RA2 | | 8 | OSC2/CLKO/RPA3/PMA0/RA3 | | 9 | SOSCI/RPB4/RB4 | | 10 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 11 | RPC3/RC3 | | 12 | Vss | | 13 | VDD | | 14 | VDD | | 15 | PGED3/RPB5/PMD7/RB5 | | 16 | PGEC3/RPB6/PMD6/RB6 | | 17 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 18 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|------------------------------------------------| | 19 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 20 | RPC9/CTED7/RC9 | | 21 | Vss | | 22 | VCAP | | 23 | VDD | | 24 | PGED2/RPB10/CTED11/PMD2/RB10 | | 25 | PGEC2/TMS/RPB11/PMD1/RB11 | | 26 | AN12/PMD0/RB12 | | 27 | AN11/RPB13/CTPLS/PMRD/RB13 | | 28 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 29 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 30 | AVss | | 31 | AVDD | | 32 | MCLR | | 33 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 34 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 35 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 36 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: This pin function is not available on PIC32MX110F016C and PIC32MX120F032C devices. - 5: Shaded pins are 5V tolerant. ### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This document contains device-specific information for PIC32MX1XX/2XX 28/36/44-pin Family devices. Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX1XX/2XX 28/36/44-pin Family of devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams. FIGURE 1-1: BLOCK DIAGRAM TABLE 1-1: PINOUT I/O DESCRIPTIONS | | | Pin Nu | mber <sup>(1)</sup> | | | | | |----------|---------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | AN0 | 27 | 2 | 33 | 19 | I | Analog | Analog input channels. | | AN1 | 28 | 3 | 34 | 20 | I | Analog | | | AN2 | 1 | 4 | 35 | 21 | I | Analog | | | AN3 | 2 | 5 | 36 | 22 | I | Analog | | | AN4 | 3 | 6 | 1 | 23 | I | Analog | | | AN5 | 4 | 7 | 2 | 24 | I | Analog | | | AN6 | _ | _ | 3 | 25 | I | Analog | | | AN7 | _ | _ | 4 | 26 | ı | Analog | | | AN8 | _ | _ | _ | 27 | ı | Analog | | | AN9 | 23 | 26 | 29 | 15 | ı | Analog | | | AN10 | 22 | 25 | 28 | 14 | ı | Analog | | | AN11 | 21 | 24 | 27 | 11 | ı | Analog | | | A N 14 O | 20(2) | 23 <sup>(2)</sup> | 26 <sup>(2)</sup> | 10 <sup>(2)</sup> | | A 1 | | | AN12 | 20(2) | 23(2) | 11 <sup>(3)</sup> | 36 <sup>(3)</sup> | | Analog | | | CLKI | 6 | 9 | 7 | 30 | I | ST/CMOS | External clock source input. Always associated with OSC1 pin function. | | CLKO | 7 | 10 | 8 | 31 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | OSC1 | 6 | 9 | 7 | 30 | I | ST/CMOS | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | OSC2 | 7 | 10 | 8 | 31 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. | | SOSCI | 8 | 11 | 9 | 33 | I | ST/CMOS | 32.768 kHz low-power oscillator crystal input; CMOS otherwise. | | SOSCO | 9 | 12 | 10 | 34 | 0 | _ | 32.768 kHz low-power oscillator crystal output. | | REFCLKI | PPS | PPS | PPS | PPS | ı | ST | Reference Input Clock | | REFCLKO | PPS | PPS | PPS | PPS | 0 | _ | Reference Output Clock | | IC1 | PPS | PPS | PPS | PPS | I | ST | Capture Inputs 1-5 | | IC2 | PPS | PPS | PPS | PPS | I | ST | | | IC3 | PPS | PPS | PPS | PPS | I | ST | | | IC4 | PPS | PPS | PPS | PPS | I | ST | | | IC5 | PPS | PPS | PPS | PPS | I | ST | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input P = Power TTL = TTL input buffer O = Output PPS = Peripheral Pin Select I = Input Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. — = N/A 2: Pin number for PIC32MX1XX devices only. 3: Pin number for PIC32MX2XX devices only. ### 3.0 CPU Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2.** "CPU" (DS60001113), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). Resources for the MIPS32<sup>®</sup> M4K<sup>®</sup> Processor Core are available at: www.imgtec.com. The MIPS32® M4K® Processor Core is the heart of the PIC32MX1XX/2XX family processor. The CPU fetches instructions, decodes each instruction, fetches source operands, executes each instruction and writes the results of instruction execution to the destinations. #### 3.1 Features - · 5-stage pipeline - · 32-bit address and data paths - MIPS32 Enhanced Architecture (Release 2) - Multiply-accumulate and multiply-subtract instructions - Targeted multiply instruction - Zero/One detect instructions - WAIT instruction - Conditional move instructions (MOVN, MOVZ) - Vectored interrupts - Programmable exception vector base - Atomic interrupt enable/disable - Bit field manipulation instructions - MIPS16e<sup>®</sup> code compression - 16-bit encoding of 32-bit instructions to improve code density - Special PC-relative instructions for efficient loading of addresses and constants - SAVE and RESTORE macro instructions for setting up and tearing down stack frames within subroutines - Improved support for handling 8 and 16-bit data types - Simple Fixed Mapping Translation (FMT) mechanism - · Simple dual bus interface - Independent 32-bit address and data buses - Transactions can be aborted to improve interrupt latency - · Autonomous multiply/divide unit - Maximum issue rate of one 32x16 multiply per clock - Maximum issue rate of one 32x32 multiply every other clock - Early-in iterative divide. Minimum 11 and maximum 33 clock latency (dividend (rs) sign extension-dependent) - Power control - Minimum frequency: 0 MHz - Low-Power mode (triggered by WAIT instruction) - Extensive use of local gated clocks - · EJTAG debug and instruction trace - Support for single stepping - Virtual instruction and data address/value - Breakpoints #### FIGURE 3-1: MIPS32® M4K® PROCESSOR CORE BLOCK DIAGRAM #### REGISTER 9-2: DMASTAT: DMA STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | - | - | _ | - | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | - | _ | _ | _ | _ | | 45.0 | U-0 | 15:8 | _ | _ | ı | ı | _ | ı | - | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | | 7:0 | _ | _ | | | RDWR | | OMACH<2:0> | • | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-4 **Unimplemented:** Read as '0' bit 3 **RDWR:** Read/Write Status bit 1 = Last DMA bus access was a read0 = Last DMA bus access was a write bit 2-0 DMACH<2:0>: DMA Channel bits These bits contain the value of the most recent active DMA channel. ### REGISTER 9-3: DMAADDR: DMA ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | R-0 | | | | | 31:24 | DMAADDR<31:24> | | | | | | | | | | | | | 22.40 | R-0 | | | | | 23:16 | DMAADDR<23:16> | | | | | | | | | | | | | 45.0 | R-0 | | | | | 15:8 | DMAADDR<15:8> | | | | | | | | | | | | | 7.0 | R-0 | | | | | 7:0 | | | | DMAADD | R<7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### bit 31-0 DMAADDR<31:0>: DMA Module Address bits These bits contain the address of the most recent DMA access. ### 12.0 TIMER1 Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 14.** "**Timers**" (DS60001105), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This family of PIC32 devices features one synchronous/asynchronous 16-bit timer that can operate as a free-running interval timer for various timing applications and counting external events. This timer can also be used with the Low-Power Secondary Oscillator (Sosc) for Real-Time Clock (RTC) applications. The following modes are supported: - · Synchronous Internal Timer - · Synchronous Internal Gated Timer - Synchronous External Timer - · Asynchronous External Timer ### 12.1 Additional Supported Features - · Selectable clock prescaler - · Timer operation during CPU Idle and Sleep mode - Fast bit manipulation using CLR, SET and INV registers - Asynchronous mode can be used with the Sosc to function as a Real-Time Clock (RTC) Figure 12-1 illustrates a general block diagram of Timer1. FIGURE 12-1: TIMER1 BLOCK DIAGRAM **Note:** The default state of the SOSCEN (OSCCON<1>) bit during a device Reset is controlled by the FSOSCEN bit in Configuration Word, DEVCFG1. #### TXCON: TYPE B TIMER CONTROL REGISTER REGISTER 13-1: | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|----------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------| | 21.24 | U-0 | 31:24 | _ | _ | - | - | _ | - | _ | _ | | 22:16 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1,3)</sup> | _ | SIDL <sup>(4)</sup> | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | | 7:0 | TGATE <sup>(3)</sup> | Т | CKPS<2:0>(3 | 3) | T32 <sup>(2)</sup> | _ | TCS <sup>(3)</sup> | _ | Legend: W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' '1' = Bit is set n = Value at POR '0' = Bit is cleared x = Bit is unknown bit 31-16 **Unimplemented:** Read as '0' bit 15 ON: Timer On bit(1,3) > 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 **SIDL:** Stop in Idle Mode bit<sup>(4)</sup> 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup> When TCS = 1: This bit is ignored and is read as '0'. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled TCKPS<2:0>: Timer Input Clock Prescale Select bits(3) bit 6-4 111 = 1:256 prescale value 110 = 1:64 prescale value 101 = 1:32 prescale value 100 = 1:16 prescale value 011 = 1:8 prescale value 010 = 1:4 prescale value 001 = 1:2 prescale value 000 = 1:1 prescale value - Note 1: When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - 3: While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3, and Timer5). All timer functions are set through the even numbered timers. - While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. ### REGISTER 17-3: SPIXSTAT: SPI STATUS REGISTER bit 3 SPITBE: SPI Transmit Buffer Empty Status bit 1 = Transmit buffer, SPIxTXB is empty 0 = Transmit buffer, SPIxTXB is not empty Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR. Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB. bit 2 Unimplemented: Read as '0' bit 1 SPITBF: SPI Transmit Buffer Full Status bit 1 = Transmit not yet started, SPITXB is full 0 = Transmit buffer is not full #### Standard Buffer Mode: Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB. Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR. #### Enhanced Buffer Mode: Set when CWPTR + 1 = SRPTR; cleared otherwise bit 0 SPIRBF: SPI Receive Buffer Full Status bit 1 = Receive buffer, SPIxRXB is full 0 = Receive buffer, SPIxRXB is not full #### Standard Buffer Mode: Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB. #### Enhanced Buffer Mode: Set when SWPTR + 1 = CRPTR; cleared otherwise # REGISTER 18-2: I2CxSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED) - bit 4 **P:** Stop bit - 1 = Indicates that a Stop bit has been detected last - 0 = Stop bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 3 S: Start bit - 1 = Indicates that a Start (or Repeated Start) bit has been detected last - 0 = Start bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 2 $R_W$ : Read/Write Information bit (when operating as $I^2C$ slave) - 1 = Read indicates data transfer is output from slave - 0 = Write indicates data transfer is input to slave Hardware set or clear after reception of I<sup>2</sup>C device address byte. - bit 1 RBF: Receive Buffer Full Status bit - 1 = Receive complete, I2CxRCV is full - 0 = Receive not complete, I2CxRCV is empty Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV. - bit 0 TBF: Transmit Buffer Full Status bit - 1 = Transmit in progress, I2CxTRN is full - 0 = Transmit complete, I2CxTRN is empty Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission. Figure 19-2 and Figure 19-3 illustrate typical receive and transmit timing for the UART module. FIGURE 19-2: UART RECEPTION FIGURE 19-3: TRANSMISSION (8-BIT OR 9-BIT DATA) #### REGISTER 21-1: RTCCON: RTC CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|---------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------------|------------------|--|--|--|--| | 04:04 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | | | | | 31:24 | _ | _ | _ | _ | _ | _ | CAL<9:8> | | | | | | | 22.40 | R/W-0 | | | | | 23:16 | CAL<7:0> | | | | | | | | | | | | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | | | | | 15:8 | ON <sup>(1,2)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | | | | | 7.0 | R/W-0 | R-0 | U-0 | U-0 | R/W-0 | R-0 | R-0 | R/W-0 | | | | | | 7:0 | RTSECSEL(3) | RTCCLKON | _ | _ | RTCWREN <sup>(4)</sup> | RTCSYNC | HALFSEC <sup>(5)</sup> | RTCOE | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-26 Unimplemented: Read as '0' bit 25-16 CAL<9:0>: RTC Drift Calibration bits, which contain a signed 10-bit integer value 0111111111 = Maximum positive adjustment, adds 511 RTC clock pulses every one minute • 000000001 = Minimum positive adjustment, adds 1 RTC clock pulse every one minute 0000000000 = No adjustment 1111111111 = Minimum negative adjustment, subtracts 1 RTC clock pulse every one minute • 1000000000 = Maximum negative adjustment, subtracts 512 clock pulses every one minute bit 15 **ON:** RTCC On bit<sup>(1,2)</sup> 1 = RTCC module is enabled 0 = RTCC module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Disables the PBCLK to the RTCC when the device enters Idle mode 0 = Continue normal operation when the device enters Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 RTSECSEL: RTCC Seconds Clock Output Select bit (3) 1 = RTCC Seconds Clock is selected for the RTCC pin 0 = RTCC Alarm Pulse is selected for the RTCC pin bit 6 RTCCLKON: RTCC Clock Enable Status bit 1 = RTCC Clock is actively running 0 = RTCC Clock is not running **Note 1:** The ON bit is only writable when RTCWREN = 1. - 2: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 3: Requires RTCOE = 1 (RTCCON<0>) for the output to be active. - **4:** The RTCWREN bit can be set only when the write sequence is enabled. - 5: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>). **Note:** This register is reset only on a Power-on Reset (POR). #### REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------------|----------------------|--------------------|-------------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 31:24 | U-0 | | | | | _ | _ | _ | _ | 1 | _ | _ | _ | | | | | 23:16 | U-0 | | | | 23.10 | _ | _ | _ | _ | | _ | _ | _ | | | | | 15:8 | R/W-0 | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 15.6 | ALRMEN <sup>(1,2)</sup> | CHIME <sup>(2)</sup> | PIV <sup>(2)</sup> | ALRMSYNC <sup>(3)</sup> | AMASK<3:0>(2) | | | | | | | | 7:0 | R/W-0 | | | | 7:0 | | | | ARPT<7:0 | >(2) | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ALRMEN: Alarm Enable bit (1,2) 1 = Alarm is enabled 0 = Alarm is disabled bit 14 **CHIME**: Chime Enable bit<sup>(2)</sup> 1 = Chime is enabled - ARPT<7:0> is allowed to rollover from 0x00 to 0xFF 0 = Chime is disabled - ARPT<7:0> stops once it reaches 0x00 bit 13 **PIV:** Alarm Pulse Initial Value bit<sup>(2)</sup> When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse. bit 12 **ALRMSYNC:** Alarm Sync bit<sup>(3)</sup> 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover bit 11-8 AMASK<3:0>: Alarm Mask Configuration bits(2) 0000 = Every half-second 0001 = Every second 0010 = Every 10 seconds 0011 = Every minute 0100 = Every 10 minutes 0101 = Every hour 0110 = Once a day 0111 = Once a week 1000 = Once a month 1001 = Once a year (except when configured for February 29, once every four years) 1010 = Reserved; do not use 1011 = Reserved; do not use 11xx = Reserved; do not use Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIMF = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. - 3: This assumes a CPU read will execute in less than 32 PBCLKs. **Note:** This register is reset only on a Power-on Reset (POR). #### REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 **CLRASAM:** Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 **ASAM:** ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set. - 0 = Sampling begins when SAMP bit is set - bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC sample and hold amplifier is sampling - 0 = The ADC sample/hold amplifier is holding - When ASAM = 0, writing '1' to this bit starts sampling. When SSRC = 000, writing '0' to this bit will end sampling and start conversion. - bit 0 **DONE**: Analog-to-Digital Conversion Status bit<sup>(3)</sup> - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started Clearing this bit will not affect any operation in progress. - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion. - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. ## 27.2 Configuration Registers ## TABLE 27-1: DEVCFG: DEVICE CONFIGURATION WORD SUMMARY | Virtual Address<br>(BFC0_#) | Register<br>Name | 4) | | | | | | | | Bits | | | | | | | | | (0 | |-----------------------------|------------------|-----------|-----------------------|----------|---------|----------|-------|-------------------------------|-----------|---------------------|--------|--------|------------|------------|--------|------------|------------------------|--------|-----------| | | | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Reset | | ODEO | DEVCFG3 | 31:16 | FVBUSONIO | FUSBIDIO | IOL1WAY | PMDL1WAY | _ | _ | | - | _ | _ | _ | | 1 | _ | _ | _ | xxxx | | UDFU | | 15:0 | USERID<15:0> xxxx | | | | | | | | | | | | xxxx | | | | | | ODEA | DEVCFG2 | 31:16 | 1:16 — — — — — | | | | _ | - - - - - - FPLLC | | | | | | LODIV<2:0> | | xxxx | | | | | UDF4 | | 15:0 | UPLLEN <sup>(1)</sup> | _ | _ | _ | _ | UPL | LIDIV<2:0 | <sub>&gt;</sub> (1) | _ | FF | PLLMUL<2:0 | 0> | _ | FF | PLLIDIV<2:0 | > | xxxx | | ODE0 | DEVCFG1 | 31:16 | _ | _ | _ | _ | _ | _ | FWDTWII | NSZ<1:0> | FWDTEN | WINDIS | _ | | \ | WDTPS<4:0 | > | | xxxx | | UBF8 | | 15:0 | FCKSM | <1:0> | FPBD | IV<1:0> | _ | OSCIOFNC | POSCM | OD<1:0> | IESO | - | FSOSCEN | 1 | I | FNOSC<2:0> | | | xxxx | | 0BFC | DEVCFG0 | 31:16 | _ | _ | _ | CP | _ | _ | - | BWP | _ | _ | _ | | 1 | F | WP<8:6> <sup>(2)</sup> | | xxxx | | | | 15:0 | | | PWP< | 5:0> | • | | _ | _ | _ | _ | _ | ICESE | L<1:0> | JTAGEN | DEBUG | G<1:0> | xxxx | PIC32MX1XX/2XX 28/36/44-PIN FAMILY Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. ote 1: This bit is only available on PIC32MX2XX devices. 2: PWP<8:7> are only available on devices with 256 KB of Flash. ## TABLE 27-2: DEVICE ID, REVISION, AND CONFIGURATION SUMMARY | ess | Register<br>Name | Bit Range | Bits | | | | | | | | | | | | | | (1) | | | |-----------------------------|------------------|-----------|-----------------|-------|--------|---------|--------------|-------|------|-------|-------------|------|------|------|---------------------|------|---------------------|-------|------------| | Virtual Address<br>(BF80_#) | | | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | F220 | DEVID | 31:16 | | VER | <3:0> | | DEVID<27:16> | | | | | | | | | | xxxx <sup>(1)</sup> | | | | F220 | DEVID | 15:0 | DEVID<15:0> xxx | | | | | | | | | | | | xxxx <sup>(1)</sup> | | | | | | F000 | CFGCON | 31:16 | 1 | _ | _ | _ | _ | _ | - | _ | 1 | _ | 1 | _ | _ | _ | _ | _ | 0000 | | | CFGCON | 15:0 | 1 | _ | IOLOCK | PMDLOCK | | _ | _ | _ | 1 | _ | 1 | | JTAGEN | _ | _ | TDOEN | 000B | | F220 | SYSKEY(3) | 31:16 | 6 SYSKEY<31:0> | | | | | | | | | | | 0000 | | | | | | | F230 | STOKETO | 15:0 | | | | | | | | STORE | 1 \ 0 1.0 > | | | | | | | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: Reset values are dependent on the device variant. ## 27.3 On-Chip Voltage Regulator All PIC32MX1XX/2XX 28/36/44-pin Family devices' core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX1XX/2XX 28/36/44-pin Family family incorporate an on-chip regulator providing the required core logic voltage from VDD. A low-ESR capacitor (such as tantalum) must be connected to the VCAP pin (see Figure 27-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in **Section 30.1** "**DC Characteristics**". **Note:** It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. #### 27.3.1 ON-CHIP REGULATOR AND POR It takes a fixed delay for the on-chip regulator to generate an output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode. #### 27.3.2 ON-CHIP REGULATOR AND BOR PIC32MX1XX/2XX 28/36/44-pin Family devices also have a simple brown-out capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in **Section 30.1** "DC Characteristics". # FIGURE 27-1: CONNECTIONS FOR THE ON-CHIP REGULATOR - Note 1: These are typical operating voltages. Refer to Section 30.1 "DC Characteristics" for the full operating ranges of VDD. - 2: It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. - **3:** The typical voltage on the VCAP pin is 1.8V. ## 27.4 Programming and Diagnostics PIC32MX1XX/2XX 28/36/44-pin Family devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include: - Simplified field programmability using two-wire In-Circuit Serial Programming™ (ICSP™) interfaces - · Debugging using ICSP - Programming and debugging capabilities using the EJTAG extension of JTAG - JTAG boundary scan testing for device and board diagnostics PIC32 devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer. Figure 27-2 illustrates a block diagram of the programming, debugging, and trace ports. FIGURE 27-2: BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE DEBUGGING AND TRACE PORTS ### **TABLE 30-13: COMPARATOR SPECIFICATIONS** | DC CHA | \RACTERI: | STICS | Standard Operating Conditions (see Note 4): 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \text{ for V-temp}$ | | | | | | | | |---------------|-----------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------------------------------------------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Comments | | | | | D300 | VIOFF | Input Offset Voltage | _ | ±7.5 | ±25 | mV | AVDD = VDD,<br>AVSS = VSS | | | | | D301 | VICM | Input Common Mode Voltage | 0 | _ | VDD | V | AVDD = VDD,<br>AVSS = VSS<br>(Note 2) | | | | | D302 | CMRR | Common Mode Rejection Ratio | 55 | _ | _ | dB | Max Vicm = (VDD - 1)V (Note 2) | | | | | D303A | TRESP | Large Signal Response Time | _ | 150 | 400 | ns | AVDD = VDD, AVSS = VSS<br>(Note 1,2) | | | | | D303B | TSRESP | Small Signal Response Time | _ | 1 | _ | μS | This is defined as an input step of 50 mV with 15 mV of overdrive (Note 2) | | | | | D304 | ON2ov | Comparator Enabled to Output<br>Valid | _ | _ | 10 | μS | Comparator module is configured before setting the comparator ON bit (Note 2) | | | | | D305 | IVREF | Internal Voltage Reference | 1.14 | 1.2 | 1.26 | V | _ | | | | | D312 | TSET | Internal Comparator Voltage DRC Reference Setting time | _ | _ | 10 | μs | (Note 3) | | | | - Note 1: Response time measured with one comparator input at (VDD 1.5)/2, while the other input transitions from Vss to VDD. - **2:** These parameters are characterized but not tested. - 3: Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing. - **4:** The Comparator module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. # **Revision E (October 2012)** All singular pin diagram occurrences of CVREF were changed to: CVREFOUT. In addition, minor text and formatting changes were incorporated throughout the document. All major changes are referenced by their respective section in Table A-4. TABLE A-4: MAJOR SECTION UPDATES | Section | Lindato Decariation | |----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Update Description | | "32-bit Microcontrollers (up to<br>128 KB Flash and 32 KB SRAM)<br>with Audio and Graphics<br>Interfaces, USB, and Advanced<br>Analog" | <ul> <li>Updated the following feature sections:</li> <li>"Operating Conditions"</li> <li>"Communication Interfaces"</li> </ul> | | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Removed Section 2.8 "Configuration of Analog and Digital Pins During ICSP Operations". | | 3.0 "CPU" | Removed references to GPR shadow registers in <b>3.1 "Features"</b> and <b>3.2.1 "Execution Unit"</b> . | | 4.0 "Memory Organization" | Updated the BRG bit range in the SPI1 and SPI2 Register Map (see Table 4-8). Added the PWP<6> bit to the Device Configuration Word Summary (see Table 4-17). | | 5.0 "Flash Program Memory" | Added a note with Flash page size and row size information. | | 7.0 "Interrupt Controller" | Updated the TPC<2:0> bit definitions (see Register 7-1). Updated the IPTMR<31:0> bit definition (see Register 7-3). | | 8.0 "Oscillator Configuration" | Updated the PIC32MX1XX/2XX Family Clock Diagram (see Figure 8-1). Updated the RODIV<14:0> bit definitions (see Register 8-3). | | 10.0 "USB On-The-Go (OTG)" | Updated the Notes in the USB Interface Diagram (see Figure 10-1). | | 18.0 "Universal Asynchronous Receiver Transmitter (UART)" | Updated the baud rate range in the list of primary features. | | 26.0 "Special Features" | Added the PWP<6> bit to the Device Configuration Word 0 (see Register 26-1). | | 29.0 "Electrical Characteristics" | Added Note 1 to Operating MIPS vs. Voltage (see Table 29-1). | | | Added Note 2 to DC Temperature and Voltage Specifications (see Table 29-4). | | | Updated the Conditions for parameter DC25 in DC Characteristics: Operating Current (IDD) (see Table 29-5). | | | Added Note 2 to Electrical Characteristics: BOR (see Table 29-10). | | | Added Note 4 to Comparator Specifications (see Table 29-12). | | | Added Note 5 to ADC Module Specifications (see Table 29-32). | | | Updated the 10-bit Conversion Rate Parameters and added Note 3 (see Table 29-33). | | | Added Note 4 to the Analog-to-Digital Conversion Timing Requirements (see Table 29-34). | | | Added Note 3 to CTMU Current Source Specifications (see Table 29-39). | | 30.0 "50 MHz Electrical Characteristics" | New chapter with electrical characteristics for 50 MHz devices. | | 31.0 "Packaging Information" | The 36-pin and 44-pin VTLA packages have been updated. | ## **INDEX** | Numerics | | Core Exception Types | | |-------------------------------------------------|--------|-------------------------------------------|----------------| | 50 MHz Electrical Characteristics | 301 | EJTAG Debug Support | | | • | | Power Management | | | A | | CPU Module | , | | AC Characteristics | 269 | Customer Change Notification Service | | | 10-Bit Conversion Rate Parameters | 291 | Customer Notification Service | | | ADC Specifications | | Customer Support | 34 | | Analog-to-Digital Conversion Requirements | 292 | D | | | EJTAG Timing Requirements | | DC and AC Characteristics | | | Internal FRC Accuracy | | Graphs and Tables | 20. | | Internal RC Accuracy | 271 | DC Characteristics | | | OTG Electrical Specifications | 298 | I/O Pin Input Specifications | | | Parallel Master Port Read Requirements | 297 | | | | Parallel Master Port Write | 298 | I/O Pin Output Specifications | | | Parallel Master Port Write Requirements | 298 | Idle Current (IDLE) | | | Parallel Slave Port Requirements | 296 | Power-Down Current (IPD) | | | PLL Clock Timing | 271 | Program Memory | | | Analog-to-Digital Converter (ADC) | 209 | Temperature and Voltage Specifications | | | Assembler | | DC Characteristics (50 MHz) | | | MPASM Assembler | 254 | Idle Current (IDLE) | | | _ | | Power-Down Current (IPD) | | | В | | Development Support | | | Block Diagrams | | Direct Memory Access (DMA) Controller | 83 | | ADC Module | 209 | E | | | Comparator I/O Operating Modes | 219 | _ | | | Comparator Voltage Reference | | Electrical Characteristics | | | Connections for On-Chip Voltage Regulator | | AC | | | Core and Peripheral Modules | | Errata | 16 | | CPU | | External Clock | | | CTMU Configurations | | Timer1 Timing Requirements | | | Time Measurement | 227 | Timer2, 3, 4, 5 Timing Requirements | | | DMA | | Timing Requirements | 270 | | I2C Circuit | | External Clock (50 MHz) | | | Input Capture | | Timing Requirements | 304 | | Interrupt Controller | | F | | | JTAG Programming, Debugging and Trace Ports | | | | | Output Compare Module | | Flash Program Memory | | | PMP Pinout and Connections to External Devices. | | RTSP Operation | 53 | | Reset System | | 1 | | | RTCC | | ' | | | SPI Module | | I/O Ports | | | Timer1 | | Parallel I/O (PIO) | | | Timer2/3/4/5 (16-Bit) | | Write/Read Timing | | | Typical Multiplexed Port Structure | | Input Change Notification | | | UART | | Instruction Set | | | | | Inter-Integrated Circuit (I2C | 173 | | WDT and Power-up Timer | 133 | Internal Voltage Reference Specifications | | | Brown-out Reset (BOR) | 250 | Internet Address | | | and On-Chip Voltage Regulator | 250 | Interrupt Controller | 63 | | C | | IRG, Vector and Bit Location | 64 | | C Compilers | | М | | | MPLAB C18 | 254 | | | | Charge Time Measurement Unit. See CTMU. | | Memory Maps | | | Clock Diagram | 74 | PIC32MX110/210 Devices | 0.4 | | Comparator | | (4 KB RAM, 16 KB Flash) | 38 | | Specifications | 7. 268 | PIC32MX120/220 Devices | | | Comparator Module | | (8 KB RAM, 32 KB Flash) | 39 | | Comparator Voltage Reference (CVref | | PIC32MX130/230 | | | Configuration Bit | | (16 KB RAM, 256 KB Flash) | 43 | | Configuring Analog Port Pins | | PIC32MX130/230 Devices | | | CPU | 120 | (16 KB RAM, 64 KB Flash) | 40 | | Architecture Overview | 3/1 | PIC32MX150/250 Devices | | | Coprocessor 0 Registers | | (32 KB RAM, 128 KB Flash) | 4 <sup>-</sup> | | Outrocessor o Negisters | 55 | PIC32MX170/270 | |