

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                             |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 38                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                               |
| Data Converters            | A/D 14x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 48-QFN (7x7)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd21g15b-mft |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                       | SAM D21J                               | SAM D21G                   | SAM D21E |  |  |  |  |
|-----------------------|----------------------------------------|----------------------------|----------|--|--|--|--|
| Packages              | QFN                                    | QFN                        | QFN      |  |  |  |  |
|                       | TQFP                                   | TQFP                       | TQFP     |  |  |  |  |
|                       | UFBGA                                  | WLCSP                      | WLCSP    |  |  |  |  |
| Oscillators           | 32.768kHz crystal oscillator           | (XOSC32K)                  | ·        |  |  |  |  |
|                       |                                        |                            |          |  |  |  |  |
|                       | 32.768kHz internal oscillator (OSC32K) |                            |          |  |  |  |  |
|                       | 32KHz ultra-low-power inter            | nal oscillator (OSCULP32K) |          |  |  |  |  |
|                       | 8MHz high-accuracy interna             | l oscillator (OSC8M)       |          |  |  |  |  |
|                       | 48MHz Digital Frequency Lo             | ocked Loop (DFLL48M)       |          |  |  |  |  |
|                       | 96MHz Fractional Digital Ph            | ased Locked Loop (FDPLL96  | 6M)      |  |  |  |  |
| Event System channels | 12                                     | 12                         | 12       |  |  |  |  |
| SW Debug Interface    | Yes                                    | Yes                        | Yes      |  |  |  |  |
| Watchdog Timer (WDT)  | Yes                                    | Yes                        | Yes      |  |  |  |  |

| Periph. | Base       | IRQ  | AHB C | lock     | APB C | lock     | Generic Clock      | PAC   |          | Events                |                            | DMA                     |         |
|---------|------------|------|-------|----------|-------|----------|--------------------|-------|----------|-----------------------|----------------------------|-------------------------|---------|
| Name    | Address    | Line | Index | Enabled  | Index | Enabled  | Index              | Index | Prot.    | User                  | Generator                  | Index                   | Sleep   |
|         |            |      |       | at Reset |       | at Reset |                    |       | at Reset |                       |                            |                         | Walking |
| TC5     | 0x42003400 | 20   |       |          | 13    | N        | 28                 | 13    | N        | 20: EV                | 57: OVF<br>58-59: MC0-1    | 30: OVF<br>31-32: MC0-1 | Y       |
| TC6     | 0x42003800 | 21   |       |          | 14    | N        | 29                 | 14    | N        | 21: EV                | 60: OVF<br>61-62: MC0-1    | 33: OVF<br>34-35: MC0-1 | Y       |
| TC7     | 0x42003C00 | 22   |       |          | 15    | N        | 29                 | 15    | N        | 22: EV                | 63: OVF<br>64-65: MC0-1    | 36: OVF<br>37-38: MC0-1 | Y       |
| ADC     | 0x42004000 | 23   |       |          | 16    | Y        | 30                 | 16    | N        | 23: START<br>24: SYNC | 66: RESRDY<br>67: WINMON   | 39: RESRDY              | Y       |
| AC      | 0x42004400 | 24   |       |          | 17    | N        | 31: DIG<br>32: ANA | 17    | N        | 25-26: SOC0-1         | 68-69: COMP0-1<br>70: WIN0 |                         | Y       |
| DAC     | 0x42004800 | 25   |       |          | 18    | N        | 33                 | 18    | N        | 27: START             | 71: EMPTY                  | 40: EMPTY               | Y       |
| PTC     | 0x42004C00 | 26   |       |          | 19    | N        | 34                 | 19    | N        | 28: STCONV            | 72: EOC<br>73: WCOMP       |                         |         |
| 128     | 0x42005000 | 27   |       |          | 20    | N        | 35-36              | 20    | N        |                       |                            | 41:42: RX<br>43:44: TX  | Y       |

| Bit    | 31          | 30     | 29       | 28 | 27            | 26      | 25 | 24 |  |
|--------|-------------|--------|----------|----|---------------|---------|----|----|--|
|        |             | PROCES | SOR[3:0] |    | FAMILY[4:1]   |         |    |    |  |
| Access | R           | R      | R        | R  | R             | R       | R  | R  |  |
| Reset  | 0           | 0      | 0        | 0  | 0             | 0       | 0  | 0  |  |
|        |             |        |          |    |               |         |    |    |  |
| Bit    | 23          | 22     | 21       | 20 | 19            | 18      | 17 | 16 |  |
|        | FAMILY[0:0] |        |          |    | SERIE         | ES[5:0] |    |    |  |
| Access | R           |        | R        | R  | R             | R       | R  | R  |  |
| Reset  | 0           |        | 0        | 0  | 0             | 0       | 0  | 0  |  |
|        |             |        |          |    |               |         |    |    |  |
| Bit    | 15          | 14     | 13       | 12 | 11            | 10      | 9  | 8  |  |
|        |             | DIE    | [3:0]    |    | REVISION[3:0] |         |    |    |  |
| Access | R           | R      | R        | R  | R             | R       | R  | R  |  |
| Reset  | 0           | 0      | 0        | 0  | 0             | 0       | 0  | 0  |  |
|        |             |        |          |    |               |         |    |    |  |
| Bit    | 7           | 6      | 5        | 4  | 3             | 2       | 1  | 0  |  |
|        | DEVSEL[7:0] |        |          |    |               |         |    |    |  |
| Access | R           | R      | R        | R  | R             | R       | R  | R  |  |
| Reset  | x           | х      | х        | х  | х             | х       | х  | х  |  |

#### Bits 31:28 – PROCESSOR[3:0]: Processor

The value of this field defines the processor used on the device.

# Bits 27:23 – FAMILY[4:0]: Product Family

The value of this field corresponds to the Product Family part of the ordering code.

### Bits 21:16 – SERIES[5:0]: Product Series

The value of this field corresponds to the Product Series part of the ordering code.

# Bits 15:12 – DIE[3:0]: Die Number

Identifies the die family.

#### Bits 11:8 - REVISION[3:0]: Revision Number

Identifies the die revision number. 0x0=rev.A, 0x1=rev.B etc.

**Note:** The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die.

# Bits 7:0 – DEVSEL[7:0]: Device Selection

This bit field identifies a device within a product family and product series. Refer to the Ordering Information for device configurations and corresponding values for Flash memory density, pin count and device variant.

# 13.13.10 CoreSight ROM Table Entry 0

Name:ENTRY0Offset:0x1000Reset:0xXXXXX00XProperty:PAC Write-Protection

# 18.3 Block Diagram

Figure 18-1. WDT Block Diagram



# 18.4 Signal Description

Not applicable.

# 18.5 Product Dependencies

In order to use this peripheral, other parts of the system must be configured correctly, as described below.

# 18.5.1 I/O Lines

Not applicable.

# 18.5.2 Power Management

The WDT can continue to operate in any sleep mode where the selected source clock is running. The WDT interrupts can be used to wake up the device from sleep modes. The events can trigger other operations in the system without exiting sleep modes.

# **Related Links**

PM - Power Manager

# 18.5.3 Clocks

The WDT bus clock (CLK\_WDT\_APB) is enabled by default, and can be enabled and disabled in the Power Manager. Refer to *PM* – *Power Manager* for details.

A generic clock (GCLK\_WDT) is required to clock the WDT. This clock must be configured and enabled in the Generic Clock Controller before using the WDT. Refer to *GCLK – Generic Clock Controller* for details. This generic clock is asynchronous to the user interface clock (CLK\_WDT\_APB). Due to this asynchronicity, accessing certain registers will require synchronization between the clock domains. Refer to *Synchronization* for further details.

GCLK\_WDT is intended to be sourced from the clock of the internal ultra-low-power (ULP) oscillator. Due to the ultralow- power design, the oscillator is not very accurate, and so the exact time-out period may vary from device to device. This variation must be kept in mind when designing software that uses the

#### Figure 18-2. Normal-Mode Operation



#### 18.6.2.5 Window Mode

In Window mode operation, the WDT uses two different time specifications: the WDT can only be cleared by writing 0xA5 to the CLEAR register *after* the closed window time-out period ( $TO_{WDTW}$ ), during the subsequent Normal time-out period ( $TO_{WDTW}$ ). If the WDT is cleared before the time window opens (before  $TO_{WDTW}$  is over), the WDT will issue a system reset. Both parameters  $TO_{WDTW}$  and  $TO_{WDT}$  are periods in a range from 8ms to 16s, so the total duration of the WDT time-out period is the sum of the two parameters. The closed window period is defined by the Window Period bits in the Configuration register (CONFIG.WINDOW), and the open window period is defined by the Period bits in the Configuration register (CONFIG.PER).

By default, the Early Warning interrupt is disabled. If it is desired, the Early Warning Interrupt Enable bit in the Interrupt Enable register (INTENSET.EW) must be written to '1'. The Early Warning Interrupt is disabled again by writing a '1' to the Early Warning Interrupt bit in the Interrupt Enable Clear (INTENCLR.EW) register. If the Early Warning interrupt is enabled in Window mode, the interrupt is generated at the start of the open window period, i.e. after TO<sub>WDTW</sub>. The Window mode operation is illustrated in figure Window-Mode Operation.

#### Figure 18-3. Window-Mode Operation



# 18.6.3 Additional Features

#### 18.6.3.1 Always-On Mode

The Always-On mode is enabled by setting the Always-On bit in the Control register (CTRLA.ALWAYSON=1). When the Always-On mode is enabled, the WDT runs continuously, regardless of the state of CTRL.ENABLE. Once written, the Always-On bit can only be cleared by a power-on reset. The Configuration (CONFIG) and Early Warning Control (EWCTRL) registers are read-only registers while the CTRL.ALWAYSON bit is set. Thus, the time period configuration bits (CONFIG.PER, CONFIG.WINDOW, EWCTRL.EWOFFSET) of the WDT cannot be changed.

Enabling or disabling Window mode operation by writing the Window Enable bit (CTRLA.WEN) is allowed while in Always-On mode, but note that CONFIG.PER cannot be changed.

© 2017 Microchip Technology Inc.

| Offset | Name     | Bit<br>Pos. |             |                     |          |        |          |  |  |
|--------|----------|-------------|-------------|---------------------|----------|--------|----------|--|--|
| 0x18   |          | 7:0         | MINUTE[1:0] | SECOND[5:0]         |          |        |          |  |  |
| 0x19   |          | 15:8        | HOU         | UR[3:0] MINUTE[5:2] |          |        |          |  |  |
| 0x1A   | ALARIVIO | 23:16       | MONTH[1:0]  |                     | DAY[4:0] |        |          |  |  |
| 0x1B   |          | 31:24       |             | YEAR[5:0]           | MONT     | H[3:2] |          |  |  |
| 0x1C   | MASK     | 7:0         |             |                     |          |        | SEL[2:0] |  |  |

# **19.8 Register Description**

Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly.

Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-Protection" property in each individual register description.

Some registers require synchronization when read and/or written. Synchronization is denoted by the "Read-Synchronized" and/or "Write-Synchronized" property in each individual register description.

Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description.

# 19.8.1 Control - MODE0

Name:CTRLOffset:0x00Reset:0x0000Property:Enable-Protected, Write-Protected, Write-Synchronized

| Bit    | 15       | 14 | 13 | 12 | 11        | 10     | 9        | 8     |
|--------|----------|----|----|----|-----------|--------|----------|-------|
|        |          |    |    |    |           | PRESCA | LER[3:0] |       |
| Access |          |    |    |    | R/W       | R/W    | R/W      | R/W   |
| Reset  |          |    |    |    | 0         | 0      | 0        | 0     |
|        |          |    |    |    |           |        |          |       |
| Bit    | 7        | 6  | 5  | 4  | 3         | 2      | 1        | 0     |
|        | MATCHCLR |    |    |    | MODE[1:0] |        | ENABLE   | SWRST |
| Access | R/W      |    |    |    | R/W       | R/W    | R/W      | W     |
| Reset  | 0        |    |    |    | 0         | 0      | 0        | 0     |

# Bits 11:8 - PRESCALER[3:0]: Prescaler

These bits define the prescaling factor for the RTC clock source (GCLK\_RTC) to generate the counter clock (CLK\_RTC\_CNT).

These bits are not synchronized.

| PRESCALER[3:0] | Name | Description              |
|----------------|------|--------------------------|
| 0x0            | DIV1 | CLK_RTC_CNT = GCLK_RTC/1 |
| 0x1            | DIV2 | CLK_RTC_CNT = GCLK_RTC/2 |

| Bit    | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|--------|----------------|----|----|----|----|----|---|---|--|--|--|
|        | DESCADDR[15:8] |    |    |    |    |    |   |   |  |  |  |
| Access |                |    |    |    |    |    |   |   |  |  |  |
| Reset  |                |    |    |    |    |    |   |   |  |  |  |
|        |                |    |    |    |    |    |   |   |  |  |  |
| Bit    | 7              | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
|        | DESCADDR[7:0]  |    |    |    |    |    |   |   |  |  |  |
| Access |                |    |    |    |    |    |   |   |  |  |  |

Reset

# Bits 31:0 – DESCADDR[31:0]: Next Descriptor Address

This bit group holds the SRAM address of the next descriptor. The value must be 128-bit aligned. If the value of this SRAM register is 0x00000000, the transaction will be terminated when the DMAC tries to load the next transfer descriptor.

Some registers are enable-protected, meaning they can only be written when the module is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description.

### 22.8.1 Control A

Name:CTRLAOffset:0x00Reset:0x0000Property:PACWrite-Protection

| Bit    | 15  | 14  | 13       | 12   | 11      | 10  | 9   | 8   |  |  |  |  |
|--------|-----|-----|----------|------|---------|-----|-----|-----|--|--|--|--|
|        |     |     |          | CMDE | EX[7:0] |     |     |     |  |  |  |  |
| Access | R/W | R/W | R/W      | R/W  | R/W     | R/W | R/W | R/W |  |  |  |  |
| Reset  | 0   | 0   | 0        | 0    | 0       | 0   | 0   | 0   |  |  |  |  |
| Bit    | 7   | 6   | 5        | 4    | 3       | 2   | 1   | 0   |  |  |  |  |
|        |     |     | CMD[6:0] |      |         |     |     |     |  |  |  |  |
| Access |     | R/W | R/W      | R/W  | R/W     | R/W | R/W | R/W |  |  |  |  |
| Reset  |     | 0   | 0        | 0    | 0       | 0   | 0   | 0   |  |  |  |  |

# Bits 15:8 – CMDEX[7:0]: Command Execution

When this bit group is written to the key value 0xA5, the command written to CMD will be executed. If a value different from the key value is tried, the write will not be performed and the Programming Error bit in the Status register (STATUS.PROGE) will be set. PROGE is also set if a previously written command is not completed yet.

The key value must be written at the same time as CMD. If a command is issued through the APB bus on the same cycle as an AHB bus access, the AHB bus access will be given priority. The command will then be executed when the NVM block and the AHB bus are idle.

INTFLAG.READY must be '1' when the command is issued.

Bit 0 of the CMDEX bit group will read back as '1' until the command is issued.

Note: The NVM Address bit field in the Address register (ADDR.ADDR) uses 16-bit addressing.

# Bits 6:0 – CMD[6:0]: Command

These bits define the command to be executed when the CMDEX key is written.

| CMD[6:0]  | Group<br>Configuration | Description                                                                                     |
|-----------|------------------------|-------------------------------------------------------------------------------------------------|
| 0x00-0x01 | -                      | Reserved                                                                                        |
| 0x02      | ER                     | Erase Row - Erases the row addressed by the ADDR register in the NVM main array.                |
| 0x03      | -                      | Reserved                                                                                        |
| 0x04      | WP                     | Write Page - Writes the contents of the page buffer to the page addressed by the ADDR register. |

Name:INTENSETOffset:0x10Reset:0x00Property:PAC Write-Protection

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|--------|---|---|---|---|---|---|-------|-------|
|        |   |   |   |   |   |   | ERROR | READY |
| Access |   |   |   |   |   |   | R/W   | R/W   |
| Reset  |   |   |   |   |   |   | 0     | 0     |

# Bit 1 – ERROR: Error Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit sets the ERROR interrupt enable.

This bit will read as the current value of the ERROR interrupt enable.

# Bit 0 – READY: NVM Ready Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit sets the READY interrupt enable.

This bit will read as the current value of the READY interrupt enable.

#### 22.8.6 Interrupt Flag Status and Clear



| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|--------|---|---|---|---|---|---|-------|-------|
|        |   |   |   |   |   |   | ERROR | READY |
| Access |   |   |   |   | - |   | R/W   | R     |
| Reset  |   |   |   |   |   |   | 0     | 0     |

#### Bit 1 – ERROR: Error

This flag is set on the occurrence of an NVME, LOCKE or PROGE error.

This bit can be cleared by writing a '1' to its bit location.

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | No errors have been received since the last clear.    |
| 1     | At least one error has occurred since the last clear. |

#### Bit 0 – READY: NVM Ready

| Value | Description                                          |
|-------|------------------------------------------------------|
| 0     | The NVM controller is busy programming or erasing.   |
| 1     | The NVM controller is ready to accept a new command. |

# 22.8.7 Status

### 24.6.3 Interrupts

The EVSYS has the following interrupt sources:

- Overrun Channel n (OVRn): for details, refer to *The Overrun Channel n Interrupt* section.
- Event Detected Channel n (EVDn): for details, refer to *The Event Detected Channel n Interrupt* section.

These interrupts events are asynchronous wake-up sources. See Sleep Mode Controller.

Each interrupt source has an interrupt flag which is in the Interrupt Flag Status and Clear (INTFLAG) register. The flag is set when the interrupt is issued. Each interrupt event can be individually enabled by setting a '1' to the corresponding bit in the Interrupt Enable Set (INTENSET) register, and disabled by setting a '1' to the corresponding bit in the Interrupt Enable Clear (INTENCLR) register. An interrupt event is generated when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt event works until the interrupt flag is cleared, the interrupt is disabled, or the Event System is reset. See INTFLAG for details on how to clear interrupt flags.

All interrupt events from the peripheral are ORed together on system level to generate one combined interrupt request to the NVIC. Refer to the *Nested Vector Interrupt Controller* for details. The event user must read the INTFLAG register to determine what the interrupt condition is.

Note that interrupts must be globally enabled for interrupt requests to be generated. Refer to *Nested Vector Interrupt Controller* for details.

#### **Related Links**

Nested Vector Interrupt Controller Sleep Mode Controller

#### 24.6.3.1 The Overrun Channel n Interrupt

The Overrun Channel n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.OVRn) will be set, and the optional interrupt will be generated in the following cases:

- One or more event users on channel n is not ready when there is a new event.
- An event occurs when the previous event on channel m has not been handled by all event users connected to that channel.

The flag will only be set when using synchronous or resynchronized paths. In the case of asynchronous path, the INTFLAG.OVRn is always read as zero.

#### **Related Links**

Nested Vector Interrupt Controller

#### 24.6.3.2 The Event Detected Channel n Interrupt

The Event Detected Channel n interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.EVDn) is set when an event coming from the event generator configured on channel n is detected.

The flag will only be set when using a synchronous or resynchronized paths. In the case of asynchronous path, the INTFLAG.EVDn is always zero.

#### **Related Links**

Nested Vector Interrupt Controller

#### 24.6.4 Sleep Mode Operation

The EVSYS can generate interrupts to wake up the device from any sleep mode.

Name:DBGCTRLOffset:0x30Reset:0x00Property:PAC Write-Protection



# Bit 0 – DBGSTOP: Debug Stop Mode

This bit controls the functionality when the CPU is halted by an external debugger.

| Value | Description                                                                              |
|-------|------------------------------------------------------------------------------------------|
| 0     | The baud-rate generator continues normal operation when the CPU is halted by an external |
|       | debugger.                                                                                |
| 1     | The baud-rate generator is halted when the CPU is halted by an external debugger.        |

#### Case 2: Data sent

When a byte transmission is successfully completed, the INTFLAG.DRDY interrupt flag is set. If NACK is received, indicated by STATUS.RXNACK=1, the I<sup>2</sup>C slave must expect a stop or a repeated start to be received. The I<sup>2</sup>C slave must release the data line to allow the I<sup>2</sup>C master to generate a stop or repeated start. Upon detecting a stop condition, the Stop Received bit in the Interrupt Flag register (INTFLAG.PREC) will be set and the I<sup>2</sup>C slave will return to IDLE state.

#### High-Speed Mode

When the I<sup>2</sup>C slave is configured in High-speed mode (*Hs*, CTRLA.SPEED=0x2) and CTRLA.SCLSM=1, switching between Full-speed and High-speed modes is automatic. When the slave recognizes a START followed by a master code transmission and a NACK, it automatically switches to High-speed mode and sets the High-speed status bit (STATUS.HS). The slave will then remain in High-speed mode until a STOP is received.

#### **10-Bit Addressing**

When 10-bit addressing is enabled (ADDR.TENBITEN=1), the two address bytes following a START will be checked against the 10-bit slave address recognition. The first byte of the address will always be acknowledged, and the second byte will raise the address interrupt flag, see 10-bit Addressing.

If the transaction is a write, then the 10-bit address will be followed by *N* data bytes.

If the operation is a read, the 10-bit address will be followed by a repeated START and reception of '11110 ADDR[9:8] 1', and the second address interrupt will be received with the DIR bit set. The slave matches on the second address as it it was addressed by the previous 10-bit address.

# Figure 28-11. 10-bit Addressing



#### PMBus Group Command

When the PMBus Group Command bit in the CTRLB register is set (CTRLB.GCMD=1) and 7-bit addressing is used, INTFLAG.PREC will be set when a STOP condition is detected on the bus. When CTRLB.GCMD=0, a STOP condition without address match will not be set INTFLAG.PREC.

The group command protocol is used to send commands to more than one device. The commands are sent in one continuous transmission with a single STOP condition at the end. When the STOP condition is detected by the slaves addressed during the group command, they all begin executing the command they received.

PMBus Group Command Example shows an example where this slave, bearing ADDRESS 1, is addressed after a repeated START condition. There can be multiple slaves addressed before and after this slave. Eventually, at the end of the group command, a single STOP is generated by the master. At this point a STOP interrupt is asserted.



Figure 29-10. PDM Microphones Application Block Diagram

# 31. TCC – Timer/Counter for Control Applications

# 31.1 Overview

The device provides three instances of the Timer/Counter for Control applications (TCC) peripheral, TCC[2:0].

Each TCC instance consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events or clock pulses. The counter together with the compare/capture channels can be configured to time stamp input events, allowing capture of frequency and pulse-width. It can also perform waveform generation such as frequency generation and pulse-width modulation.

Waveform extensions are intended for motor control, ballast, LED, H-bridge, power converters, and other types of power control applications. They allow for low- and high-side output with optional dead-time insertion. Waveform extensions can also generate a synchronized bit pattern across the waveform output pins. The fault options enable fault protection for safe and deterministic handling, disabling and/or shut down of external drivers.

Figure 31-1 shows all features in TCC.

#### **Related Links**

TCC Configurations

# 31.2 Features

- Up to four compare/capture channels (CC) with:
  - Double buffered period setting
  - Double buffered compare or capture channel
  - Circular buffer on period and compare channel registers
- Waveform generation:
  - Frequency generation
  - Single-slope pulse-width modulation (PWM)
  - Dual-slope pulse-width modulation with half-cycle reload capability
- Input capture:
  - Event capture
  - Frequency capture
  - Pulse-width capture
- Waveform extensions:
  - Configurable distribution of compare channels outputs across port pins
  - Low- and high-side output with programmable dead-time insertion
  - Waveform swap option with double buffer support
  - Pattern generation with double buffer support
  - Dithering support
- Fault protection for safe disabling of drivers:
  - Two recoverable fault sources
  - Two non-recoverable fault sources
  - Debugger can be source of non-recoverable fault

# 32.6.3.17 Host Interrupt



\* Asynchronous interrupt

The WAKEUP is an asynchronous interrupt and can be used to wake-up the device from any sleep mode.

- 32.8.4 Device Registers Endpoint RAM
- 32.8.4.1 Endpoint Descriptor Structure



#### 32.8.4.2 Address of Data Buffer

| Name:   | ADDR        |
|---------|-------------|
| Offset: | 0x00 & 0x10 |

| Bit    | 7   | 6   | 5   | 4       | 3         | 2   | 1   | 0   |
|--------|-----|-----|-----|---------|-----------|-----|-----|-----|
|        |     |     |     | BYTE_CO | DUNT[7:0] |     |     |     |
| Access | R/W | R/W | R/W | R/W     | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0       | 0         | 0   | 0   | х   |

# Bit 31 – AUTO\_ZLP: Automatic Zero Length Packet

This bit defines the automatic Zero Length Packet mode of the endpoint.

When enabled, the USB module will manage the ZLP handshake by hardware. This bit is for IN endpoints only. When disabled the handshake should be managed by firmware.

| Value | Description                               |
|-------|-------------------------------------------|
| 0     | Automatic Zero Length Packet is disabled. |
| 1     | Automatic Zero Length Packet is enabled.  |

#### Bits 30:28 - SIZE[2:0]: Endpoint size

These bits contains the maximum packet size of the endpoint.

| Value | Description              |
|-------|--------------------------|
| 0x0   | 8 Byte                   |
| 0x1   | 16 Byte                  |
| 0x2   | 32 Byte                  |
| 0x3   | 64 Byte                  |
| 0x4   | 128 Byte <sup>(1)</sup>  |
| 0x5   | 256 Byte <sup>(1)</sup>  |
| 0x6   | 512 Byte <sup>(1)</sup>  |
| 0x7   | 1023 Byte <sup>(1)</sup> |
|       |                          |

(1) for Isochronous endpoints only.

# Bits 27:14 – MULTI\_PACKET\_SIZE[13:0]: Multiple Packet Size

These bits define the 14-bit value that is used for multi-packet transfers.

For IN endpoints, MULTI\_PACKET\_SIZE holds the total number of bytes sent. MULTI\_PACKET\_SIZE should be written to zero when setting up a new transfer.

For OUT endpoints, MULTI\_PACKET\_SIZE holds the total data size for the complete transfer. This value must be a multiple of the maximum packet size.

# Bits 13:0 - BYTE\_COUNT[13:0]: Byte Count

These bits define the 14-bit value that is used for the byte count.

For IN endpoints, BYTE\_COUNT holds the number of bytes to be sent in the next IN transaction.

For OUT endpoint or SETUP endpoints, BYTE\_COUNT holds the number of bytes received upon the last OUT or SETUP transaction.

#### 32.8.4.4 Extended Register

Name: EXTREG

| Table 38-24. Package Characteristics |        |  |
|--------------------------------------|--------|--|
| Moisture Sensitivity Level           | MSL3   |  |
| Table 38-25. Package Reference       |        |  |
| JEDEC Drawing Reference              | MO-220 |  |
| JESD97 Classification                | E3     |  |

### 38.2.9 35 ball WLCSP (Device Variant B)

![](_page_18_Figure_3.jpeg)

# Table 38-26. Device and Package Maximum Weight

mg

# 39.4 External Reset Circuit

The external reset circuit is connected to the RESET pin when the external reset function is used. If the external reset function has been disabled, the circuit is not necessary. The reset switch can also be removed, if the manual reset is not necessary. The RESET pin itself has an internal pull-up resistor, hence it is optional to also add an external pull-up resistor.

![](_page_19_Figure_3.jpeg)

# Figure 39-4. External Reset Circuit Example Schematic

A pull-up resistor makes sure that the reset does not go low unintended causing a device reset. An additional resistor has been added in series with the switch to safely discharge the filtering capacitor, i.e. preventing a current surge when shorting the filtering capacitor which again causes a noise spike that can have a negative effect on the system.

| Table 39-3. Reset Circuit Connections | Table | 39-3. | Reset | Circuit | Connections |
|---------------------------------------|-------|-------|-------|---------|-------------|
|---------------------------------------|-------|-------|-------|---------|-------------|

| Signal Name | Recommended Pin Connection                                                          | Description |
|-------------|-------------------------------------------------------------------------------------|-------------|
| RESET       | Reset low level threshold voltage $V_{DDIO}$ = 1.6V - 2.0V: Below 0.33 * $V_{DDIO}$ | Reset pin   |
|             | V <sub>DDIO</sub> = 2.7V - 3.6V: Below 0.36 * V <sub>DDIO</sub>                     |             |
|             | Decoupling/filter capacitor 100nF <sup>(1)</sup>                                    |             |
|             | Pull-up resistor $10k\Omega^{(1)(2)}$                                               |             |
|             | Resistor in series with the switch $330\Omega^{(1)}$                                |             |

- 1. These values are given as a typical example.
- 2. The SAM D21 features an internal pull-up resistor on the RESET pin, hence an external pull-up is optional.

|                  | Errata reference: 12164<br>Fix/Workaround:<br>Do a power cycle to reset the GCLK generators after an external XOSC32K<br>failure.                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40.1.4.2 DSU     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  | <ul> <li>1 – If a debugger has issued a DSU Cold-Plugging procedure and then released the CPU from the resulting ""CPU Reset Extension"", the CPU will be held in ""CPU Reset Extension"" after any upcoming reset event.</li> <li>Errata reference: 12015</li> <li>Fix/workaround:</li> <li>The CPU must be released from the ""CPU Reset Extension"" either by writing a one in the DSU STATUSA.CRSTEXT register or by applying an external reset with SWCLK high or by power cycling the device.</li> </ul> |
|                  | 2 – The MBIST ""Pause-on-Error"" feature is not functional on this device.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  | Errata reference: 14324<br>Fix/Workaround:<br>Do not use the ""Pause-on-Error"" feature.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 40.1.4.3 PM      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  | <ul> <li>1 – In debug mode, if a watchdog reset occurs, the debug session is lost.</li> <li>Errata reference: 12196</li> <li>Fix/Workaround:</li> <li>A new debug session must be restart after a watchdog reset.</li> </ul>                                                                                                                                                                                                                                                                                   |
| 40.1.4.4 DFLL48M |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  | <ul> <li>1 – The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device.</li> <li>Errata reference: 9905</li> <li>Fix/Workaround:</li> <li>Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module.</li> </ul>                                                                                                                                                                                       |
|                  | <ul> <li>2 – The DFLL status bits in the PCLKSR register during the USB clock recovery mode can be wrong after a USB suspend state.</li> <li>Errata reference: 11938</li> <li>Fix/Workaround:</li> <li>Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode.</li> </ul>                                                                                                                                                                                               |
|                  | 3 – If the DFLL48M reaches the maximum or minimum COARSE or<br>FINE calibration values during the locking sequence, an out of bounds<br>interrupt will be generated. These interrupts will be generated even if<br>the final calibration values at DFLL48M lock are not at maximum or<br>minimum, and might therefore be false out of bounds interrupts.<br>Errata reference: 10669<br>Fix/Workaround:                                                                                                         |