Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Peripherals LVD, PO Jumber of I/O 37 Program Memory Size RKB (8K Program Memory Type FLASH EEPROM Size AMM Size JK x 8 Voltage - Supply (Vcc/Vdd) JV ~ 5.5 Data Converters A/D 8x10 | , LINbus, SCI, SPI<br>PR, PWM | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | Core Processor Core Size 8-Bit Speed 8MHz Connectivity CANbus, Peripherals LVD, PO Jumber of I/O 37 Program Memory Size 8KB (8K Program Memory Type FLASH EPROM Size AM Size 1K x 8 Voltage - Supply (Vcc/Vdd) 3V ~ 5.5 | , LINbus, SCI, SPI<br>PR, PWM | | Core Size 8-Bit Speed 8MHz Connectivity CANbus, Peripherals LVD, POI Program Memory Size 8KB (8K Program Memory Type FLASH EEPROM Size AMM Size 7oltage - Supply (Vcc/Vdd) Stata Converters 8-Bit | PR, PWM | | Speed 8MHz Connectivity CANbus, Peripherals LVD, PO Jumber of I/O 37 Program Memory Size 8KB (8K Program Memory Type FLASH EEPROM Size - LAM Size 1K x 8 Voltage - Supply (Vcc/Vdd) 3V ~ 5.5 | PR, PWM | | Connectivity CANbus, Peripherals LVD, POI STORM Memory Size 8KB (8K Program Memory Type FLASH SEPROM Size 1K x 8 Voltage - Supply (Vcc/Vdd) 3V ~ 5.5 Oata Converters A/D 8x10 | PR, PWM | | Peripherals LVD, PO Jumber of I/O Rrogram Memory Size RKB (8K Rrogram Memory Type FLASH EPROM Size AM Size IK x 8 Voltage - Supply (Vcc/Vdd) July 20 | PR, PWM | | Iumber of I/O 37 Program Memory Size 8KB (8K Program Memory Type FLASH EEPROM Size - IAM Size 1K x 8 Prolitage - Supply (Vcc/Vdd) 3V ~ 5.5 Data Converters A/D 8x10 | | | Program Memory Size Rogram Memory Type FLASH FLASH FLASH FLASH FLASH FLASH SIZE AMM Size IK x 8 Voltage - Supply (Vcc/Vdd) Oata Converters A/D 8x10 | x 8) | | Program Memory Type FLASH EEPROM Size - IAM Size IK x 8 Yoltage - Supply (Vcc/Vdd) 3V ~ 5.5 Data Converters A/D 8x10 | x 8) | | EEPROM Size - AAM Size 1K x 8 Yoltage - Supply (Vcc/Vdd) 3V ~ 5.5 Data Converters A/D 8x10 | | | AAM Size $1K \times 8$ Voltage - Supply (Vcc/Vdd) $3V \sim 5.5$ Data Converters $A/D \ 8x10$ | | | Voltage - Supply (Vcc/Vdd) 3V ~ 5.5<br>Data Converters A/D 8x10 | | | Oata Converters A/D 8x10 | | | | 5V | | Scillator Type Internal | 0b | | Oscillator Type Internal | | | Operating Temperature -40°C ~ | 85°C (TA) | | Mounting Type Surface | Mount | | ackage / Case 48-LQFP | | | supplier Device Package 48-LQFP | P (7x7) | | urchase URL https://w | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | _ | | | - | _ | _ | _ | |----|----|---|----|----------|-----|-----| | Tэ | hl | Δ | Λf | $\Gamma$ | nte | nts | | 16.6<br>16.6.1 | Low-Power Modes | | |--------------------|------------------------------------------|-------| | 16.6.2 | Stop Mode | . 226 | | 16.7 | SIM Registers | | | 16.7.1 | Break Status Register | | | 16.7.2 | SIM Reset Status Register | | | 16.7.3 | Break Flag Control Register | . 229 | | | Chapter 17 | | | | Serial Peripheral Interface (SPI) Module | | | 17.1 | Introduction | . 231 | | 17.2 | Features | . 231 | | 17.3 | Pin Name Conventions | . 231 | | 17.4 | Functional Description | 233 | | 17.4.1 | Master Mode | | | 17.4.2 | Slave Mode | | | 17.5 | Transmission Formats | | | 17.5.1 | Clock Phase and Polarity Controls | | | 17.5.2 | Transmission Format When CPHA = 0 | | | 17.5.3 | Transmission Format When CPHA = 1 | | | 17.5.4 | Transmission Initiation Latency | | | 17.6 | Queuing Transmission Data | | | 17.7 | Error Conditions | | | 17.7.1 | Overflow Error | | | 17.7.2 | Mode Fault Error | | | 17.8 | Interrupts | | | 17.9 | Resetting the SPI | | | | Low-Power Modes | | | 17.10.1<br>17.10.2 | | | | _ | | | | | SPI During Break Interrupts | | | | I/O Signals | | | 17.12.1<br>17.12.2 | , | | | 17.12.3 | , | | | 17.12.4 | | | | 17.12.5 | | | | | I/O Registers | | | 17.13.1 | | | | 17.13.2 | · · · · · · · · · · · · · · · · · · · | | | 17.13.3 | <u> </u> | | | | Chapter 18 | | | | Timebase Module (TBM) | | | 18.1 | Introduction | . 251 | | 18.2 | Features | | | 18.3 | Functional Description | | | | | | MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 The address ranges for the user memory and vectors are: - \$C000-\$FDFF; user memory - \$FE08; FLASH control register - \$FF7E; FLASH block protect register - \$FFD4-\$FFFF; these locations are reserved for user-defined interrupt and reset vectors Programming tools are available from Freescale Semiconductor. Contact your local representative for more information. #### NOTE A security feature prevents viewing of the FLASH contents. (1) # 2.6.2 FLASH Control Register The FLASH control register (FLCR) controls FLASH program and erase operations. Figure 2-3. FLASH Control Register (FLCR) # **HVEN** — High-Voltage Enable Bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit Setting this read/write bit configures the 16-Kbyte FLASH array for mass erase operation. - 1 = MASS erase operation selected - 0 = PAGE erase operation selected #### **ERASE** — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation unselected #### **PGM** — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation unselected #### MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 <sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users. #### Memory - 10. Clear the PGM bit. (1) - 11. Wait for a time, $t_{NVH}$ (minimum 5 $\mu$ s). - 12. Clear the HVEN bit. - 13. After time, $t_{RCV}$ (typical 1 $\mu$ s), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. #### NOTE Programming and erasing of FLASH locations can not be performed by code being executed from the same FLASH array. #### NOTE While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Care must be taken within the FLASH array memory space such as the COP control register (COPCTL) at \$FFFF. #### NOTE It is highly recommended that interrupts be disabled during program/ erase operations. #### NOTE Do not exceed $t_{PROG}$ maximum or $t_{HV}$ maximum. $t_{HV}$ is defined as the cumulative high voltage programming time to the same row before next erase. $t_{HV}$ must satisfy this condition: $$t_{NVS} + t_{NVH} + t_{PGS} + (t_{PROG} \times 32) \le t_{HV} \text{ maximum}$$ Refer to 21.15 Memory Characteristics. #### NOTE The time between programming the FLASH address change (step 7 to step 7), or the time between the last FLASH programmed to clearing the PGM bit (step 7 to step 10) must not exceed the maximum programming time, $t_{PROG}$ maximum. #### **CAUTION** Be cautious when programming the FLASH array to ensure that non-FLASH locations are not used as the address that is written to when selecting either the desired row address range in step 3 of the algorithm or the byte to be programmed in step 7 of the algorithm. This applies particularly to \$FFD4-\$FFDF. # **Chapter 5 Configuration Register (CONFIG)** # 5.1 Introduction This section describes the configuration registers, CONFIG1 and CONFIG2. The configuration registers enable or disable these options: - Stop mode recovery time (32 CGMXCLK cycles or 4096 CGMXCLK cycles) - COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> COPCLK cycles) - STOP instruction - Computer operating properly module (COP) - Low-voltage inhibit (LVI) module control and voltage trip point selection - Enable/disable the oscillator (OSC) during stop mode - Enable/disable an extra divide by 128 prescaler in timebase module - Enable for MSCAN # 5.2 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU), it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F and may be read at anytime. #### NOTE On a FLASH device, the options except LVI5OR3 are one-time writable by the user after each reset. The LVI5OR3 bit is one-time writable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 5-1 and Figure 5-2. Figure 5-1. Configuration Register 2 (CONFIG2) # Z — Zero Flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result # C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. - 1 = Carry out of bit 7 - 0 = No carry out of bit 7 # 7.4 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. # 7.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 7.5.1 Wait Mode The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock #### 7.5.2 Stop Mode The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 7.6 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 Table 7-1. Instruction Set Summary (Sheet 4 of 6) | Source | Operation | Description | | | Effect<br>on CCR | | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|------------------|------------|---|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | | ٧ | Н | ı | N | Z | С | Add | Opc | Ope | Cycles | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | _ | _ | _ | - | - | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $PC \leftarrow (PC) + n (n = 1, 2, \text{ or } 3)$<br>$Push (PCL); SP \leftarrow (SP) - 1$<br>$Push (PCH); SP \leftarrow (SP) - 1$<br>$PC \leftarrow Unconditional Address$ | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | Î | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | _ | - | 1 | 1 | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 4 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | 1 | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | © <b>-</b> | 1 | - | _ | 1 | 1 | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C b7 b0 | t | _ | - | 0 | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | ţ | Î | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | - | 0 | - | - | _ | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | 1 | - | _ | 1 | 1 | Į. | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 40<br>50 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | _ | - | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | _ | _ | <u> -</u> | _ | _ | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | 1 | Î | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); SP ← (SP) – 1 | _ | _ | _ | _ | _ | _ | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | _ | _ | Ŀ | _ | _ | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); SP $\leftarrow$ (SP) – 1 | - | _ | _ | <u> </u> – | _ | - | INH | 89 | | 2 | MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # **MSCAN08 Controller (MSCAN08)** Figure 12-6. Quadruple 8-Bit Maskable Acceptance Filters **Table 13-1. Port Control Register Bits Summary** | Port | Bit | DDR | Module Control | | Pin | |------|-----|-------|----------------|-----------------|------------| | | 0 | DDRA0 | | KBIE0 | PTA0/KBD0 | | | 1 | DDRA1 | | KBIE1 | PTA1/KBD1 | | | 2 | DDRA2 | | KBIE2 | PTA2/KBD2 | | Α | 3 | DDRA3 | KBD | KBIE3 | PTA3/KBD3 | | A | 4 | DDRA4 | KBD | KBIE4 | PTA4/KBD4 | | | 5 | DDRA5 | | KBIE5 | PTA5/KBD5 | | | 6 | DDRA6 | | KBIE6 | PTA6/KBD6 | | | 7 | DDRA7 | | KBIE7 | PTA7/KBD7 | | | 0 | DDRB0 | | | PTB0/AD0 | | | 1 | DDRB1 | | | PTB1/AD1 | | | 2 | DDRB2 | | | PTB2/AD2 | | В | 3 | DDRB3 | ADC | ADCH4-ADCH0 | PTB3/AD3 | | | 4 | DDRB4 | ADC | ADOI 14-ADOI 10 | PTB4/AD4 | | | 5 | DDRB5 | | | PTB5/AD5 | | | 6 | DDRB6 | | | PTB6/AD6 | | | 7 | DDRB7 | | | PTB7/AD7 | | | 0 | DDRC0 | MSCAN08 | CANEN | PTC0 | | | 1 | DDRC1 | WOOANOO | OANLIN | PTC1 | | | 2 | DDRC2 | | | PTC2 | | С | 3 | DDRC3 | | | PTC3 | | | 4 | DDRC4 | | | PTC4 | | | 5 | DDRC5 | | | PTC5 | | | 6 | DDRC6 | | | PTC6 | | | 0 | DDRD0 | | | PTD0/SS | | | 1 | DDRD1 | SPI | SPE | PTD1/MISO | | | 2 | DDRD2 | 0.1 | 0. 2 | PTD2/MOSI | | D | 3 | DDRD3 | | | PTD3/SPSCK | | | 4 | DDRD4 | TIM1 | ELS0B:ELS0A | PTD4/T1CH0 | | | 5 | DDRD5 | 111011 | ELS1B:ELS1A | PTD5/T1CH1 | | | 6 | DDRD6 | TIM2 | ELS0B:ELS0A | PTD6/T2CH0 | | | 7 | DDRD7 | | ELS1B:ELS1A | PTD7/T2CH1 | | | 0 | DDRE0 | SCI | ENSCI | PTE0/TxD | | | 1 | DDRE1 | | | PTE1/RxD | | E | 2 | DDRE2 | | | PTE2 | | _ | 3 | DDRE3 | | | PTE3 | | | 4 | DDRE4 | | | PTE4 | | | 5 | DDRE5 | | | PTE5 | Input/Output (I/O) Ports # PTAPUE7-PTAPUE0 — Port A Input Pullup Enable Bits These writable bits are software programmable to enable pullup devices on an input port bit. - 1 = Corresponding port A pin configured to have internal pullup - 0 = Corresponding port A pin has internal pullup disconnected #### 13.4 Port B Port B is an 8-bit special-function port that shares all eight of its pins with the analog-to-digital converter (ADC) module. # 13.4.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port pins. Figure 13-6. Port B Data Register (PTB) # PTB7-PTB0 — Port B Data Bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### AD7-AD0 — Analog-to-Digital Input Bits AD7-AD0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits in the ADC status and control register define which port B pin will be used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. See Chapter 3 Analog-to-Digital Converter (ADC) for more information. #### NOTE Care must be taken when reading port B while applying analog voltages to AD7–AD0 pins. If the appropriate ADC channel is not enabled, excessive current drain may occur if analog voltages are applied to the PTBx/ADx pin, while PTB is read as a digital input. Those ports not selected as analog input channels are considered digital I/O ports. # 13.4.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 #### **Resets and Interrupts** # 14.3.3.1 Interrupt Status Register 1 Figure 14-6. Interrupt Status Register 1 (INT1) # IF6-IF1 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in Table 14-2. - 1 = Interrupt request present - 0 = No interrupt request present # Bit 1 and Bit 0 — Always read 0 ## 14.3.3.2 Interrupt Status Register 2 Figure 14-7. Interrupt Status Register 2 (INT2) #### IF14-IF7 — Interrupt Flags 14-7 These flags indicate the presence of interrupt requests from the sources shown in Table 14-2. - 1 = Interrupt request present - 0 = No interrupt request present #### 14.3.3.3 Interrupt Status Register 3 Figure 14-8. Interrupt Status Register 3 (INT3) #### IF20-IF15 — Interrupt Flags 20-15 This flag indicates the presence of an interrupt request from the source shown in Table 14-2. - 1 = Interrupt request present - 0 = No interrupt request present #### Bits 7–6 — Always read 0 **Enhanced Serial Communications Interface (ESCI) Module** #### 15.4.1 Data Format The SCI uses the standard non-return-to-zero mark/space data format illustrated in Figure 15-4. Figure 15-4. SCI Data Formats #### 15.4.2 Transmitter Figure 15-5 shows the structure of the SCI transmitter and the registers are summarized in Figure 15-3. The baud rate clock source for the ESCI can be selected via the configuration bit, ESCIBDSRC. Figure 15-5. ESCI Transmitter MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # 15.9 ESCI Arbiter The ESCI module comprises an arbiter module designed to support software for communication tasks as bus arbitration, baud rate recovery and break time detection. The arbiter module consists of an 9-bit counter with 1-bit overflow and control logic. The CPU can control operation mode via the ESCI arbiter control register (SCIACTL). # 15.9.1 ESCI Arbiter Control Register Figure 15-19. ESCI Arbiter Control Register (SCIACTL) #### AM1 and AM0 — Arbiter Mode Select Bits These read/write bits select the mode of the arbiter module as shown in Table 15-12. Reset clears AM1 and AM0. | AM[1:0] | ESCI Arbiter Mode | |---------|----------------------| | 0 0 | Idle / counter reset | Table 15-12. ESCI Arbiter Selectable Modes ## 0 1 Bit time measurement 1 0 Bus arbitration Reserved / do not use #### ALOST — Arbitration Lost Flag This read-only bit indicates loss of arbitration. Clear ALOST by writing a logic 0 to AM1. Reset clears ALOST. #### **ACLK — Arbiter Counter Clock Select Bit** This read/write bit selects the arbiter counter clock source. Reset clears ACLK. - 1 = Arbiter counter is clocked with one quarter of the ESCI input clock generated by the ESCI prescaler - 0 = Arbiter counter is clocked with the bus clock divided by four #### NOTE For ACLK = 1, the Arbiter input clock is driven from the ESCI prescaler. The prescaler can be clocked by either the bus clock or CGMXCLK depending on the state of the ESCIBDSRC bit in CONFIG2. # AFIN— Arbiter Bit Time Measurement Finish Flag This read-only bit indicates bit time measurement has finished. Clear AFIN by writing any value to SCIACTL. Reset clears AFIN. - 1 = Bit time measurement has finished - 0 = Bit time measurement not yet finished MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 #### **System Integration Module (SIM)** The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - · CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Table 16-1 shows the internal signal names used in this section. **Table 16-1. Signal Name Conventions** | Signal Name | Description | |-------------|------------------------------------------------------------------------------------------| | CGMXCLK | Buffered version of OSC1 from clock generator module (CGM) | | CGMVCLK | PLL output | | CGMOUT | PLL-based or OSC1-based clock output from CGM module (Bus clock = CGMOUT divided by two) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|--------------------------------------------|-----------------|----------------|-----------------|-------|------|------------|--------|-----------------------------|-------| | \$FE00 | SIM Break Status<br>Register (SBSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW<br>Note <sup>(1)</sup> | R | | | See page 228. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1. Writing a I | ogic 0 clears | SBSW. | | | | | | | | SIM Reset Status | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | \$FE01 | Register (SRSR) | Write: | | | | | | | | | | | See page 228. | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE03 | SIM Break Flag Control<br>Register (SBFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | See page 229. | Reset: | 0 | | | | | | | | | | Interrupt Status | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | Register 1 (INT1) | Write: | R | R | R | R | R | R | R | R | | | See page 224. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status | Read: | IF14 | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7 | | \$FE05 | Register 2 (INT2) | Write: | R | R | R | R | R | R | R | R | | | See page 224. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status | Read: | 0 | 0 | IF20 | IF19 | IF18 | IF17 | IF16 | IF15 | | \$FE06 | Register 3 (INT3) | Write: | R | R | R | R | R | R | R | R | | | See page 224. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplemented | | R | = Reserved | | | | Figure 16-2. SIM I/O Register Summary MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # 16.3.2.6 Monitor Mode Entry Module Reset (MODRST) The monitor mode entry module reset (MODRST) asserts its output to the SIM when monitor mode is entered in the condition where the reset vectors are erased (\$FF) (see 20.3.1.1 Normal Monitor Mode). When MODRST gets asserted, an internal reset occurs. The SIM actively pulls down the $\overline{RST}$ pin for all internal reset sources. # 16.4 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter is 13 bits long. # 16.4.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the clock generation module (CGM) to drive the bus clock state machine. # 16.4.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32 CGMXCLK cycles. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared. # 16.4.3 SIM Counter and Reset States External reset has no effect on the SIM counter. See 16.6.2 Stop Mode for details. The SIM counter is free-running after all reset states. See 16.3.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences. # 16.5 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts: - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts # 16.5.1 Interrupts At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 16-8 shows interrupt entry timing. Figure 16-9 shows interrupt recovery timing. #### 17.4.2 Slave Mode The SPI operates in slave mode when the SPMSTR bit is clear. In slave mode, the SPSCK pin is the input for the serial clock from the master MCU. Before a data transmission occurs, the SS pin of the slave SPI must be at logic 0. SS must remain low until the transmission is complete. See 17.7.2 Mode Fault Error. In a slave SPI module, data enters the shift register under the control of the serial clock from the master SPI module. After a byte enters the shift register of a slave SPI, it transfers to the receive data register, and the SPRF bit is set. To prevent an overflow condition, slave software then must read the receive data register before another full byte enters the shift register. The maximum frequency of the SPSCK for an SPI configured as a slave is the bus clock speed (which is twice as fast as the fastest master SPSCK clock that can be generated). The frequency of the SPSCK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SPSCK generated by an SPI configured as a master. Therefore, the frequency of the SPSCK for an SPI configured as a slave can be any frequency less than or equal to the bus speed. When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise, the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission. When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of $\overline{SS}$ starts a transmission. See 17.5 Transmission Formats. #### **NOTE** SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge. # 17.5 Transmission Formats During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention. # 17.5.1 Clock Phase and Polarity Controls Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format. The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements. #### NOTE Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE). MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # 17.6 Queuing Transmission Data The double-buffered transmit data register allows a data byte to be queued and transmitted. For an SPI configured as a master, a queued data byte is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the transmit data buffer is ready to accept new data. Write to the transmit data register only when the SPTE bit is high. Figure 17-9 shows the timing associated with doing back-to-back transmissions with the SPI (SPSCK has CPHA: CPOL = 1:0). - (1) CPU WRITES BYTE 1 TO SPDR, CLEARING SPTE BIT. - 2 BYTE 1 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (3) CPU WRITES BYTE 2 TO SPDR, QUEUEING BYTE 2 AND CLEARING SPTE BIT. - FIRST INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT. - 5 BYTE 2 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (6) CPU READS SPSCR WITH SPRF BIT SET. - OPU READS SPDR, CLEARING SPRF BIT. - (8) CPU WRITES BYTE 3 TO SPDR, QUEUEING BYTE 3 AND CLEARING SPTE BIT. - 9 SECOND INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT. - (10) BYTE 3 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (1) CPU READS SPSCR WITH SPRF BIT SET. - (12) CPU READS SPDR, CLEARING SPRF BIT. Figure 17-9. SPRF/SPTE CPU Interrupt Timing The transmit data buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data word to be transmitted. For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur. # **Timer Interface Module (TIM)** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |--------|--------------------------------------------------|-----------------|---------------------------|------------|--------|-------------|----------------|-------|------|----------|--| | | Timer 1 Status and Control | Read: | TOF | TOIL | TOTOD | 0 | 0 | PS2 | DC1 | PS0 | | | \$0020 | Register (T1SC) | Write: | 0 | TOIE | TSTOP | TRST | | P32 | PS1 | P30 | | | | See page 265. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Timer 1 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$0021 | Register High (T1CNTH) | Write: | | | | | | | | | | | | See page 266. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Timer 1 Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$0022 | Register Low (T1CNTL) | Write: | | | | | | | | | | | | See page 266. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0023 | Timer 1 Counter Modulo<br>Register High (T1MODH) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | See page 267. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | \$0024 | Timer 1 Counter Modulo<br>Register Low (T1MODL) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | See page 267. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Timer 1 Channel 0 Status and | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | \$0025 | Control Register (T1SC0) | Write: | 0 | CHUIE | IVISUB | IVISUA | ELSUB | ELOUA | 1000 | CHUIVIAX | | | | See page 267. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0026 | Timer 1 Channel 0<br>Register High (T1CH0H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | See page 270. | Reset: | Indeterminate after reset | | | | | | | | | | \$0027 | Timer 1 Channel 0<br>Register Low (T1CH0L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | See page 270. | Reset: | Indeterminate after reset | | | | | | | | | | | Timer 1 Channel 1 Status and | Read: | CH1F | | 0 | | | | | | | | \$0028 | Control Register (T1SC1) | Write: | 0 | CH1IE | | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | | See page 267. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0029 | Timer 1 Channel 1<br>Register High (T1CH1H) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | See page 270. | Reset: | | | | Indetermina | te after reset | | | | | | \$002A | Timer 1 Channel 1<br>Register Low (T1CH1L) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | See page 270. | Reset: | | <u> </u> | | Indetermina | te after reset | | | | | | | Timer 2 Status and Control | Read: | TOF | | | 0 | 0 | | | | | | \$002B | Register (T2SC) | Write: | 0 | TOIE | TSTOP | TRST | | PS2 | PS1 | PS0 | | | | See page 265. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Timer 2 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$002C | Register High (T2CNTH) | Write: | | | | | | | | | | | | See page 266. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | = Unimplem | nented | | | | | | | Figure 19-3. TIM I/O Register Summary (Sheet 1 of 2) MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # 19.9.1 TIM Status and Control Register The TIM status and control register (TSC): - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 19-5. TIM Status and Control Register (TSC) # **TOF** — TIM Overflow Flag Bit This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value ## **TOIE** — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled # TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. - 1 = TIM counter stopped - 0 = TIM counter active #### NOTE Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. #### TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. - 1 = Prescaler and TIM counter cleared - 0 = No effect #### NOTE Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 | MSxB:MSxA | ELSxB:ELSxA | Mode | Configuration | | | | | | |-----------|-------------|--------------------------|---------------------------------------------------|--|--|--|--|--| | X0 | 00 | Output | Pin under port control; initial output level high | | | | | | | X1 | 00 | preset | Pin under port control; initial output level low | | | | | | | 00 | 01 | | Capture on rising edge only | | | | | | | 00 | 10 | Input<br>capture | Capture on falling edge only | | | | | | | 00 | 11 | captaro | Capture on rising or falling edge | | | | | | | 01 | 01 | 0.1.1 | Toggle output on compare | | | | | | | 01 | 10 | Output compare<br>or PWM | Clear output on compare | | | | | | | 01 | 11 | 0 | Set output on compare | | | | | | | 1X | 01 | Buffered output | Toggle output on compare | | | | | | | 1X | 10 | compare<br>or buffered | Clear output on compare | | | | | | | 1X | 11 | PWM | Set output on compare | | | | | | Table 19-3. Mode, Edge, and Level Selection #### **NOTE** Before enabling a TIM channel register for input capture operation, make sure that the PTD/TCHx pin is stable for at least two bus clocks. # TOVx — Toggle On Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow. - 0 =Channel x pin does not toggle on TIM counter overflow. #### NOTE When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. #### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 19-12 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 19-12. CHxMAX Latency MC68HC908GZ16 • MC68HC908GZ8 Data Sheet, Rev. 4 # 21.5 5-Vdc Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------|--------------------------------------|----------------------------| | Output high voltage (I <sub>Load</sub> = -2.0 mA) all I/O pins (I <sub>Load</sub> = -10.0 mA) all I/O pins (I <sub>Load</sub> = -20.0 mA) pins PTC0-PTC4 only | V <sub>OH</sub><br>V <sub>OH</sub><br>V <sub>OH</sub> | V <sub>DD</sub> – 0.8<br>V <sub>DD</sub> – 1.5<br>V <sub>DD</sub> – 1.5 | | _<br>_<br>_ | V<br>V<br>V | | Maximum combined I <sub>OH</sub> for port PTA7–PTA3, port PTC0–PTC1, port E, port PTD0–PTD3 | I <sub>OH1</sub> | V <sub>DD</sub> = 1.5 | _ | 50 | mA | | Maximum combined I <sub>OH</sub> for port PTA2–PTA0, port B, port PTC2-PTC6, port PTD4–PTD7 | I <sub>OH2</sub> | _ | _ | 50 | mA | | Maximum total I <sub>OH</sub> for all port pins | I <sub>OHT</sub> | _ | _ | 100 | mA | | Output low voltage (I <sub>Load</sub> = 1.6 mA) all I/O pins (I <sub>Load</sub> = 10 mA) all I/O pins (I <sub>Load</sub> = 20mA) pins PTC0–PTC4 only Maximum combined I <sub>OH</sub> for port PTA7–PTA3, | V <sub>OL</sub><br>V <sub>OL</sub><br>V <sub>OL</sub><br>I <sub>OL1</sub> | _<br>_<br>_ | _<br>_<br>_ | 0.4<br>1.5<br>1.5 | V<br>V<br>V | | port PTC0-PTC1, port E, port PTD0-PTD3 Maximum combined I <sub>OH</sub> for port PTA2-PTA0, port B, port PTC2-PTC6, port PTD4-PTD7 | I <sub>OL2</sub> | _ | _ | 50<br>50 | mA<br>mA | | Maximum total I <sub>OL</sub> for all port pins | l <sub>OLT</sub> | _ | _ | 100 | mA | | Input high voltage All ports, IRQ, RST, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | $V_{DD}$ | V | | Input low voltage All ports, IRQ, RST, OSC1 | V <sub>IL</sub> | $V_{SS}$ | _ | $0.2 \times V_{DD}$ | V | | V <sub>DD</sub> supply current Run <sup>(3)</sup> Wait <sup>(4)</sup> Stop <sup>(5)</sup> Stop with TBM enabled <sup>(6)</sup> Stop with LVI and TBM enabled <sup>(6)</sup> Stop with LVI | I <sub>DD</sub> | -<br>-<br>-<br>-<br>- | 20<br>6<br>0.6<br>1<br>1.25<br>250 | 30<br>12<br>10<br>1.25<br>1.6<br>350 | mA<br>mA<br>μA<br>mA<br>mA | | DC injection current <sup>(7)</sup> (8) (9) (10) Single pin limit $V_{in} > V_{DD}$ $V_{in} < V_{SS}$ Total MCU limit, includes sum of all stressed pins $V_{in} > V_{DD}$ $V_{in} < V_{SS}$ | I <sub>IC</sub> | 0<br>0<br>0 | _<br>_<br>_ | 2<br>-0.2<br>25<br>-5 | mA | | I/O ports Hi-Z leakage current <sup>(11)</sup> | I <sub>IL</sub> | 0 | _ | ±10 | μΑ | | Input current | I <sub>In</sub> | 0 | _ | ±1 | μА | | Pullup resistors (as input only) Ports PTA7/KBD7-PTA0/KBD0, PTC6-PTC0/CAN <sub>TX</sub> , PTD7/T2CH1-PTD0/SS | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | Capacitance Ports (as input or output) | C <sub>Out</sub><br>C <sub>In</sub> | | _<br>_ | 12<br>8 | pF | Continued on next page