



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | UART/USART                                                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 16                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 128 x 8                                                                    |
| RAM Size                   | 224 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 18-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f628t-20-so |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name                                                  | Function | Input Type | Output Type | Description                                                                                                                                                          |
|-------------------------------------------------------|----------|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RA0/AN0                                               | RA0      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | AN0      | AN         | —           | Analog comparator input                                                                                                                                              |
| RA1/AN1                                               | RA1      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | AN1      | AN         | _           | Analog comparator input                                                                                                                                              |
| RA2/AN2/VREF                                          | RA2      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | AN2      | AN         |             | Analog comparator input                                                                                                                                              |
|                                                       | VREF     | —          | AN          | VREF output                                                                                                                                                          |
| RA3/AN3/CMP1                                          | RA3      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | AN3      | AN         |             | Analog comparator input                                                                                                                                              |
|                                                       | CMP1     | —          | CMOS        | Comparator 1 output                                                                                                                                                  |
| RA4/T0CKI/CMP2                                        | RA4      | ST         | OD          | Bidirectional I/O port                                                                                                                                               |
|                                                       | TOCKI    | ST         | _           | Timer0 clock input                                                                                                                                                   |
|                                                       | CMP2     | _          | OD          | Comparator 2 output                                                                                                                                                  |
| RA5/MCLR/VPP                                          | RA5      | ST         | _           | Input port                                                                                                                                                           |
|                                                       | MCLR     | ST         | _           | Master clear. When configured as MCLR, th<br>pin is an active low Reset to the device.<br>Voltage on MCLR/VPP must not exceed VDr<br>during normal device operation. |
|                                                       | VPP      | —          | —           | Programming voltage input                                                                                                                                            |
| RA6/OSC2/CLKOUT                                       | RA6      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | OSC2     | —          | XTAL        | Oscillator crystal output. Connects to crystal<br>or resonator in Crystal Oscillator mode.                                                                           |
|                                                       | CLKOUT   |            | CMOS        | In RC/INTOSC mode, OSC2 pin can output<br>CLKOUT, which has 1/4 the frequency of<br>OSC1.                                                                            |
| RA7/OSC1/CLKIN                                        | RA7      | ST         | CMOS        | Bidirectional I/O port                                                                                                                                               |
|                                                       | OSC1     | XTAL       | —           | Oscillator crystal input                                                                                                                                             |
|                                                       | CLKIN    | ST         | —           | External clock source input. RC biasing pin.                                                                                                                         |
| RB0/INT                                               | RB0      | TTL        | CMOS        | Bidirectional I/O port. Can be software<br>programmed for internal weak pull-up.                                                                                     |
|                                                       | INT      | ST         | —           | External interrupt                                                                                                                                                   |
| RB1/RX/DT                                             | RB1      | TTL        | CMOS        | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                                        |
|                                                       | RX       | ST         | —           | USART receive pin                                                                                                                                                    |
|                                                       | DT       | ST         | CMOS        | Synchronous data I/O                                                                                                                                                 |
| RB2/TX/CK                                             | RB2      | TTL        | CMOS        | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                                        |
|                                                       | ТХ       |            | CMOS        | USART transmit pin                                                                                                                                                   |
|                                                       | CK       | ST         | CMOS        | Synchronous clock I/O                                                                                                                                                |
| RB3/CCP1                                              | RB3      | TTL        | CMOS        | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                                        |
|                                                       | CCP1     | ST         | CMOS        | Capture/Compare/PWM I/O                                                                                                                                              |
| Legend: O = Output<br>— = Not used<br>TTL = TTL Input |          | I = Ir     | MOS Output  | P = Power<br>ST = Schmitt Trigger Input<br>AN = Analog                                                                                                               |

## TABLE 3-2: PIC16F627A/628A/648A PINOUT DESCRIPTION

| Name                                                  | Function | Input Type | Output Type                           | Description                                                                                                                                              |
|-------------------------------------------------------|----------|------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB4/PGM                                               | RB4      | TTL        | CMOS                                  | Bidirectional I/O port. Interrupt-on-pin change.<br>Can be software programmed for internal<br>weak pull-up.                                             |
|                                                       | PGM      | ST         | _                                     | Low-voltage programming input pin. When<br>low-voltage programming is enabled, the<br>interrupt-on-pin change and weak pull-up<br>resistor are disabled. |
| RB5                                                   | RB5      | TTL        | CMOS                                  | Bidirectional I/O port. Interrupt-on-pin change.<br>Can be software programmed for internal<br>weak pull-up.                                             |
| RB6/T1OSO/T1CKI/PGC                                   | RB6      | TTL        | CMOS                                  | Bidirectional I/O port. Interrupt-on-pin change.<br>Can be software programmed for internal<br>weak pull-up.                                             |
|                                                       | T10S0    | —          | XTAL                                  | Timer1 oscillator output                                                                                                                                 |
|                                                       | T1CKI    | ST         | —                                     | Timer1 clock input                                                                                                                                       |
|                                                       | PGC      | ST         | —                                     | ICSP™ programming clock                                                                                                                                  |
| RB7/T1OSI/PGD                                         | RB7      | TTL        | CMOS                                  | Bidirectional I/O port. Interrupt-on-pin change.<br>Can be software programmed for internal<br>weak pull-up.                                             |
|                                                       | T10SI    | XTAL       | _                                     | Timer1 oscillator input                                                                                                                                  |
|                                                       | PGD      | ST         | CMOS                                  | ICSP data I/O                                                                                                                                            |
| Vss                                                   | Vss      | Power      | —                                     | Ground reference for logic and I/O pins                                                                                                                  |
| Vdd                                                   | Vdd      | Power      | —                                     | Positive supply for logic and I/O pins                                                                                                                   |
| Legend: O = Output<br>— = Not used<br>TTL = TTL Input |          | l = Ir     | MOS Output<br>iput<br>ipen Drain Outj | P = Power<br>ST = Schmitt Trigger Input<br>AN = Analog                                                                                                   |

## TABLE 3-2: PIC16F627A/628A/648A PINOUT DESCRIPTION (CONTINUED)

## 4.3 PCL and PCLATH

The Program Counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 4-4 shows the two situations for loading the PC. The upper example in Figure 4-4 shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in Figure 4-4 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 4-4: LOADING OF PC IN DIFFERENT SITUATIONS



#### 4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the Application Note AN556 "*Implementing a Table Read*" (DS00556).

## 4.3.2 STACK

The PIC16F627A/628A/648A family has an 8-level deep x 13-bit wide hardware stack (Figure 4-1). The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth PUSH overwrites the value that was stored from the first PUSH. The tenth PUSH overwrites the second PUSH (and so on).

| Note 1: | There are no Status bits to indicate stack |
|---------|--------------------------------------------|
|         | overflow or stack underflow conditions.    |

2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt address.

## 4.4 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no-operation (although Status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-5.

A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 4-1.

|      | MOVLW | 0x20  | ;initialize pointer  |
|------|-------|-------|----------------------|
|      | MOVWF | FSR   | ;to RAM              |
| NEXT | CLRF  | INDF  | clear INDF register; |
|      | INCF  | FSR   | ;inc pointer         |
|      | BTFSS | FSR,4 | ;all done?           |
|      | GOTO  | NEXT  | ;no clear next       |
|      |       |       | ;yes continue        |
|      |       |       |                      |

## 9.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RB3/CCP1. An event is defined as:

- · Every falling edge
- Every rising edge
- · Every 4th rising edge
- Every 16th rising edge

An event is selected by control bits CCP1M<3:0> (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value will be lost.

#### 9.1.1 CCP PIN CONFIGURATION

In Capture mode, the RB3/CCP1 pin should be configured as an input by setting the TRISB<3> bit.

| Note: | If the RB3/CCP1 is configured as an     |
|-------|-----------------------------------------|
|       | output, a write to the port can cause a |
|       | capture condition.                      |

## FIGURE 9-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 9.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

#### 9.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF following any such change in Operating mode.

## 9.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M<3:0>. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 9-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 9-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON     | ;Turn CCP module off    |
|-------|-------------|-------------------------|
| MOVLW | NEW_CAPT_PS | ;Load the W reg with    |
|       |             | ; the new prescaler     |
|       |             | ; mode value and CCP ON |
| MOVWF | CCP1CON     | ;Load CCP1CON with this |
|       |             | ; value                 |

## 9.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RB3/CCP1 pin is:

- Driven high
- Driven low
- · Remains unchanged

The action on the pin is based on the value of control bits CCP1M<3:0> (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

FIGURE 9-2: C

#### COMPARE MODE OPERATION BLOCK DIAGRAM



#### FIGURE 12-5: ASYNCHRONOUS RECEPTION WITH ADDRESS DETECT

| RB1/RX/DT (Pin)Startbit                              | bit 0 bit 1 5 bit 8 Stop                                         | Start bit 0 bit 8       | Stop         |            |               |
|------------------------------------------------------|------------------------------------------------------------------|-------------------------|--------------|------------|---------------|
| RCV Shift Reg                                        |                                                                  |                         |              | (          |               |
| RCV Buffer Reg                                       | bit 8 = 0, Data Byte                                             | bit 8 = 1, Address Byte | Word 1       |            |               |
| Read RCV<br>Buffer Reg<br>RCREG                      |                                                                  | <u></u>                 | RCREG        | <u> </u>   | ſ)            |
| RCIF<br>(interrupt flag)                             |                                                                  | <u></u>                 |              |            | ¥             |
| ADEN = 1 <sup>(1)</sup><br>(Address Match<br>Enable) | <u> </u>                                                         | <u>_</u>                | <u>:</u>     | <u> </u>   | <u>'1'</u>    |
| Ũ                                                    | agram shows a data byte follov<br>er) because ADEN = 1 and bit ( | ,                       | data byte is | not read i | nto the RCREG |

#### FIGURE 12-6: ASYNCHRONOUS RECEPTION WITH ADDRESS BYTE FIRST



## FIGURE 12-7: ASYNCHRONOUS RECEPTION WITH ADDRESS BYTE FIRST FOLLOWED BY VALID DATA BYTE

| RB1/RX/DT (pir                                               | n) Start<br>bit bit 0 / bit 1 / 5 / bit 8 / Stop bit bit 0 / 5 / bit 8 / Stop bit                                                                                                                                                                                                                                           |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCV Shift<br>Reg —<br>RCV Buffer R<br>Read RCV<br>Buffer Reg |                                                                                                                                                                                                                                                                                                                             |
| RCREG<br>RCIF<br>(Interrupt Flag                             |                                                                                                                                                                                                                                                                                                                             |
| ADEN<br>(Address Mat<br>Enable)                              |                                                                                                                                                                                                                                                                                                                             |
| Note:                                                        | This timing diagram shows an address byte followed by an data byte. The data byte is read into the RCREG (Receive Buffer) because ADEN was updated after an address match, and was cleared to a '0', so the contents of the Receive Shift Register (RSR) are read into the Receive Buffer regardless of the value of bit 8. |

## 12.4 USART Synchronous Master Mode

In Synchronous Master mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition enable bit SPEN (RCSTA<7>) is set in order to configure the RB2/TX/CK and RB1/RX/DT I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTA<7>).

#### 12.4.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 12-1. The heart of the transmitter is the Transmit (serial) Shift Register (TSR). The shift register obtains its data from the read/write transmit buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one Tcycle), the TXREG is empty and interrupt bit, TXIF (PIR1<4>) is set. The interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory so it is not available to the user.

Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the CK line. Data out is stable around the falling edge of the synchronous clock (Figure 12-8). The transmission can also be started by first loading the TXREG register and then setting bit TXEN (Figure 12-9). This is advantageous when slow baud rates are selected, since the BRG is kept in Reset when bits TXEN, CREN and SREN are clear. Setting enable bit TXEN will start the BRG, creating a shift clock immediately. Normally, when transmission is first started, the TSR register is empty, so a transfer to the TXREG register will result in an immediate transfer to TSR resulting in an empty TXREG. Back-to-back transfers are possible.

Clearing enable bit TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The DT and CK pins will revert to highimpedance. If either bit CREN or bit SREN is set during a transmission, the transmission is aborted and the DT pin reverts to a high-impedance state (for a reception). The CK pin will remain an output if bit CSRC is set (internal clock). The transmitter logic however is not reset although it is disconnected from the pins. In order to reset the transmitter, the user has to clear bit TXEN. If bit SREN is set (to interrupt an on-going transmission and receive a single word), then after the single word is received, bit SREN will be cleared and the serial port will revert back to transmitting since bit TXEN is still set. The DT line will immediately switch from high-impedance Receive mode to transmit and start driving. To avoid this, bit TXEN should be cleared.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to bit TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG can result in an immediate transfer of the data to the TSR register (if the TSR is empty). If the TSR was empty and the TXREG was written before writing the "new" TX9D, the "present" value of bit TX9D is loaded.

Follow these steps when setting up a Synchronous Master Transmission:

- 1. TRISB<1> and TRISB<2> should both be set to '1' to configure the RB1/RX/DT and RB2/TX/CK pins as inputs. Output drive, when required, is controlled by the peripheral circuitry.
- Initialize the SPBRG register for the appropriate baud rate (Section 12.1 "USART Baud Rate Generator (BRG)").
- 3. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 4. If interrupts are desired, then set enable bit TXIE.
- 5. If 9-bit transmission is desired, then set bit TX9.
- 6. Enable the transmission by setting bit TXEN.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 8. Start each transmission by loading data to the TXREG register.



## 12.5 USART Synchronous Slave Mode

Synchronous Slave mode differs from the Master mode in the fact that the shift clock is supplied externally at the RB2/TX/CK pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in Sleep mode. Slave mode is entered by clearing bit CSRC (TXSTA<7>).

#### 12.5.1 USART SYNCHRONOUS SLAVE TRANSMIT

The operation of the Synchronous Master and Slave modes are identical except in the case of the Sleep mode.

If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- a) The first word will immediately transfer to the TSR register and transmit.
- b) The second word will remain in TXREG register.
- c) Flag bit TXIF will not be set.
- d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set.
- e) If enable bit TXIE is set, the interrupt will wake the chip from Sleep and if the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

Follow these steps when setting up a Synchronous Slave Transmission:

- 1. TRISB<1> and TRISB<2> should both be set to '1' to configure the RB1/RX/DT and RB2/TX/CK pins as inputs. Output drive, when required, is controlled by the peripheral circuitry.
- Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC.
- 3. Clear bits CREN and SREN.
- 4. If interrupts are desired, then set enable bit TXIE.
- 5. If 9-bit transmission is desired, then set bit TX9.
- 6. Enable the transmission by setting enable bit TXEN.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 8. Start transmission by loading data to the TXREG register.

## 13.1 EEADR

The PIC16F648A EEADR register addresses 256 bytes of data EEPROM. All eight bits in the register (EEADR<7:0>) are required.

The PIC16F627A/628A EEADR register addresses only the first 128 bytes of data EEPROM so only seven of the eight bits in the register (EEADR<6:0>) are required. The upper bit is address decoded. This means that this bit should always be '0' to ensure that the address is in the 128 byte memory space.

## 13.2 EECON1 and EECON2 Registers

EECON1 is the control register with four low order bits physically implemented. The upper-four bits are non-existent and read as '0's.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a  $\overline{\text{MCLR}}$  Reset or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDATA and EEADR registers.

Interrupt flag bit EEIF in the PIR1 register is set when write is complete. This bit must be cleared in software.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence.

#### REGISTER 13-3: EECON1 – EEPROM CONTROL REGISTER 1 (ADDRESS: 9Ch)

| U-0   | U-0 | U-0 | U-0 | R/W-x | R/W-0 | ,<br>R/S-0 | R/S-0 |
|-------|-----|-----|-----|-------|-------|------------|-------|
| 0-0   | 0-0 | 0-0 | 0-0 | 1     | -     |            |       |
| —     | —   |     | —   | WRERR | WREN  | WR         | RD    |
| bit 7 |     |     |     |       |       |            | bit 0 |

| bit 7-4 | Unimplemented: Read as '0'                                                                                                                                                                                             |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3   | WRERR: EEPROM Error Flag bit                                                                                                                                                                                           |
|         | <ul> <li>1 = A write operation is prematurely terminated (any MCLR Reset, any WDT Reset during<br/>normal operation or BOR Reset)</li> <li>a The write operation completed</li> </ul>                                  |
|         | 0 = The write operation completed                                                                                                                                                                                      |
| bit 2   | WREN: EEPROM Write Enable bit                                                                                                                                                                                          |
|         | <ul> <li>1 = Allows write cycles</li> <li>0 = Inhibits write to the data EEPROM</li> </ul>                                                                                                                             |
| bit 1   | WR: Write Control bit                                                                                                                                                                                                  |
|         | <ul> <li>1 = initiates a write cycle. (The bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.</li> <li>0 = Write cycle to the data EEPROM is complete</li> </ul> |
| bit 0   | RD: Read Control bit                                                                                                                                                                                                   |
|         | <ul> <li>1 = Initiates an EEPROM read (read takes one cycle. RD is cleared in hardware. The RD bit<br/>can only be set (not cleared) in software).</li> </ul>                                                          |
|         | 0 = Does not initiate an EEPROM read                                                                                                                                                                                   |
|         | [· ·                                                                                                                                                                                                                   |
|         | Legend:                                                                                                                                                                                                                |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented I  | bit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

| Mnem     | onic, | Description                  |                  | 14-Bit Opcode |      |      | Status | Netze    |         |
|----------|-------|------------------------------|------------------|---------------|------|------|--------|----------|---------|
| Operands |       | Description                  |                  | MSb           |      |      | LSb    | Affected | Notes   |
|          |       | BYTE-ORIENTED FILE REG       | ISTER OPER       | RATION        | IS   |      |        |          |         |
| ADDWF    | f, d  | Add W and f                  | 1                | 00            | 0111 | dfff | ffff   | C,DC,Z   | 1, 2    |
| ANDWF    | f, d  | AND W with f                 | 1                | 00            | 0101 | dfff | ffff   | Z        | 1, 2    |
| CLRF     | f     | Clear f                      | 1                | 00            | 0001 | lfff | ffff   | Z        | 2       |
| CLRW     | _     | Clear W                      | 1                | 00            | 0001 | 0xxx | xxxx   | Z        |         |
| COMF     | f, d  | Complement f                 | 1                | 00            | 1001 | dfff | ffff   | Z        | 1, 2    |
| DECF     | f, d  | Decrement f                  | 1                | 00            | 0011 | dfff | ffff   | Z        | 1, 2    |
| DECFSZ   | f, d  | Decrement f, Skip if 0       | 1 <sup>(2)</sup> | 00            | 1011 | dfff | ffff   |          | 1, 2, 3 |
| INCF     | f, d  | Increment f                  | 1                | 00            | 1010 | dfff | ffff   | Z        | 1, 2    |
| INCFSZ   | f, d  | Increment f, Skip if 0       | 1 <sup>(2)</sup> | 00            | 1111 | dfff | ffff   |          | 1, 2, 3 |
| IORWF    | f, d  | Inclusive OR W with f        | 1                | 00            | 0100 | dfff | ffff   | Z        | 1, 2    |
| MOVF     | f, d  | Move f                       | 1                | 00            | 1000 | dfff | ffff   | Z        | 1, 2    |
| MOVWF    | f     | Move W to f                  | 1                | 00            | 0000 | lfff | ffff   |          |         |
| NOP      | —     | No Operation                 | 1                | 00            | 0000 | 0xx0 | 0000   |          |         |
| RLF      | f, d  | Rotate Left f through Carry  | 1                | 00            | 1101 | dfff | ffff   | С        | 1, 2    |
| RRF      | f, d  | Rotate Right f through Carry | 1                | 00            | 1100 | dfff | ffff   | С        | 1, 2    |
| SUBWF    | f, d  | Subtract W from f            | 1                | 00            | 0010 | dfff | ffff   | C,DC,Z   | 1, 2    |
| SWAPF    | f, d  | Swap nibbles in f            | 1                | 00            | 1110 | dfff | ffff   |          | 1, 2    |
| XORWF    | f, d  | Exclusive OR W with f        | 1                | 00            | 0110 | dfff | ffff   | Z        | 1, 2    |
|          |       | BIT-ORIENTED FILE REGI       | STER OPER        | ATIONS        | 3    |      |        |          |         |
| BCF      | f, b  | Bit Clear f                  | 1                | 01            | 00bb | bfff | ffff   |          | 1, 2    |
| BSF      | f, b  | Bit Set f                    | 1                | 01            | 01bb | bfff | ffff   |          | 1, 2    |
| BTFSC    | f, b  | Bit Test f, Skip if Clear    | 1 <sup>(2)</sup> | 01            | 10bb | bfff | ffff   |          | 3       |
| BTFSS    | f, b  | Bit Test f, Skip if Set      | 1 <sup>(2)</sup> | 01            | 11bb | bfff | ffff   |          | 3       |
|          |       | LITERAL AND CONTRO           | OL OPERATIO      | ONS           |      |      |        |          |         |
| ADDLW    | k     | Add literal and W            | 1                | 11            | 111x | kkkk | kkkk   | C,DC,Z   |         |
| ANDLW    | k     | AND literal with W           | 1                | 11            | 1001 | kkkk | kkkk   | Z        |         |
| CALL     | k     | Call subroutine              | 2                | 10            | 0kkk | kkkk | kkkk   |          |         |
| CLRWDT   | _     | Clear Watchdog Timer         | 1                | 00            | 0000 | 0110 | 0100   | TO,PD    |         |
| GOTO     | k     | Go to address                | 2                | 10            | 1kkk | kkkk | kkkk   |          |         |
| IORLW    | k     | Inclusive OR literal with W  | 1                | 11            | 1000 | kkkk | kkkk   | Z        |         |
| MOVLW    | k     | Move literal to W            | 1                | 11            | 00xx | kkkk | kkkk   |          |         |
| RETFIE   | _     | Return from interrupt        | 2                | 00            | 0000 | 0000 | 1001   |          |         |
| RETLW    | k     | Return with literal in W     | 2                | 11            | 01xx | kkkk | kkkk   |          |         |
| RETURN   | _     | Return from Subroutine       | 2                | 00            | 0000 | 0000 | 1000   | <u> </u> |         |
| SLEEP    | _     | Go into Standby mode         | 1                | 00            | 0000 | 0110 | 0011   | TO,PD    |         |
| SUBLW    | k     | Subtract W from literal      | 1                | 11            | 110x | kkkk | kkkk   | C,DC,Z   |         |
| XORLW    | k     | Exclusive OR literal with W  | 1                | 11            | 1010 | kkkk | kkkk   | Z        |         |

#### TABLE 15-2: PIC16F627A/628A/648A INSTRUCTION SET

**Note** 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

1

CLRF

REG1 **Before Instruction** 

After Instruction

Ζ

REG1 = 0x5A

REG1 = 0x00= 1

Cycles:

Example

| BTFSS Bit Test f, Skip if Set                                                                                               |                                                                                                                                                                                                                                    | CALL             | Call Subroutine                                                                                                                                                                                                                    |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:                                                                                                                     | [ <i>label</i> ] BTFSS f,b                                                                                                                                                                                                         | Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                            |  |  |  |
| Operands:                                                                                                                   | $0 \le f \le 127$                                                                                                                                                                                                                  | Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                               |  |  |  |
|                                                                                                                             | 0 ≤ b < 7                                                                                                                                                                                                                          | Operation:       | (PC)+ 1 $\rightarrow$ TOS,                                                                                                                                                                                                         |  |  |  |
| Operation:                                                                                                                  | skip if (f <b>) = 1</b>                                                                                                                                                                                                            |                  | $k \rightarrow PC < 10:0>,$                                                                                                                                                                                                        |  |  |  |
| Status Affected:                                                                                                            | None                                                                                                                                                                                                                               |                  | $(PCLATH<4:3>) \rightarrow PC<12:11>$                                                                                                                                                                                              |  |  |  |
| Encoding:                                                                                                                   | 01 11bb bfff ffff                                                                                                                                                                                                                  | Status Affected: | None                                                                                                                                                                                                                               |  |  |  |
| Description:                                                                                                                | If bit 'b' in register 'f' is '1', then                                                                                                                                                                                            | Encoding:        | 10 0kkk kkkk kkkk                                                                                                                                                                                                                  |  |  |  |
|                                                                                                                             | the next instruction is skipped.<br>If bit 'b' is '1', then the next<br>instruction fetched during the<br>current instruction execution, is<br>discarded and a NOP is executed<br>instead, making this a two-cycle<br>instruction. | Description:     | Call Subroutine. First, return<br>address (PC + 1) is pushed onto<br>the stack. The eleven bit imme-<br>diate address is loaded into PC<br>bits <10:0>. The upper bits of<br>the PC are loaded from<br>PCLATH. CALL is a two-cycle |  |  |  |
| Words:                                                                                                                      | 1                                                                                                                                                                                                                                  | \A/a asla -      | instruction.                                                                                                                                                                                                                       |  |  |  |
| Cycles:                                                                                                                     | 1(2)                                                                                                                                                                                                                               | Words:           | 1                                                                                                                                                                                                                                  |  |  |  |
| <u>Example</u>                                                                                                              | HERE BTFSS REG1                                                                                                                                                                                                                    | Cycles:          | 2                                                                                                                                                                                                                                  |  |  |  |
| FALSE GOTO PROCESS_CODE<br>TRUE •<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>• |                                                                                                                                                                                                                                    | Example          | HERE CALL THERE<br>Before Instruction<br>PC = Address HERE<br>After Instruction<br>PC = Address THERE<br>TOO                                                                                                                       |  |  |  |
|                                                                                                                             | After Instruction                                                                                                                                                                                                                  |                  | TOS = Address HERE+1                                                                                                                                                                                                               |  |  |  |
|                                                                                                                             | if FLAG<1> = 0,<br>PC = address FALSE                                                                                                                                                                                              |                  |                                                                                                                                                                                                                                    |  |  |  |
|                                                                                                                             | if FLAG<1> = 1,                                                                                                                                                                                                                    | CLRF             | Clear f                                                                                                                                                                                                                            |  |  |  |
|                                                                                                                             | PC = address TRUE                                                                                                                                                                                                                  | Syntax:          | [ <i>label</i> ] CLRF f                                                                                                                                                                                                            |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Operands:        | $0 \le f \le 127$                                                                                                                                                                                                                  |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Operation:       | $00h \rightarrow (f)$                                                                                                                                                                                                              |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    |                  | $1 \rightarrow Z$                                                                                                                                                                                                                  |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Status Affected: | Z                                                                                                                                                                                                                                  |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Encoding:        | 00 0001 1fff ffff                                                                                                                                                                                                                  |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Description:     | The contents of register 'f' are cleared and the Z bit is set.                                                                                                                                                                     |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                    | Words:           | 1                                                                                                                                                                                                                                  |  |  |  |

| IORLW            | Inclusive OR Literal with W                                                                                              |     |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
| Syntax:          | [label] IORLW k                                                                                                          |     |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                        |     |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                             |     |  |  |  |
| Status Affected: | Z                                                                                                                        |     |  |  |  |
| Encoding:        | 11 1000 kkkk k                                                                                                           | kkk |  |  |  |
| Description:     | The contents of the W register is<br>OR'ed with the eight-bit literal<br>'k'. The result is placed in the W<br>register. |     |  |  |  |
| Words:           | 1                                                                                                                        |     |  |  |  |
| Cycles:          | 1                                                                                                                        |     |  |  |  |
| Example          | IORLW 0x35                                                                                                               |     |  |  |  |
|                  | Before Instruction<br>W = 0x9A<br>After Instruction<br>W = 0xBF<br>Z = 0                                                 |     |  |  |  |
| IORWF            | Inclusive OR W with f                                                                                                    |     |  |  |  |

| MOVLW            | Move Literal to W                                                                                   |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                            |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$<br>$k \rightarrow (W)$                                                            |  |  |  |  |  |
| Operation:       |                                                                                                     |  |  |  |  |  |
| Status Affected: | None                                                                                                |  |  |  |  |  |
| Encoding:        | 11 00xx kkkk kkkk                                                                                   |  |  |  |  |  |
| Description:     | The eight bit literal 'k' is loaded<br>into W register. The "don't<br>cares" will assemble as '0's. |  |  |  |  |  |
| Words:           | 1                                                                                                   |  |  |  |  |  |
| Cycles:          | 1                                                                                                   |  |  |  |  |  |
| <u>Example</u>   | MOVLW 0x5A                                                                                          |  |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                                       |  |  |  |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                       |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                                  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                          |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (dest)                                                                                                                                           |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |  |
| Encoding:        | 00 0100 dfff ffff                                                                                                                                                           |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is '0', the result<br>is placed in the W register. If 'd'<br>is '1', the result is placed back in<br>register 'f'. |  |  |  |  |
| Words:           | 1                                                                                                                                                                           |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                           |  |  |  |  |
| Example          | IORWF REG1, 0                                                                                                                                                               |  |  |  |  |
|                  | Before Instruction<br>REG1 = 0x13<br>W = 0x91<br>After Instruction<br>REG1 = 0x13<br>W = 0x93<br>Z = 1                                                                      |  |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                        |  |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Encoding:        | 00 1000 dfff ffff                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Description:     | The contents of register 'f' is<br>moved to a destination<br>dependent upon the status of<br>'d'. If $d = 0$ , destination is W<br>register. If $d = 1$ , the destination<br>is file register f itself. $d = 1$ is<br>useful to test a file register since<br>status flag Z is affected. |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Example          | MOVF REG1, 0                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|                  | After Instruction<br>W= value in REG1 register<br>Z = 1                                                                                                                                                                                                                                  |  |  |  |  |  |

| RETLW             | Return with Literal in W                                                                                                                                                               | RLF               | Rotate Left f through Carry                                                                                                                                                                                          |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:           | [ <i>label</i> ] RETLW k                                                                                                                                                               | Syntax:           | [ <i>label</i> ] RLF f,d                                                                                                                                                                                             |  |  |
| Operands:         | $0 \le k \le 255$                                                                                                                                                                      | Operands:         | $0 \leq f \leq 127$                                                                                                                                                                                                  |  |  |
| Operation:        | $k \rightarrow (W);$                                                                                                                                                                   |                   | d ∈ [0,1]                                                                                                                                                                                                            |  |  |
|                   | $TOS \rightarrow PC$                                                                                                                                                                   | Operation:        | See description below                                                                                                                                                                                                |  |  |
| Status Affected:  | None                                                                                                                                                                                   | Status Affected:  | С                                                                                                                                                                                                                    |  |  |
| Encoding:         | 11 01xx kkkk kkkk                                                                                                                                                                      | Encoding:         | 00 1101 dfff ffff                                                                                                                                                                                                    |  |  |
| Description:      | The W register is loaded with<br>the eight-bit literal 'k'. The<br>program counter is loaded from<br>the top of the stack (the return<br>address). This is a two-cycle<br>instruction. | Description:      | The contents of register 'f' are<br>rotated one bit to the left through<br>the Carry Flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is stored<br>back in register 'f'. |  |  |
| Words:            | 1                                                                                                                                                                                      |                   |                                                                                                                                                                                                                      |  |  |
| Cycles:           | 2                                                                                                                                                                                      | Marda.            | 1                                                                                                                                                                                                                    |  |  |
| Example           | CALL TABLE;W contains table                                                                                                                                                            | Words:<br>Cycles: | 1                                                                                                                                                                                                                    |  |  |
|                   | ;offset value<br>• ;W now has table value                                                                                                                                              | Example           | RLF REG1, 0                                                                                                                                                                                                          |  |  |
| TABLE             | <pre>ADDWF PC;W = offset RETLW k1;Begin table RETLW k2;  RETLW kn; End of table Before Instruction W = 0x07 After Instruction W = value of k8</pre>                                    | <u>Enumpro</u>    | Before Instruction<br>REG1=1110 0110<br>C = 0<br>After Instruction<br>REG1=1110 0110<br>W = 1100 1100<br>C = 1                                                                                                       |  |  |
| RETURN<br>Syntax: | Return from Subroutine                                                                                                                                                                 |                   |                                                                                                                                                                                                                      |  |  |

| Syntax:          | [ label ]                                                                                                                                                  | RETU                 | RN |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----|--|--|
| Operands:        | None                                                                                                                                                       |                      |    |  |  |
| Operation:       | TOS $\rightarrow$                                                                                                                                          | $TOS \rightarrow PC$ |    |  |  |
| Status Affected: | None                                                                                                                                                       |                      |    |  |  |
| Encoding:        | 00 0000 0000 1000                                                                                                                                          |                      |    |  |  |
| Description:     | Return from subroutine. The<br>stack is POPed and the top of<br>the stack (TOS) is loaded into<br>the program counter. This is a<br>two-cycle instruction. |                      |    |  |  |
| Words:           | 1                                                                                                                                                          |                      |    |  |  |
| Cycles:          | 2                                                                                                                                                          |                      |    |  |  |
| Example          | RETURN                                                                                                                                                     |                      |    |  |  |
|                  | After Interrupt<br>PC = TOS                                                                                                                                |                      |    |  |  |

| XORLW                       | Exclusive OR Literal with W                                                                                                | XORWF                               |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Syntax:                     | [ <i>label</i> ] XORLW k                                                                                                   | Syntax:                             |
| Operands:                   | $0 \le k \le 255$                                                                                                          | Operands:                           |
| Operation:                  | (W) .XOR. $k \rightarrow (W)$                                                                                              |                                     |
| Status Affected:            | Z                                                                                                                          | Operation:                          |
| Encoding:                   | 11 1010 kkkk kkkk                                                                                                          | Status Affected:                    |
| Description:                | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. | Encoding:<br>Description:           |
| Words:                      | 1                                                                                                                          |                                     |
| Cycles:<br><u>Example</u> : | 1<br>XORLW  0xAF<br>Before Instruction<br>W = 0xB5<br>After Instruction<br>W = 0x1A                                        | Words:<br>Cycles:<br><u>Example</u> |

| RWF Exclusive OR W with f |                                                                                                                                                                                 |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| vntax:                    | [ label ] XORWF f,d                                                                                                                                                             |  |  |  |
| perands:                  | $0 \le f \le 127$                                                                                                                                                               |  |  |  |
|                           | d ∈ [0,1]                                                                                                                                                                       |  |  |  |
| peration:                 | (W) .XOR. (f) $\rightarrow$ (dest)                                                                                                                                              |  |  |  |
| tatus Affected:           | Z                                                                                                                                                                               |  |  |  |
| ncoding:                  | 00 0110 dfff ffff                                                                                                                                                               |  |  |  |
| escription:               | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |
| /ords:                    | 1                                                                                                                                                                               |  |  |  |
| ycles:                    | 1                                                                                                                                                                               |  |  |  |
| <u>xample</u>             | XORWF REG1, 1                                                                                                                                                                   |  |  |  |
|                           | Before Instruction                                                                                                                                                              |  |  |  |
|                           | REG1 = 0xAF<br>W = 0xB5                                                                                                                                                         |  |  |  |
|                           | After Instruction                                                                                                                                                               |  |  |  |
|                           | REG1 = 0x1A $W = 0xB5$                                                                                                                                                          |  |  |  |

## 16.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows<sup>®</sup> programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

## 16.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

## 16.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 17.1 DC Characteristics: PIC16F627A/628A/648A (Industrial, Extended) PIC16LF627A/628A/648A (Industrial)

| <b>PIC16L</b><br>(Industri             |      | 628A/648A                                     | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le Ta \le +85^{\circ}C$ for industrial                                                          |      |      |       |                                                                                                                                                                            |  |
|----------------------------------------|------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                        |      |                                               | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le Ta \le +85^{\circ}C$ for industrial and $-40^{\circ}C \le Ta \le +125^{\circ}C$ for extended |      |      |       |                                                                                                                                                                            |  |
| Param<br>No. Sym Characteristic/Device |      |                                               | Min                                                                                                                                                                                         | Тур† | Мах  | Units | Conditions                                                                                                                                                                 |  |
|                                        | Vdd  | Supply Voltage                                |                                                                                                                                                                                             |      |      |       |                                                                                                                                                                            |  |
| D001                                   |      | PIC16LF627A/628A/648A                         | 2.0                                                                                                                                                                                         |      | 5.5  | V     |                                                                                                                                                                            |  |
|                                        |      | PIC16F627A/628A/648A                          | 3.0                                                                                                                                                                                         | _    | 5.5  | V     |                                                                                                                                                                            |  |
| D002                                   | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>  | —                                                                                                                                                                                           | 1.5* | _    | V     | Device in Sleep mode                                                                                                                                                       |  |
| D003                                   | VPOR | VDD Start Voltage<br>to ensure Power-on Reset | _                                                                                                                                                                                           | Vss  | _    | V     | See Section 14.4 "Power-<br>on Reset (POR), Power-up<br>Timer (PWRT), Oscillator<br>Start-up Timer (OST) and<br>Brown-out Reset<br>(BOR)"on Power-on Reset<br>for details  |  |
| D004                                   | SVDD | VDD Rise Rate<br>to ensure Power-on Reset     | 0.05*                                                                                                                                                                                       | _    | _    | V/ms  | See Section 14.4 "Power-<br>on Reset (POR), Power-up<br>Timer (PWRT), Oscillator<br>Start-up Timer (OST) and<br>Brown-out Reset (BOR)"<br>on Power-on Reset for<br>details |  |
| D005                                   | VBOR | Brown-out Reset Voltage                       | 3.65                                                                                                                                                                                        | 4.0  | 4.35 | V     | BOREN configuration bit is set                                                                                                                                             |  |
|                                        |      |                                               | 3.65                                                                                                                                                                                        | 4.0  | 4.4  | V     | BOREN configuration bit is<br>set, Extended                                                                                                                                |  |

Legend: Rows with standard voltage device data only are shaded for improved readability.

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

| Parameter<br>No. | Sym     | Characteristic                | Min  | Тур | Max  | Units | Conditions                                                                                                                                                              |
|------------------|---------|-------------------------------|------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F10              | Fiosc   | Oscillator Center frequency   | _    | 4   | _    | MHz   |                                                                                                                                                                         |
| F13              | ∆losc   | Oscillator Accuracy           | 3.96 | 4   | 4.04 | MHz   | VDD = 3.5 V, 25°C                                                                                                                                                       |
|                  |         |                               | 3.92 | 4   | 4.08 | MHz   | $2.0V \le VDD \le 5.5V$<br>$0^{\circ}C \le TA \le +85^{\circ}C$                                                                                                         |
|                  |         |                               | 3.80 | 4   | 4.20 | MHz   | $\begin{array}{l} 2.0V \leq VDD \leq 5.5V \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (IND)} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (EXT)} \end{array}$ |
| F14 <sup>*</sup> | TIOSCST | Oscillator Wake-up from Sleep |      | 6   | 8    | μS    | VDD = 2.0V, -40°C to +85°C                                                                                                                                              |
|                  |         | start-up time                 |      | 4   | 6    | μS    | VDD = 3.0V, -40°C to +85°C                                                                                                                                              |
|                  |         |                               |      | 3   | 5    | μS    | VDD = 5.0V, -40°C to +85°C                                                                                                                                              |

TABLE 17-5: PRECISION INTERNAL OSCILLATOR PARAMETERS

Legend: TBD = To Be Determined.

\* Characterized but not tested.



#### FIGURE 17-5: CLKOUT AND I/O TIMING

## APPENDIX A: DATA SHEET REVISION HISTORY

## **Revision A**

This is a new data sheet.

## **Revision B**

Revised 28-Pin QFN Pin Diagram Revised Figure 5-4 Block Diagram Revised Register 7-1 TMR1ON Revised Example 13-4 Data EEPROM Refresh Routine Revised Instruction Set SUBWF, Example 1 Revised DC Characteristics 17-2 and 17-3 Revised Tables 17-4 and 17-6 Corrected Table and Figure numbering in Section 17.0

## **Revision C**

General revisions throughout. Revisions to Section 14.0 – Special Features of the CPU. Section 18, modified graphs.

## **Revision D**

Revise Example 13-2, Data EEPROM Write Revise Sections 17.2, Param No. D020 and 17.3, Param No. D020E Revise Section 18.0 graphs

## **Revision E**

Section 19.0 Packaging Information: Replaced package drawings and added note.

## Revision F (03/2007)

Replaced Package Drawings (Rev. AM); Replaced Development Support Section; Revised Product ID System.

## Revision G (10/2009)

Corrected 28-lead QFN Package in Section 19.1.

## APPENDIX B: DEVICE DIFFERENCES

The differences between the PIC16F627A/628A/648A devices listed in this data sheet are shown in Table B-1.

| TABLE B-1: DEVICE DIFFERENCES |
|-------------------------------|
|-------------------------------|

|            | Memory           |             |                |  |
|------------|------------------|-------------|----------------|--|
| Device     | Flash<br>Program | RAM<br>Data | EEPROM<br>Data |  |
| PIC16F627A | 1024 x 14        | 224 x 8     | 128 x 8        |  |
| PIC16F628A | 2048 x 14        | 224 x 8     | 128 x 8        |  |
| PIC16F648A | 4096 x 14        | 256 x 8     | 256 x 8        |  |

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com

## **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:      | Technical Publications Manager                                             | Total Pages Sent                                       |  |  |  |
|----------|----------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| RE:      | Reader Response                                                            |                                                        |  |  |  |
| From     | n: Name                                                                    |                                                        |  |  |  |
|          | Company                                                                    |                                                        |  |  |  |
|          | Address                                                                    |                                                        |  |  |  |
|          | City / State / ZIP / Country                                               |                                                        |  |  |  |
|          | Telephone: ()                                                              | FAX: ()                                                |  |  |  |
| Appli    | ication (optional):                                                        |                                                        |  |  |  |
| Wou      | ld you like a reply?YN                                                     |                                                        |  |  |  |
| Devi     | ce: PIC16F627A/628A/648A                                                   | Literature Number: DS40044G                            |  |  |  |
| Ques     | stions:                                                                    |                                                        |  |  |  |
| 1. V     | What are the best features of this do                                      | cument?                                                |  |  |  |
|          |                                                                            |                                                        |  |  |  |
|          |                                                                            |                                                        |  |  |  |
| 2. H     | How does this document meet your l                                         | hardware and software development needs?               |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| 3. E     | Do you find the organization of this document easy to follow? If not, why? |                                                        |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| 4. V     | What additions to the document do y                                        | ou think would enhance the structure and subject?      |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| -        |                                                                            |                                                        |  |  |  |
| 5. V     | What deletions from the document c                                         | ould be made without affecting the overall usefulness? |  |  |  |
|          |                                                                            |                                                        |  |  |  |
| -        |                                                                            |                                                        |  |  |  |
| 6. I     | s there any incorrect or misleading i                                      | nformation (what and where)?                           |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| -<br>7 ' | low would you improve this desures                                         | ant?                                                   |  |  |  |
| 7. F     | low would you improve this docume                                          | ant (                                                  |  |  |  |
| _        |                                                                            |                                                        |  |  |  |
| -        |                                                                            |                                                        |  |  |  |

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | x <u>/xx xxx</u>                                                                                                                                                                                                                                                                      | Examples:                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Temperature<br>RangePackage<br>Pattern<br>RangePIC16F627A/628A/648A:Standard VDD range 3.0V to<br>5.5VPIC16F627A/628A/648AT:VDD range 3.0V to 5.5V<br>(Tape and Reel)PIC16LF627A/628A/648A:VDD range 2.0V to 5.5V<br>PIC16LF627A/628A/648AT:VDD range 2.0V to 5.5V<br>(Tape and Reel) | <ul> <li>a) PIC16F627A - E/P 301 = Extended<br/>Temp.,<br/>PDIP package, 20 MHz, normal VDD lim-<br/>its, QTP pattern #301.</li> <li>b) PIC16LF627A - I/SO = Industrial Temp.,<br/>SOIC package, 20 MHz, extended VDD<br/>limits.</li> </ul> |
| Temperature<br>Range: | $I = -40^{\circ}C$ to $+85^{\circ}C$<br>$E = -40^{\circ}C$ to $+125^{\circ}C$                                                                                                                                                                                                         |                                                                                                                                                                                                                                              |
| Package:              | P = PDIP<br>SO = SOIC (Gull Wing, 7.50 mm body)<br>SS = SSOP (5.30 mm<br>ML = QFN (28 Lead)                                                                                                                                                                                           |                                                                                                                                                                                                                                              |