



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            |                                                                           |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 18-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f648a-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





#### FIGURE 5-5: BLO<u>CK DIA</u>GRAM OF THE RA5/MCLR/VPP PIN





#### BLOCK DIAGRAM OF RA6/OSC2/CLKOUT PIN







| TABLE 0 0. 10           |          |            |                          |                                                                                                                                                 |
|-------------------------|----------|------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                    | Function | Input Type | Output<br>Type           | Description                                                                                                                                     |
| RB0/INT                 | RB0      | TTL        | CMOS                     | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                   |
|                         | INT      | ST         | _                        | External interrupt                                                                                                                              |
| RB1/RX/DT               | RB1      | TTL        | CMOS                     | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                   |
|                         | RX       | ST         | -                        | USART Receive Pin                                                                                                                               |
|                         | DT       | ST         | CMOS                     | Synchronous data I/O                                                                                                                            |
| RB2/TX/CK               | RB2      | TTL        | CMOS                     | Bidirectional I/O port                                                                                                                          |
|                         | ТΧ       | —          | CMOS                     | USART Transmit Pin                                                                                                                              |
|                         | СК       | ST         | CMOS                     | Synchronous Clock I/O. Can be software programmed for internal weak pull-up.                                                                    |
| RB3/CCP1                | RB3      | TTL        | CMOS                     | Bidirectional I/O port. Can be software programmed for internal weak pull-up.                                                                   |
|                         | CCP1     | ST         | CMOS                     | Capture/Compare/PWM/I/O                                                                                                                         |
| RB4/PGM                 | RB4      | TTL        | CMOS                     | Bidirectional I/O port. Interrupt-on-pin change. Can be software programmed for internal weak pull-up.                                          |
|                         | PGM      | ST         |                          | Low-voltage programming input pin. When low-voltage programming is enabled, the interrupt-on-pin change and weak pull-up resistor are disabled. |
| RB5                     | RB5      | TTL        | CMOS                     | Bidirectional I/O port. Interrupt-on-pin change. Can be software programmed for internal weak pull-up.                                          |
| RB6/T1OSO/T1CKI/<br>PGC | RB6      | TTL        | CMOS                     | Bidirectional I/O port. Interrupt-on-pin change. Can be software programmed for internal weak pull-up.                                          |
|                         | T10S0    | —          | XTAL                     | Timer1 Oscillator Output                                                                                                                        |
|                         | T1CKI    | ST         | _                        | Timer1 Clock Input                                                                                                                              |
|                         | PGC      | ST         | _                        | ICSP <sup>™</sup> Programming Clock                                                                                                             |
| RB7/T1OSI/PGD           | RB7      | TTL        | CMOS                     | Bidirectional I/O port. Interrupt-on-pin change. Can be software programmed for internal weak pull-up.                                          |
|                         | T1OSI    | XTAL       |                          | Timer1 Oscillator Input                                                                                                                         |
|                         | PGD      | ST         | CMOS                     | ICSP Data I/O                                                                                                                                   |
| Legend: O = Out         | put      | CM         | OS = CMOS                | S Output P = Power                                                                                                                              |
| = Not                   | used     |            | = Input                  | ST = Schmitt Trigger Input                                                                                                                      |
| TTL = TTL               | OD       | = Open     | Drain Output AN = Analog |                                                                                                                                                 |

TABLE 5-3:PORTB FUNCTIONS

#### TABLE 5-4:SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4              | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>Resets |
|-----------|--------|--------|--------|--------|--------------------|--------|--------|--------|--------|-----------------|---------------------------------|
| 06h, 106h | PORTB  | RB7    | RB6    | RB5    | RB4 <sup>(1)</sup> | RB3    | RB2    | RB1    | RB0    | xxxx xxxx       | uuuu uuuu                       |
| 86h, 186h | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4             | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111       | 1111 1111                       |
| 81h, 181h | OPTION | RBPU   | INTEDG | TOCS   | TOSE               | PSA    | PS2    | PS1    | PS0    | 1111 1111       | 1111 1111                       |

**Legend:** u = unchanged, x = unknown. Shaded cells are not used for PORTB.

**Note 1:** LVP configuration bit sets RB4 functionality.

#### FIGURE 10-4: ANALOG INPUT MODE



| TABLE 10-1: | <b>REGISTERS ASSOCIATED WITH COMPARATOR MODULE</b> |
|-------------|----------------------------------------------------|
|             |                                                    |

| Address                 | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>Resets |
|-------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 1Fh                     | CMCON  | C2OUT  | C10UT  | C2INV  | C1NV   | CIS    | CM2    | CM1    | CM0    | 0000 0000       | 0000 0000                       |
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON | GIE    | PEIE   | T0IE   | INTE   | RBIE   | TOIF   | INTF   | RBIF   | 0000 000x       | 0000 000u                       |
| 0Ch                     | PIR1   | EEIF   | CMIF   | RCIF   | TXIF   | _      | CCP1IF | TMR2IF | TMR1IF | 0000 -000       | 0000 -000                       |
| 8Ch                     | PIE1   | EEIE   | CMIE   | RCIE   | TXIE   | _      | CCP1IE | TMR2IE | TMR1IE | 0000 -000       | 0000 -000                       |
| 85h                     | TRISA  | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1111 1111       | 1111 1111                       |

**Legend:** x = Unknown, u = Unchanged, - = Unimplemented, read as '0'

NOTES:

| ER 12-2. | RUSIA-                                                                                                                           | RECEIVE                                                                                  | STATUSA                   |              | KUL KEGISI                 |             | KE33. 10           | 1)           |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------|--------------|----------------------------|-------------|--------------------|--------------|--|--|--|
|          | R/W-0                                                                                                                            | R/W-0                                                                                    | R/W-0                     | R/W-0        | R/W-0                      | R-0         | R-0                | R-x          |  |  |  |
|          | SPEN                                                                                                                             | RX9                                                                                      | SREN                      | CREN         | ADEN                       | FERR        | OERR               | RX9D         |  |  |  |
|          | bit 7                                                                                                                            | •                                                                                        | •                         | •            | L                          |             |                    | bit 0        |  |  |  |
|          |                                                                                                                                  |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
| bit 7    | SPEN: Ser                                                                                                                        | rial Port Ena                                                                            | ble bit                   |              |                            |             |                    |              |  |  |  |
|          | (Configure                                                                                                                       | s RB1/RX/D                                                                               | T and RB2/                | TX/CK pins   | as serial port pi          | ns when bit | s TRISB<2          | :1> are set) |  |  |  |
|          | 1 = Serial  <br>0 = Serial                                                                                                       | port enabled                                                                             | 1                         |              |                            |             |                    |              |  |  |  |
| bit 6    | RX9 9-hit                                                                                                                        | Receive En:                                                                              | able bit                  |              |                            |             |                    |              |  |  |  |
| bit 0    | 1 = Selects                                                                                                                      | s 9-bit recen                                                                            | tion                      |              |                            |             |                    |              |  |  |  |
|          | 0 = Selects                                                                                                                      | s 8-bit recep                                                                            | tion                      |              |                            |             |                    |              |  |  |  |
| bit 5    | SREN: Sin                                                                                                                        | gle Receive                                                                              | Enable bit                |              |                            |             |                    |              |  |  |  |
|          | Asynchron                                                                                                                        | ous mode:                                                                                |                           |              |                            |             |                    |              |  |  |  |
|          | Don't ca                                                                                                                         | are                                                                                      | 4                         |              |                            |             |                    |              |  |  |  |
|          | <u>Synchrono</u><br>1 = Ena                                                                                                      | <u>bles single r</u>                                                                     | <u>iaster</u> .<br>eceive |              |                            |             |                    |              |  |  |  |
|          | 0 = Disa                                                                                                                         | ables single                                                                             | receive                   |              |                            |             |                    |              |  |  |  |
|          | This bit                                                                                                                         | is cleared af                                                                            | ter receptio              | n is complet | te.                        |             |                    |              |  |  |  |
|          | Synchrono                                                                                                                        | <u>Synchronous mode - slave</u> :                                                        |                           |              |                            |             |                    |              |  |  |  |
| L:1 4    |                                                                                                                                  | In this mode                                                                             | )<br>                     | I.a. 1a 14   |                            |             |                    |              |  |  |  |
| DIT 4    | GREN: CO                                                                                                                         | ntinuous Re                                                                              | ceive Enab                |              |                            |             |                    |              |  |  |  |
|          | 1 = Ena                                                                                                                          | Asynchronous mode:                                                                       |                           |              |                            |             |                    |              |  |  |  |
|          | 0 = Disa                                                                                                                         | 0 = Disables continuous receive                                                          |                           |              |                            |             |                    |              |  |  |  |
|          | <u>Synchrono</u>                                                                                                                 | Synchronous mode:                                                                        |                           |              |                            |             |                    |              |  |  |  |
|          | 1 = Ena                                                                                                                          | 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)    |                           |              |                            |             |                    |              |  |  |  |
| 1.1.0    |                                                                                                                                  | ables continu                                                                            |                           | 9            |                            |             |                    |              |  |  |  |
| DIT 3    | ADEN: Ad                                                                                                                         | dress Detec                                                                              | t Enable bit              | - ).         |                            |             |                    |              |  |  |  |
|          | Asynchronous mode 9-bit (RX9 = 1):<br>1 = Enables address detection, enable interrupt and load of the receive buffer when RSR<8> |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
|          | is set                                                                                                                           |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
|          | 0 = Disables address detection, all bytes are received, and ninth bit can be used as parity bi                                   |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
|          | Asynchronous mode 8-bit ( $RX9 = 0$ ):                                                                                           |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
|          | Synchrono                                                                                                                        | in this mode                                                                             | ;                         |              |                            |             |                    |              |  |  |  |
|          | Unused                                                                                                                           | in this mode                                                                             | 9                         |              |                            |             |                    |              |  |  |  |
| bit 2    | FERR: Fra                                                                                                                        | FERR: Framing Error bit                                                                  |                           |              |                            |             |                    |              |  |  |  |
|          | 1 = Framin                                                                                                                       | 1 = Framing error (Can be updated by reading RCREG register and receive next valid byte) |                           |              |                            |             |                    |              |  |  |  |
|          | 0 <b>= No fra</b> r                                                                                                              | 0 = No framing error                                                                     |                           |              |                            |             |                    |              |  |  |  |
| bit 1    | OERR: Ov                                                                                                                         | OERR: Overrun Error bit                                                                  |                           |              |                            |             |                    |              |  |  |  |
|          | 1 = Overru<br>0 = No ove                                                                                                         | 1 = Overrun error (Can be cleared by clearing bit CREN)<br>0 = No overrun error          |                           |              |                            |             |                    |              |  |  |  |
| bit 0    | <b>RX9D</b> : 9th                                                                                                                | bit of receiv                                                                            | ed data (Ca               | an be parity | bit)                       |             |                    |              |  |  |  |
|          | Logand                                                                                                                           |                                                                                          |                           |              |                            |             |                    |              |  |  |  |
|          |                                                                                                                                  | bla bit                                                                                  | \\/ - \/                  | Vritabla bit | <b>-</b>   Inima           | lomontad b  | it road oo '       | o,           |  |  |  |
|          |                                                                                                                                  |                                                                                          | vv = v<br>(1) = r         |              | o – Uniinp<br>نo – Diii in |             | $x = Ditio \cdots$ | u<br>nknown  |  |  |  |
|          | -n = value                                                                                                                       | αι ΡΟΚ                                                                                   | 1 = 6                     | DIL IS SEL   |                            | Jeared      | x = dit is u       | IIKIIOWII    |  |  |  |

## 12.2 USART Asynchronous Mode

In this mode, the USART uses standard non-return-tozero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is 8-bit. A dedicated 8-bit baud rate generator is used to derive baud rate frequencies from the oscillator. The USART transmits and receives the LSb first. The USART's transmitter and receiver are functionally independent, but use the same data format and baud rate. The baud rate generator produces a clock either x16 or x64 of the bit shift rate, depending on bit BRGH (TXSTA<2>). Parity is not supported by the hardware, but can be implemented in software (and stored as the ninth data bit). Asynchronous mode is stopped during Sleep.

Asynchronous mode is selected by clearing bit SYNC (TXSTA<4>).

The USART Asynchronous module consists of the following important elements:

- Baud Rate Generator
- Sampling Circuit
- Asynchronous Transmitter
- · Asynchronous Receiver

### 12.2.1 USART ASYNCHRONOUS TRANSMITTER

The USART transmitter block diagram is shown in Figure 12-1. The heart of the transmitter is the Transmit (serial) Shift Register (TSR). The shift register obtains its data from the read/write transmit buffer, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCY), the TXREG register is empty and flag bit TXIF (PIR1<4>) is set. This interrupt can be enabled/ disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicated the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. Status bit TRMT is a read-only bit which is set when the TSR register is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty.

- Note 1: The TSR register is not mapped in data memory so it is not available to the user.
  - 2: Flag bit TXIF is set when enable bit TXEN is set.

Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data and the Baud Rate Generator (BRG) has produced a shift clock (Figure 12-1). The transmission can also be started by first loading the TXREG register and then setting enable bit TXEN. Normally when transmission is first started, the TSR register is empty, so a transfer to the TXREG register will result in an immediate transfer to TSR resulting in an empty TXREG. A back-to-back transfer is thus possible (Figure 12-3). Clearing enable bit TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. As a result the RB2/TX/CK pin will revert to high-impedance.

In order to select 9-bit transmission, transmit bit TX9 (TXSTA<6>) should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG register can result in an immediate transfer of the data to the TSR register (if the TSR is empty). In such a case, an incorrect ninth data bit may be loaded in the TSR register.

### 13.8 Data EEPROM Operation During Code-Protect

When the device is code-protected, the CPU is able to read and write data to the data EEPROM.

#### TABLE 13-1: REGISTERS/BITS ASSOCIATED WITH DATA EEPROM

| Address | Name                  | Bit 7 | Bit 6                            | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0     | Value on<br>Power-on<br>Reset | Value on all<br>other<br>Resets |
|---------|-----------------------|-------|----------------------------------|-------|-------|-------|-------|-------|-----------|-------------------------------|---------------------------------|
| 9Ah     | EEDATA                | EEPRO | EEPROM Data Register             |       |       |       |       |       |           | xxxx xxxx                     | uuuu uuuu                       |
| 9Bh     | EEADR                 | EEPRO | EPROM Address Register xxxx uuuu |       |       |       |       |       | uuuu uuuu |                               |                                 |
| 9Ch     | EECON1                | _     | _                                | _     | _     | WRERR | WREN  | WR    | RD        | x000                          | q000                            |
| 9Dh     | EECON2 <sup>(1)</sup> | EEPRO | EPROM Control Register 2         |       |       |       |       |       |           |                               |                                 |

**Legend:** x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition. Shaded cells are not used by data EEPROM.

**Note 1:** EECON2 is not a physical register.



#### FIGURE 14-6: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

### 14.5 Interrupts

The PIC16F627A/628A/648A has 10 sources of interrupt:

- External Interrupt RB0/INT
- TMR0 Overflow Interrupt
- PORTB Change Interrupts (pins RB<7:4>)
- Comparator Interrupt
- USART Interrupt TX
- USART Interrupt RX
- CCP Interrupt
- TMR1 Overflow Interrupt
- TMR2 Match Interrupt
- Data EEPROM Interrupt

The Interrupt Control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

A Global Interrupt Enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. Individual interrupts can be disabled through their corresponding enable bits in INTCON register. GIE is cleared on Reset.

The "return-from-interrupt" instruction, RETFIE, exits interrupt routine as well as sets the GIE bit, which reenables RB0/INT interrupts.

The INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flag is contained in the special register PIR1. The corresponding interrupt enable bit is contained in special registers PIE1.

When an interrupt is responded to, the GIE is cleared to disable any further interrupt, the return address is pushed into the stack and the PC is loaded with 0004h. Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid RB0/ INT recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs (Figure 14-15). The latency is the same for one or two-cycle instructions. Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid multiple interrupt requests.

Note 1: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

2: When an instruction that clears the GIE bit is executed, any interrupts that were pending for execution in the next cycle are ignored. The CPU will execute a NOP in the cycle immediately following the instruction which clears the GIE bit. The interrupts which were ignored are still pending to be serviced when the GIE bit is set again.



#### FIGURE 14-14: INTERRUPT LOGIC

### 14.13 In-Circuit Debugger

Since in-circuit debugging requires the loss of clock, data and MCLR pins, MPLAB<sup>®</sup> ICD 2 development with an 18-pin device is not practical. A special 28-pin PIC16F648A-ICD device is used with MPLAB ICD 2 to provide separate clock, data and MCLR pins and frees all normally available pins to the user. Debugging of all three versions of the PIC16F627A/628A/648A is supported by the PIC16F648A-ICD.

This special ICD device is mounted on the top of a header and its signals are routed to the MPLAB ICD 2 connector. On the bottom of the header is an 18-pin socket that plugs into the user's target via an 18-pin stand-off connector.

When the ICD pin on the PIC16F648A-ICD device is held low, the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB ICD 2. When the microcontroller has this feature enabled, some of the resources are not available for general use. Table 14-19 shows which features are consumed by the background debugger.

#### TABLE 14-19: DEBUGGER RESOURCES

| I/O pins       | ICDCLK, ICDDATA                     |
|----------------|-------------------------------------|
| Stack          | 1 level                             |
| Program Memory | Address 0h must be NOP<br>300h-3FEh |

The PIC16F648A-ICD device with header is supplied as an assembly. See Microchip Part Number AC162053.

REG1, 7

REG1 = 0x0A

REG1 = 0x8A

Before Instruction

After Instruction

BSF

| BCF              | Bit Clear f                                                         | BTFSC            | Bit Test f, Skip if Clear                                                            |  |  |  |
|------------------|---------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label]BCF f,b                                                      | Syntax:          | [ label ] BTFSC f,b                                                                  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                  |  |  |  |
| Operation:       | $0 \rightarrow (f \le b >)$                                         | Operation:       | skip if (f <b>) = 0</b>                                                              |  |  |  |
| Status Affected: | None                                                                | Status Affected: | None                                                                                 |  |  |  |
| Encoding:        | 01 00bb bfff ffff                                                   | Encoding:        | 01 10bb bfff ffff                                                                    |  |  |  |
| Description:     | Bit 'b' in register 'f' is cleared.                                 | Description:     | If bit 'b' in register 'f' is '0', then the                                          |  |  |  |
| Words:           | 1                                                                   |                  | next instruction is skipped.                                                         |  |  |  |
| Cycles:          | 1                                                                   |                  | instruction fetched during the                                                       |  |  |  |
| <u>Example</u>   | BCF REG1, 7                                                         |                  | current instruction execution is                                                     |  |  |  |
|                  | Before Instruction<br>REG1 = 0xC7                                   |                  | discarded, and a NOP is executed<br>instead, making this a two-cycle<br>instruction. |  |  |  |
|                  | REG1 = 0x47                                                         | Words:           | 1                                                                                    |  |  |  |
|                  |                                                                     | Cycles:          | 1(2)                                                                                 |  |  |  |
| BSF              | Bit Set f                                                           | Example          | HERE BTFSC REG1<br>FALSE GOTO PROCESS_CODE                                           |  |  |  |
| Syntax:          | [label]BSF f,b                                                      |                  | TRUE •                                                                               |  |  |  |
| Operands:        | $0 \le f \le 127$                                                   |                  | •                                                                                    |  |  |  |
|                  | $0 \le b \le 7$                                                     |                  | Before Instruction                                                                   |  |  |  |
| Operation:       | $1 \rightarrow (f \le b >)$                                         |                  | PC = address HERE                                                                    |  |  |  |
| Status Affected: | None                                                                |                  | After Instruction<br>if REG<1> = 0,<br>PC = address TRUE                             |  |  |  |
| Encoding:        | 01 01bb bfff ffff                                                   |                  |                                                                                      |  |  |  |
| Description:     | Bit 'b' in register 'f' is set.                                     |                  | if REG<1> =1,                                                                        |  |  |  |
| Words:           | 1                                                                   |                  | PC = address FALSE                                                                   |  |  |  |
| Cycles:          | 1                                                                   |                  |                                                                                      |  |  |  |

Example

## 16.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

### 16.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

### 16.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows<sup>®</sup> programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

### 16.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

### 16.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 17.5 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| т         |                                     |     |                |
|-----------|-------------------------------------|-----|----------------|
| F         | Frequency                           | Т   | Time           |
| Lowercase | subscripts (pp) and their meanings: |     |                |
| рр        |                                     |     |                |
| ck        | CLKOUT                              | OSC | OSC1           |
| io        | I/O port                            | tO  | ТОСКІ          |
| mc        | MCLR                                |     |                |
| Uppercase | letters and their meanings:         |     |                |
| S         |                                     |     |                |
| F         | Fall                                | Р   | Period         |
| Н         | High                                | R   | Rise           |
| I         | Invalid (High-impedance)            | V   | Valid          |
| L         | Low                                 | Z   | High-Impedance |

#### FIGURE 17-3: LOAD CONDITIONS





FIGURE 18-7: TYPICAL WDT IPD vs. VDD





FIGURE 18-19: SUPPLY CURRENT (IDD) vs. VDD, FOSC = 20 MHz (HS OSCILLATOR MODE)



FIGURE 18-18: SUPPLY CURRENT (IDD vs. VDD, Fosc = 4 MHz (XT OSCILLATOR MODE)

NOTES:

## **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:          | Technical Publications Manager         | Total Pages Sent                                       |
|--------------|----------------------------------------|--------------------------------------------------------|
| RE:          | Reader Response                        |                                                        |
| From         | n: Name                                |                                                        |
|              | Company                                |                                                        |
|              | Address                                |                                                        |
|              | City / State / ZIP / Country           |                                                        |
|              | Telephone: ()                          | FAX: ()                                                |
| Appli        | ication (optional):                    |                                                        |
| Wou          | ld you like a reply?YN                 |                                                        |
| Devi         | ce: PIC16F627A/628A/648A               | Literature Number: DS40044G                            |
| Ques         | stions:                                |                                                        |
| 1. V         | What are the best features of this do  | cument?                                                |
|              |                                        |                                                        |
|              |                                        |                                                        |
| 2. H         | How does this document meet your l     | hardware and software development needs?               |
| _            |                                        |                                                        |
| _            |                                        |                                                        |
| 3. E         | Do you find the organization of this d | locument easy to follow? If not, why?                  |
| _            |                                        |                                                        |
| _            |                                        |                                                        |
| 4. V         | What additions to the document do y    | ou think would enhance the structure and subject?      |
| _            |                                        |                                                        |
| -            |                                        |                                                        |
| 5. V         | What deletions from the document c     | ould be made without affecting the overall usefulness? |
|              |                                        |                                                        |
| -            |                                        |                                                        |
| 6. I         | s there any incorrect or misleading i  | nformation (what and where)?                           |
| _            |                                        |                                                        |
| -<br>7 '     | low would you improve this desures     | ant?                                                   |
| <i>i</i> . F | Tow would you improve this docume      | ant (                                                  |
| _            |                                        |                                                        |
| -            |                                        |                                                        |