



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 20-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f648a-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 18-pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology

### **High-Performance RISC CPU:**

- Operating speeds from DC 20 MHz
- · Interrupt capability
- 8-level deep hardware stack
- Direct, Indirect and Relative Addressing modes
- 35 single-word instructions:
  - All instructions single cycle except branches

### **Special Microcontroller Features:**

- · Internal and external oscillator options:
  - Precision internal 4 MHz oscillator factory calibrated to  $\pm 1\%$
  - Low-power internal 48 kHz oscillator
  - External Oscillator support for crystals and resonators
- Power-saving Sleep mode
- · Programmable weak pull-ups on PORTB
- Multiplexed Master Clear/Input-pin
- Watchdog Timer with independent oscillator for reliable operation
- Low-voltage programming
- In-Circuit Serial Programming<sup>™</sup> (via two pins)
- Programmable code protection
- Brown-out Reset
- Power-on Reset
- · Power-up Timer and Oscillator Start-up Timer
- Wide operating voltage range (2.0-5.5V)
- Industrial and extended temperature range
- High-Endurance Flash/EEPROM cell:
  - 100,000 write Flash endurance
  - 1,000,000 write EEPROM endurance
  - 40 year data retention

### Low-Power Features:

- · Standby Current:
- 100 nA @ 2.0V, typical
- · Operating Current:
  - 12 μA @ 32 kHz, 2.0V, typical
  - 120 μA @ 1 MHz, 2.0V, typical
- Watchdog Timer Current:
- 1 μA @ 2.0V, typical
- Timer1 Oscillator Current:
  - 1.2 μA @ 32 kHz, 2.0V, typical
- Dual-speed Internal Oscillator:
  - Run-time selectable between 4 MHz and 48 kHz
  - 4 µs wake-up from Sleep, 3.0V, typical

## **Peripheral Features:**

- 16 I/O pins with individual direction control
- High current sink/source for direct LED drive
- · Analog comparator module with:
  - Two analog comparators
  - Programmable on-chip voltage reference (VREF) module
  - Selectable internal or external reference
  - Comparator outputs are externally accessible
- Timer0: 8-bit timer/counter with 8-bit programmable prescaler
- Timer1: 16-bit timer/counter with external crystal/ clock capability
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- · Capture, Compare, PWM module:
  - 16-bit Capture/Compare
  - 10-bit PWM
- Addressable Universal Synchronous/Asynchronous Receiver/Transmitter USART/SCI

| Device     | Program<br>Memory | Data N          | CCP               |    |       | Comporatora | Timers      |          |
|------------|-------------------|-----------------|-------------------|----|-------|-------------|-------------|----------|
| Device     | Flash<br>(words)  | SRAM<br>(bytes) | EEPROM<br>(bytes) | 10 | (PWM) | USARI       | Comparators | 8/16-bit |
| PIC16F627A | 1024              | 224             | 128               | 16 | 1     | Y           | 2           | 2/1      |
| PIC16F628A | 2048              | 224             | 128               | 16 | 1     | Y           | 2           | 2/1      |
| PIC16F648A | 4096              | 256             | 256               | 16 | 1     | Y           | 2           | 2/1      |

## 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16F627A/628A/648A family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16F627A/628A/648A uses a Harvard architecture in which program and data are accessed from separate memories using separate busses. This improves bandwidth over traditional Von Neumann architecture where program and data are fetched from the same memory. Separating program and data memory further allows instructions to be sized differently than 8-bit wide data word. Instruction opcodes are 14-bits wide making it possible to have all single-word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (35) execute in a single-cycle (200 ns @ 20 MHz) except for program branches.

Table 3-1 lists device memory sizes (Flash, Data and EEPROM).

TABLE 3-1: DEVICE MEMORY LIST

|             | Memory           |             |                |  |  |  |  |
|-------------|------------------|-------------|----------------|--|--|--|--|
| Device      | Flash<br>Program | RAM<br>Data | EEPROM<br>Data |  |  |  |  |
| PIC16F627A  | 1024 x 14        | 224 x 8     | 128 x 8        |  |  |  |  |
| PIC16F628A  | 2048 x 14        | 224 x 8     | 128 x 8        |  |  |  |  |
| PIC16F648A  | 4096 x 14        | 256 x 8     | 256 x 8        |  |  |  |  |
| PIC16LF627A | 1024 x 14        | 224 x 8     | 128 x 8        |  |  |  |  |
| PIC16LF628A | 2048 x 14        | 224 x 8     | 128 x 8        |  |  |  |  |
| PIC16LF648A | 4096 x 14        | 256 x 8     | 256 x 8        |  |  |  |  |

The PIC16F627A/628A/648A can directly or indirectly address its register files or data memory. All Special Function Registers (SFR), including the program counter, are mapped in the data memory. The PIC16F627A/628A/648A have an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any addressing mode. This symmetrical nature and lack of 'special optimal situations' makes programming with the PIC16F627A/628A/648A simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16F627A/628A/648A devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the Status Register. The C and DC bits operate as Borrow and Digit Borrow out bits, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, and a description of the device pins in Table 3-2.

Two types of data memory are provided on the PIC16F627A/628A/648A devices. Nonvolatile EEPROM data memory is provided for long term storage of data, such as calibration values, look-up table data, and any other data which may require periodic updating in the field. These data types are not lost when power is removed. The other data memory provided is regular RAM data memory. Regular RAM data memory is provided for temporary storage of data during normal operation. Data is lost when power is removed.

## 5.2 PORTB and TRISB Registers

PORTB is an 8-bit wide bidirectional port. The corresponding data direction register is TRISB. A '1' in the TRISB register puts the corresponding output driver in a High-impedance mode. A '0' in the TRISB register puts the contents of the output latch on the selected pin(s).

PORTB is multiplexed with the external interrupt, USART, CCP module and the TMR1 clock input/output. The standard port functions and the alternate port functions are shown in Table 5-3. Alternate port functions may override the TRIS setting when enabled.

Reading PORTB register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

Each of the PORTB pins has a weak internal pull-up ( $\approx 200 \ \mu A$  typical). A single control bit can turn on all the pull-ups. This is done by clearing the RBPU (OPTION<7>) bit. The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on Power-on Reset.

Four of PORTB's pins, RB<7:4>, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB<7:4> pin configured as an output is excluded from the interrupton-change comparison). The input pins (of RB<7:4>) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB<7:4> are OR'ed together to generate the RBIF interrupt (flag latched in INTCON<0>).

This interrupt can wake the device from Sleep. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a key pad and make it possible for wake-up on key-depression (See Application Note AN552 "*Implementing Wake-up on Key Strokes*" (DS00552).

| Note: | If a change on the I/O pin should occur |
|-------|-----------------------------------------|
|       | when a read operation is being executed |
|       | (start of the Q2 cycle), then the RBIF  |
|       | interrupt flag may not get set.         |

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

FIGURE 5-8:

BLOCK DIAGRAM OF RB0/INT PIN



## 5.3 I/O Programming Considerations

#### 5.3.1 BIDIRECTIONAL I/O PORTS

Any instruction that writes operates internally as a read followed by a write operation. The BCF and BSF instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit 5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit 5 and PORTB is written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (e.g., bit 0) and is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown.

Reading a port register reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (ex. BCF, BSF, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-2 shows the effect of two sequential read-modify-write instructions (ex.,  ${\tt BCF}, {\tt BSF},$  etc.) on an I/O port

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-OR", "wired-AND"). The resulting high output currents may damage the chip.

#### EXAMPLE 5-2: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

| ;Initial PORT settings:PORTB<7:4> Inputs  |  |  |  |  |  |  |
|-------------------------------------------|--|--|--|--|--|--|
| ; PORTB<3:0> Outputs                      |  |  |  |  |  |  |
| ;PORTB<7:6> have external pull-up and are |  |  |  |  |  |  |
| not connected to other circuitry          |  |  |  |  |  |  |
| ;                                         |  |  |  |  |  |  |
| ; PORT latchPORT Pins                     |  |  |  |  |  |  |
|                                           |  |  |  |  |  |  |
| BCF STATUS, RPO ;                         |  |  |  |  |  |  |
| BCF PORTB, 7 ;01pp pppp 11pp pppp         |  |  |  |  |  |  |
| BSF STATUS, RPO ;                         |  |  |  |  |  |  |
| BCF TRISB, 7 ;10pp pppp 11pp pppp         |  |  |  |  |  |  |
| BCF TRISB, 6 ;10pp pppp 10pp pppp         |  |  |  |  |  |  |
| ;                                         |  |  |  |  |  |  |
| Note that the user may have expected the  |  |  |  |  |  |  |
| ;pin values to be 00pp pppp. The 2nd BCF  |  |  |  |  |  |  |
| caused RB7 to be latched as the pin value |  |  |  |  |  |  |
| ;(High).                                  |  |  |  |  |  |  |

## 5.3.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-16). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



2: Data setup time = (0.25 TCY - TPD) where TCY = instruction cycle and TPD = propagation delay of Q1 cycle to output valid. Therefore, at higher clock frequencies, a write followed by a read may be problematic.

## FIGURE 5-16: SUCCESSIVE I/O OPERATION

#### **10.1** Comparator Configuration

There are eight modes of operation for the comparators. The CMCON register is used to select the mode. Figure 10-1 shows the eight possible modes. The TRISA register controls the data direction of the comparator pins for each mode.

If the Comparator mode is changed, the comparator output level may not be valid for the specified mode change delay shown in Table 17-2.

- Note 1: Comparator interrupts should be disabled during a Comparator mode change, otherwise a false interrupt may occur.
  - 2: Comparators can have an inverted output. See Figure 10-1.



#### FIGURE 10-1: COMPARATOR I/O OPERATING MODES

#### 12.2.2 USART ASYNCHRONOUS RECEIVER

The receiver block diagram is shown in Figure 12-4. The data is received on the RB1/RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc.

When Asynchronous mode is selected, reception is enabled by setting bit CREN (RCSTA<4>).

The heart of the receiver is the Receive (serial) Shift Register (RSR). After sampling the Stop bit, the received data in the RSR is transferred to the RCREG register (if it is empty). If the transfer is complete, flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read-only bit, which is cleared by the hardware. It is cleared when the RCREG register has been read and is empty. The RCREG is a

FIGURE 12-4:

double buffered register (i.e., it is a two-deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte begin shifting to the RSR register. On the detection of the Stop bit of the third byte, if the RCREG register is still full, then overrun error bit OERR (RCSTA<1>) will be set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Overrun bit OERR has to be cleared in software. This is done by resetting the receive logic (CREN is cleared and then set). If bit OERR is set, transfers from the RSR register to the RCREG register are inhibited, so it is essential to clear error bit OERR if it is set. Framing error bit FERR (RCSTA<2>) is set if a Stop bit is detected as clear. Bit FERR and the 9th receive bit are buffered the same way as the receive data. Reading the RCREG, will load bits RX9D and FERR with new values, therefore it is essential for the user to read the RCSTA register before reading RCREG register in order not to lose the old FERR and RX9D information.



USART RECEIVE BLOCK DIAGRAM



#### FIGURE 12-5: ASYNCHRONOUS RECEPTION WITH ADDRESS DETECT

| RB1/RX/DT (Pin)Startbit                              | bit 0 / bit 1 / 5 / bit 8 / Stop                                 | Start bit 0 bit 8                     | Stop         |            |               |
|------------------------------------------------------|------------------------------------------------------------------|---------------------------------------|--------------|------------|---------------|
| RCV Shift Reg                                        |                                                                  |                                       |              | (          |               |
| RCV Buffer Reg                                       | bit 8 = 0, Data Byte                                             | bit 8 = 1, Address Byte               | Word 1       |            |               |
| Read RCV<br>Buffer Reg<br>RCREG                      |                                                                  | <u></u>                               |              | <u> </u>   | ſ             |
| RCIF<br>(interrupt flag)                             |                                                                  | <u></u>                               |              |            | ¥             |
| ADEN = 1 <sup>(1)</sup><br>(Address Match<br>Enable) | <u> </u>                                                         | <u>_</u>                              | <u>:</u>     | <u> </u>   | <u>'1'</u>    |
| Note: This timing dia<br>(Receive Buffe              | agram shows a data byte follov<br>er) because ADEN = 1 and bit ( | ved by an address byte. The $8 = 0$ . | data byte is | not read i | nto the RCREG |

#### FIGURE 12-6: ASYNCHRONOUS RECEPTION WITH ADDRESS BYTE FIRST



## FIGURE 12-7: ASYNCHRONOUS RECEPTION WITH ADDRESS BYTE FIRST FOLLOWED BY VALID DATA BYTE

| RB1/RX/DT (pir                                               | n) Start<br>bit bit 0 bit 1 5 bit 8 Stop bit bit 0 5 bit 8 Stop bit                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCV Shift<br>Reg —<br>RCV Buffer R<br>Read RCV<br>Buffer Reg | teg                                                                                                                                                                                                                                                                                                                         |
| RCREG<br>RCIF<br>(Interrupt Flag                             |                                                                                                                                                                                                                                                                                                                             |
| ADEN<br>(Address Mat<br>Enable)                              |                                                                                                                                                                                                                                                                                                                             |
| Note:                                                        | This timing diagram shows an address byte followed by an data byte. The data byte is read into the RCREG (Receive Buffer) because ADEN was updated after an address match, and was cleared to a '0', so the contents of the Receive Shift Register (RSR) are read into the Receive Buffer regardless of the value of bit 8. |

#### 12.4.2 USART SYNCHRONOUS MASTER RECEPTION

Once Synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>) or enable bit CREN (RCSTA<4>). Data is sampled on the RB1/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read-only bit which is reset by the hardware. In this case, it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register (i.e., it is a twodeep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full, then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register, will load bit RX9D with a new value, therefore it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old RX9D information.

Follow these steps when setting up a Synchronous Master Reception:

- 1. TRISB<1> and TRISB<2> should both be set to '1' to configure the RB1/RX/DT and RB2/TX/CK pins as inputs. Output drive, when required, is controlled by the peripheral circuitry.
- Initialize the SPBRG register for the appropriate baud rate. (Section 12.1 "USART Baud Rate Generator (BRG)").
- 3. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 4. Ensure bits CREN and SREN are clear.
- 5. If interrupts are desired, then set enable bit RCIE.
- 6. If 9-bit reception is desired, then set bit RX9.
- 7. If a single reception is required, set bit SREN. For continuous reception, set bit CREN.
- Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an OERR error occurred, clear the error by clearing bit CREN.

| Address | Name                                   | Bit 7                       | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0     | Value on:<br>POR | Value on all other Resets |
|---------|----------------------------------------|-----------------------------|-------|-------|-------|-------|--------|--------|-----------|------------------|---------------------------|
| 0Ch     | PIR1                                   | EEIF                        | CMIF  | RCIF  | TXIF  |       | CCP1IF | TMR2IF | TMR1IF    | 0000 -000        | 0000 -000                 |
| 18h     | RCSTA                                  | SPEN                        | RX9   | SREN  | CREN  | ADEN  | FERR   | OERR   | RX9D      | 0000 000x        | 0000 000x                 |
| 1Ah     | RCREG                                  | USART Receive Data Register |       |       |       |       |        |        |           | 0000 0000        | 0000 0000                 |
| 8Ch     | PIE1                                   | EPIE                        | CMIE  | RCIE  | TXIE  | —     | CCP1IE | TMR2IE | TMR1IE    | -000 0000        | -000 -000                 |
| 98h     | TXSTA                                  | CSRC                        | TX9   | TXEN  | SYNC  | _     | BRGH   | TRMT   | TX9D      | 0000 -010        | 0000 -010                 |
| 99h     | 99h SPBRG Baud Rate Generator Register |                             |       |       |       |       |        |        | 0000 0000 | 0000 0000        |                           |

#### TABLE 12-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for synchronous master reception.

## 15.0 INSTRUCTION SET SUMMARY

Each PIC16F627A/628A/648A instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16F627A/628A/648A instruction set summary in Table 15-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 15-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

## 15.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

For example, a "clrf PORTB" instruction will read PORTB, clear all the data bits, then write the result back to PORTB. This example would have the unintended result that the condition that sets the RBIF flag would be cleared for pins configured as inputs and using the PORTB interrupt-on-change feature.

#### TABLE 15-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                                |
| W     | Working register (accumulator)                                                                                                                                                      |
| b     | Bit address within an 8-bit file register                                                                                                                                           |
| k     | Literal field, constant data or label                                                                                                                                               |
| x     | Don't care location (= $0$ or $1$ )<br>The assembler will generate code with x = $0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                        |
| TO    | Time-out bit                                                                                                                                                                        |
| PD    | Power-down bit                                                                                                                                                                      |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- · Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 15-2 lists the instructions recognized by the MPASM  $^{\rm TM}$  assembler.

Figure 15-1 shows the three general formats that the instructions can have.

| Note 1: | Any unused opcode is reserved. Use of |
|---------|---------------------------------------|
|         | any reserved opcode may cause unex-   |
|         | pected operation.                     |

2: To maintain upward compatibility with future PIC MCU products, <u>do not use</u> the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh

where 'h' signifies a hexadecimal digit.

#### FIGURE 15-1: GENERAL FORMAT FOR INSTRUCTIONS



| Mnei   | monic, | Description                  |                  |        | 14-Bit | Opcode | Status | Nataa    |         |
|--------|--------|------------------------------|------------------|--------|--------|--------|--------|----------|---------|
| Оре    | rands  |                              |                  | MSb    |        |        | LSb    | Affected | Notes   |
|        |        | BYTE-ORIENTED FILE REGI      | STER OPER        | RATION | IS     |        |        |          |         |
| ADDWF  | f, d   | Add W and f                  | 1                | 00     | 0111   | dfff   | ffff   | C,DC,Z   | 1, 2    |
| ANDWF  | f, d   | AND W with f                 | 1                | 00     | 0101   | dfff   | ffff   | Z        | 1, 2    |
| CLRF   | f      | Clear f                      | 1                | 00     | 0001   | lfff   | ffff   | Z        | 2       |
| CLRW   | _      | Clear W                      | 1                | 00     | 0001   | 0xxx   | xxxx   | Z        |         |
| COMF   | f, d   | Complement f                 | 1                | 00     | 1001   | dfff   | ffff   | Z        | 1, 2    |
| DECF   | f, d   | Decrement f                  | 1                | 00     | 0011   | dfff   | ffff   | Z        | 1, 2    |
| DECFSZ | f, d   | Decrement f, Skip if 0       | 1 <sup>(2)</sup> | 00     | 1011   | dfff   | ffff   |          | 1, 2, 3 |
| INCF   | f, d   | Increment f                  | 1                | 00     | 1010   | dfff   | ffff   | Z        | 1, 2    |
| INCFSZ | f, d   | Increment f, Skip if 0       | 1 <sup>(2)</sup> | 00     | 1111   | dfff   | ffff   |          | 1, 2, 3 |
| IORWF  | f, d   | Inclusive OR W with f        | 1                | 00     | 0100   | dfff   | ffff   | Z        | 1, 2    |
| MOVF   | f, d   | Move f                       | 1                | 00     | 1000   | dfff   | ffff   | Z        | 1, 2    |
| MOVWF  | f      | Move W to f                  | 1                | 00     | 0000   | lfff   | ffff   |          | -       |
| NOP    | _      | No Operation                 | 1                | 00     | 0000   | 0xx0   | 0000   |          |         |
| RLF    | f, d   | Rotate Left f through Carry  | 1                | 00     | 1101   | dfff   | ffff   | С        | 1, 2    |
| RRF    | f, d   | Rotate Right f through Carry | 1                | 00     | 1100   | dfff   | ffff   | С        | 1, 2    |
| SUBWF  | f, d   | Subtract W from f            | 1                | 00     | 0010   | dfff   | ffff   | C,DC,Z   | 1, 2    |
| SWAPF  | f, d   | Swap nibbles in f            | 1                | 00     | 1110   | dfff   | ffff   |          | 1, 2    |
| XORWF  | f, d   | Exclusive OR W with f        | 1                | 00     | 0110   | dfff   | ffff   | Z        | 1, 2    |
|        |        | BIT-ORIENTED FILE REGIS      | TER OPER         | ATIONS | 3      |        |        |          | -       |
| BCF    | f. b   | Bit Clear f                  | 1                | 01     | 00bb   | bfff   | ffff   |          | 1.2     |
| BSF    | f. b   | Bit Set f                    | 1                | 01     | 01bb   | bfff   | ffff   |          | 1.2     |
| BTFSC  | f. b   | Bit Test f. Skip if Clear    | 1 <sup>(2)</sup> | 01     | 10bb   | bfff   | ffff   |          | 3       |
| BTFSS  | f, b   | Bit Test f, Skip if Set      | 1 <sup>(2)</sup> | 01     | 11bb   | bfff   | ffff   |          | 3       |
|        | ,      | LITERAL AND CONTRO           |                  | ONS    |        |        |        |          |         |
| ADDLW  | k      | Add literal and W            | 1                | 11     | 111x   | kkkk   | kkkk   | C.DC.Z   |         |
| ANDLW  | k      | AND literal with W           | 1                | 11     | 1001   | kkkk   | kkkk   | Z        |         |
| CALL   | k      | Call subroutine              | 2                | 10     | 0kkk   | kkkk   | kkkk   |          |         |
| CLRWDT | _      | Clear Watchdog Timer         | 1                | 0.0    | 0000   | 0110   | 0100   | TO.PD    |         |
| GOTO   | k      | Go to address                | 2                | 10     | 1kkk   | kkkk   | kkkk   | - /      |         |
| TORLW  | k      | Inclusive OR literal with W  | 1                | 11     | 1000   | kkkk   | kkkk   | z        |         |
| MOVLW  | k      | Move literal to W            | 1                | 11     | 00xx   | kkkk   | kkkk   |          |         |
| RETFIE | _      | Return from interrupt        | 2                | 00     | 0000   | 0000   | 1001   |          |         |
| RETLW  | k      | Return with literal in W     | 2                | 11     | 01xx   | kkkk   | kkkk   |          |         |
| RETURN |        | Return from Subroutine       | 2                | 0.0    | 0000   | 0000   | 1000   |          |         |
| SLEEP  | _      | Go into Standby mode         | 1                | 0.0    | 0000   | 0110   | 0011   | TO,PD    |         |
| SUBLW  | k      | Subtract W from literal      | 1                | 11     | 110×   | kkkk   | kkkk   | C.DC.Z   |         |
| XORLW  | k      | Exclusive OR literal with W  | 1                | 11     | 1010   | kkkk   | kkkk   | Z        |         |

#### TABLE 15-2: PIC16F627A/628A/648A INSTRUCTION SET

**Note** 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

# PIC16F627A/628A/648A

1

CLRF

REG1 **Before Instruction** 

After Instruction

Ζ

REG1 = 0x5A

REG1 = 0x00= 1

Cycles:

Example

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                                                                                                       | CALL             | Call Subroutine                                                                                                                                                                                                                    |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ label ] BTFSS f,b                                                                                                                                                                                                                                                           | Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                            |  |  |  |  |
| Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                                                                                           | Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                               |  |  |  |  |
|                  | 0 ≤ b < 7                                                                                                                                                                                                                                                                     | Operation:       | (PC)+ 1 $\rightarrow$ TOS,                                                                                                                                                                                                         |  |  |  |  |
| Operation:       | skip if (f <b>) = <math>1</math></b>                                                                                                                                                                                                                                          |                  | $k \rightarrow PC<10:0>,$                                                                                                                                                                                                          |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                          | Status Affected  | $(FCLATH^4.3^{-}) \to FC^12.11^{-}$                                                                                                                                                                                                |  |  |  |  |
| Encoding:        | 01 11bb bfff fff                                                                                                                                                                                                                                                              | Status Allected. |                                                                                                                                                                                                                                    |  |  |  |  |
| Description:     | If bit 'b' in register 'f' is '1', then<br>the next instruction is skipped.<br>If bit 'b' is '1', then the next<br>instruction fetched during the<br>current instruction execution, is<br>discarded and a NOP is executed<br>instead, making this a two-cycle<br>instruction. | Description:     | Call Subroutine. First, return<br>address (PC + 1) is pushed onto<br>the stack. The eleven bit imme-<br>diate address is loaded into PC<br>bits <10:0>. The upper bits of<br>the PC are loaded from<br>PCLATH. CALL is a two-cycle |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                             |                  | instruction.                                                                                                                                                                                                                       |  |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                          | Words:           | 1                                                                                                                                                                                                                                  |  |  |  |  |
| Example          | HERE BTFSS REG1                                                                                                                                                                                                                                                               | Cycles:          | 2                                                                                                                                                                                                                                  |  |  |  |  |
|                  | FALSE GOTO PROCESS_CODE                                                                                                                                                                                                                                                       | Example          | HERE CALL THERE                                                                                                                                                                                                                    |  |  |  |  |
|                  | Before Instruction<br>PC = address HERE<br>After Instruction<br>if FLAG<1> = 0,<br>PC = address FALSE                                                                                                                                                                         |                  | Before Instruction<br>PC = Address HERE<br>After Instruction<br>PC = Address THERE<br>TOS = Address HERE+1                                                                                                                         |  |  |  |  |
|                  | if $FLAG<1> = 1$ ,                                                                                                                                                                                                                                                            | CLRF             | Clear f                                                                                                                                                                                                                            |  |  |  |  |
|                  | PC = address TRUE                                                                                                                                                                                                                                                             | Syntax:          | [ <i>label</i> ] CLRF f                                                                                                                                                                                                            |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                                                |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$                                                                                                                                                              |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Status Affected: | Z                                                                                                                                                                                                                                  |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Encoding:        | 00 0001 1fff ffff                                                                                                                                                                                                                  |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Description:     | The contents of register 'f' are cleared and the Z bit is set.                                                                                                                                                                     |  |  |  |  |
|                  |                                                                                                                                                                                                                                                                               | Words:           | 1                                                                                                                                                                                                                                  |  |  |  |  |

-

# PIC16F627A/628A/648A

| SUBWF               | Subtract W from f                                                                                                                                                                           |  |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:             | [label] SUBWF f,d                                                                                                                                                                           |  |  |  |  |  |
| Operands:           | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                                          |  |  |  |  |  |
| Operation:          | (f) - (W) $\rightarrow$ (dest)                                                                                                                                                              |  |  |  |  |  |
| Status<br>Affected: | C, DC, Z                                                                                                                                                                                    |  |  |  |  |  |
| Encoding:           | 00 0010 dfff ffff                                                                                                                                                                           |  |  |  |  |  |
| Description:        | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |  |  |  |  |  |
| Words:              | 1                                                                                                                                                                                           |  |  |  |  |  |
| Cycles:             | 1                                                                                                                                                                                           |  |  |  |  |  |
| Example 1:          | SUBWF REG1, 1                                                                                                                                                                               |  |  |  |  |  |
|                     | Before Instruction                                                                                                                                                                          |  |  |  |  |  |
|                     | REG1 = 3<br>W = 2<br>C = ?                                                                                                                                                                  |  |  |  |  |  |
|                     | After Instruction                                                                                                                                                                           |  |  |  |  |  |
|                     | REG1 = 1<br>W = 2<br>C = 1; result is positive<br>DC = 1<br>Z = 0                                                                                                                           |  |  |  |  |  |
| Example 2:          | Before Instruction                                                                                                                                                                          |  |  |  |  |  |
|                     | REG1 = 2<br>W = 2<br>C = ?                                                                                                                                                                  |  |  |  |  |  |
|                     | After Instruction                                                                                                                                                                           |  |  |  |  |  |
|                     | REG1 = 0<br>W = 2<br>C = 1; result is zero<br>Z = DC = 1                                                                                                                                    |  |  |  |  |  |
| Example 3:          | Before Instruction                                                                                                                                                                          |  |  |  |  |  |
|                     | REG1 = 1<br>W = 2<br>C = ?                                                                                                                                                                  |  |  |  |  |  |
|                     | After Instruction                                                                                                                                                                           |  |  |  |  |  |
|                     | REG1 = 0xFF $W = 2$ $C = 0; result is negative$ $Z = DC = 0$                                                                                                                                |  |  |  |  |  |

| SWAPF             | Swap Nibbles in f                                                                                                                                                              |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:           | [label] SWAPF f,d                                                                                                                                                              |  |  |  |  |  |  |
| Operands:         | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                             |  |  |  |  |  |  |
| Operation:        | (f<3:0>) → (dest<7:4>),<br>(f<7:4>) → (dest<3:0>)                                                                                                                              |  |  |  |  |  |  |
| Status Affected:  | None                                                                                                                                                                           |  |  |  |  |  |  |
| Encoding:         | 00 1110 dfff ffff                                                                                                                                                              |  |  |  |  |  |  |
| Description:      | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>'0', the result is placed in W<br>register. If 'd' is '1', the result is<br>placed in register 'f'. |  |  |  |  |  |  |
| Words:            | 1                                                                                                                                                                              |  |  |  |  |  |  |
| Cycles:           | 1                                                                                                                                                                              |  |  |  |  |  |  |
| Example           | SWAPF REG1, 0                                                                                                                                                                  |  |  |  |  |  |  |
|                   | Before Instruction                                                                                                                                                             |  |  |  |  |  |  |
|                   | REG1 = 0xA5                                                                                                                                                                    |  |  |  |  |  |  |
|                   | After Instruction                                                                                                                                                              |  |  |  |  |  |  |
|                   | REG1 = 0xA5                                                                                                                                                                    |  |  |  |  |  |  |
|                   | W = 0x5A                                                                                                                                                                       |  |  |  |  |  |  |
| TRIC              |                                                                                                                                                                                |  |  |  |  |  |  |
| I RIS<br>Svintovi |                                                                                                                                                                                |  |  |  |  |  |  |
| Operands:         | $\begin{bmatrix} I a D e I \end{bmatrix}$ TRIS T                                                                                                                               |  |  |  |  |  |  |
| Operation:        | $(W) \rightarrow TRIS$ register f                                                                                                                                              |  |  |  |  |  |  |
| Status Affected   | None                                                                                                                                                                           |  |  |  |  |  |  |
| Encoding:         | 00 0000 0110 0fff                                                                                                                                                              |  |  |  |  |  |  |
| Description:      | The instruction is supported for<br>code compatibility with the<br>PIC16C5X products. Since TRIS<br>registers are readable and<br>writable, the user can directly              |  |  |  |  |  |  |
| Wordo:            |                                                                                                                                                                                |  |  |  |  |  |  |
| Cycles:           | 1                                                                                                                                                                              |  |  |  |  |  |  |
| Evample           | 1                                                                                                                                                                              |  |  |  |  |  |  |
|                   | To maintain upward compatibil-<br>ity with future PIC <sup>®</sup> MCU<br>products, do not use this<br>instruction.                                                            |  |  |  |  |  |  |

## 17.5 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| т                                             |                             |     |                |  |  |
|-----------------------------------------------|-----------------------------|-----|----------------|--|--|
| F                                             | Frequency                   | Т   | Time           |  |  |
| Lowercase subscripts (pp) and their meanings: |                             |     |                |  |  |
| рр                                            |                             |     |                |  |  |
| ck                                            | CLKOUT                      | OSC | OSC1           |  |  |
| io                                            | I/O port                    | tO  | ТОСКІ          |  |  |
| mc                                            | MCLR                        |     |                |  |  |
| Uppercase                                     | letters and their meanings: |     |                |  |  |
| S                                             |                             |     |                |  |  |
| F                                             | Fall                        | Р   | Period         |  |  |
| Н                                             | High                        | R   | Rise           |  |  |
| I                                             | Invalid (High-impedance)    | V   | Valid          |  |  |
| L                                             | Low                         | Z   | High-Impedance |  |  |

#### FIGURE 17-3: LOAD CONDITIONS







## TABLE 17-7:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP<br/>TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                              | Min  | Тур†      | Max  | Units | Conditions               |
|------------------|-------|-------------------------------------------------------------|------|-----------|------|-------|--------------------------|
| 30               | TMCL  | MCLR Pulse Width (low)                                      | 2000 |           |      | ns    | VDD = 5V, -40°C to +85°C |
| 31               | Twdt  | Watchdog Timer Time out Period<br>(No Prescaler)            | 7*   | 18        | 33*  | ms    | VDD = 5V, -40°C to +85°C |
| 32               | Tost  | Oscillation Start-up Timer Period                           | _    | 1024 Tosc |      |       | Tosc = OSC1 period       |
| 33               | TPWRT | Power-up Timer Period                                       | 28*  | 72        | 132* | ms    | VDD = 5V, -40°C to +85°C |
| 34               | Tioz  | I/O High-impedance from MCLR<br>Low or Watchdog Timer Reset | _    | _         | 2.0* | μS    |                          |
| 35               | TBOR  | Brown-out Reset pulse width                                 | 100* | _         | _    | μS    | $VDD \le VBOR (D005)$    |

**Legend:** TBD = To Be Determined.

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 17-8: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



## PIC16F627A/628A/648A

| Param<br>No. | Sym       |                                             | Characterist                                                                       | ic             |       | Min                                     | Тур†                | Max   | Units                                | Conditions                             |  |   |
|--------------|-----------|---------------------------------------------|------------------------------------------------------------------------------------|----------------|-------|-----------------------------------------|---------------------|-------|--------------------------------------|----------------------------------------|--|---|
| 40 TT0H T00  |           | T0CKI High                                  | T0CKI High Pulse Width                                                             |                | 0.5   | Tcy + 20*                               | _                   | _     | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | With Prescaler |       | 10*                                     | —                   | _     | ns                                   |                                        |  |   |
| 41           | TT0L      | T0CKI Low F                                 | Pulse Width No Prescaler                                                           |                | 0.5   | Tcy + 20*                               | _                   |       | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | With Prescaler |       | 10*                                     | _                   | _     | ns                                   |                                        |  |   |
| 42           | Tt0P      | T0CKI Period                                |                                                                                    |                | 20 or | Greater of:<br>$\frac{TCY + 40^{*}}{N}$ | _                   | _     | ns                                   | N = prescale<br>value (2, 4,<br>, 256) |  |   |
| 45           | T⊤1H      | T1CKI High                                  | Synchronous,                                                                       | No Prescaler   | 0.5   | Tcy + 20*                               | _                   | _     | ns                                   |                                        |  |   |
|              |           | Time                                        | Synchronous,                                                                       | PIC16F62XA     |       | 15*                                     | _                   | —     | ns                                   |                                        |  |   |
|              |           |                                             | with Prescaler                                                                     | PIC16LF62XA    |       | 25*                                     | —                   | _     | ns                                   |                                        |  |   |
|              |           |                                             | Asynchronous                                                                       | PIC16F62XA     |       | 30*                                     | —                   | _     | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | PIC16LF62XA    |       | 50*                                     | -                   | —     | ns                                   |                                        |  |   |
| 46           | T⊤1L      | T1CKI Low<br>Time                           | Synchronous,                                                                       | No Prescaler   | 0.5   | Tcy + 20*                               | —                   | _     | ns                                   |                                        |  |   |
|              |           |                                             | Synchronous,<br>with Prescaler<br>Asynchronous                                     | PIC16F62XA     |       | 15*                                     | _                   | —     | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | PIC16LF62XA    |       | 25*                                     | —                   |       | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | PIC16F62XA     |       | 30*                                     | —                   | —     | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | PIC16LF62XA    |       | 50*                                     | _                   | —     | ns                                   |                                        |  |   |
| 47           | TT1P      | T1CKI input<br>period                       | Synchronous                                                                        | PIC16F62XA     | 20 or | Greater of:<br><u>TCY + 40*</u><br>N    | _                   |       | ns                                   | N = prescale<br>value (1, 2,<br>4, 8)  |  |   |
|              |           |                                             |                                                                                    |                |       |                                         | PIC16LF62XA         | 20 or | Greater of:<br><u>TCY + 40*</u><br>N | _                                      |  | — |
|              |           |                                             | Asynchronous                                                                       | PIC16F62XA     |       | 60*                                     | —                   |       | ns                                   |                                        |  |   |
|              |           |                                             |                                                                                    | PIC16LF62XA    |       | 100*                                    | _                   | _     | ns                                   |                                        |  |   |
|              | F⊤1       | Timer1 oscill<br>(oscillator er<br>T1OSCEN) | ier1 oscillator input frequency range<br>cillator enabled by setting bit<br>DSCEN) |                |       | _                                       | 32.7 <sup>(1)</sup> | —     | kHz                                  |                                        |  |   |
| 48           | TCKEZTMR1 | Delay from e<br>increment                   | external clock e                                                                   | dge to timer   |       | 2Tosc                                   |                     | 7Tosc | —                                    |                                        |  |   |

### TABLE 17-8: TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** This oscillator is intended to work only with 32.768 kHz watch crystals and their manufactured tolerances. Higher value crystal frequencies may not be compatible with this crystal driver.

## PIC16F627A/628A/648A



FIGURE 18-19: SUPPLY CURRENT (IDD) vs. VDD, FOSC = 20 MHz (HS OSCILLATOR MODE)



FIGURE 18-18: SUPPLY CURRENT (IDD vs. VDD, Fosc = 4 MHz (XT OSCILLATOR MODE)

### 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |      |          |      |  |
|----------------------------|----------|------|----------|------|--|
| Dimensio                   | n Limits | MIN  | NOM      | MAX  |  |
| Number of Pins             | Ν        | 18   |          |      |  |
| Pitch                      | е        |      | .100 BSC |      |  |
| Top to Seating Plane       | А        | -    | -        | .210 |  |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |  |
| Base to Seating Plane      | A1       | .015 | -        | -    |  |
| Shoulder to Shoulder Width | E        | .300 | .310     | .325 |  |
| Molded Package Width       | E1       | .240 | .250     | .280 |  |
| Overall Length             | D        | .880 | .900     | .920 |  |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |  |
| Lead Thickness             | С        | .008 | .010     | .014 |  |
| Upper Lead Width           | b1       | .045 | .060     | .070 |  |
| Lower Lead Width           | b        | .014 | .018     | .022 |  |
| Overall Row Spacing §      | eB       | -    | _        | .430 |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-007B

### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS      |          |          |      |  |
|--------------------------|------------------|----------|----------|------|--|
| Dimensior                | Dimension Limits |          |          | MAX  |  |
| Number of Pins           | Ν                | 20       |          |      |  |
| Pitch                    | е                |          | 0.65 BSC |      |  |
| Overall Height           | Α                | -        | -        | 2.00 |  |
| Molded Package Thickness | A2               | 1.65     | 1.75     | 1.85 |  |
| Standoff                 | A1               | 0.05     | -        | -    |  |
| Overall Width            | E                | 7.40     | 7.80     | 8.20 |  |
| Molded Package Width     | E1               | 5.00     | 5.30     | 5.60 |  |
| Overall Length           | D                | 6.90     | 7.20     | 7.50 |  |
| Foot Length              | L                | 0.55     | 0.75     | 0.95 |  |
| Footprint                | L1               | 1.25 REF |          |      |  |
| Lead Thickness           | С                | 0.09     | -        | 0.25 |  |
| Foot Angle               | φ                | 0°       | 4°       | 8°   |  |
| Lead Width               | b                | 0.22     | _        | 0.38 |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**Santa Clara** Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

03/26/09