



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 50MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 28                                                                         |
| Program Memory Size        | 8KB (8K x 8)                                                               |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 32-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 32-HVQFN (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1111fhn33-101-5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

32-bit ARM Cortex-M0 microcontroller

| Type number      | Package |                                                                                                                       |          |  |  |  |  |
|------------------|---------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|                  | Name    | Description                                                                                                           | Version  |  |  |  |  |
| LPC1114FHI33/302 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114FHI33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114JHI33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114FHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114JHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114FHN33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114JHN33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114FHN33/333 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1114JHN33/333 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |
| LPC1113FBD48/301 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1113FBD48/302 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1113FBD48/303 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1113JBD48/303 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114FBD48/301 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114FBD48/302 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114FBD48/303 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114JBD48/303 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114FBD48/323 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| _PC1114JBD48/323 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114FBD48/333 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1114JBD48/333 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |
| LPC1115FBD48/303 | LQFP48  | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |

### Table 1. Ordering information ...continued

### 32-bit ARM Cortex-M0 microcontroller

| Table 3. Pin description overvi | ew                    |                 |
|---------------------------------|-----------------------|-----------------|
| Part                            | Pin description table | Pinning diagram |
| LPC1114FHN33/203                | Table 11              | Figure 7        |
| LPC1114JHN33/203                | Table 11              | Figure 7        |
| LPC1114FHN33/301                | Table 9               | Figure 6        |
| LPC1114FHN33/302                | Table 9               | Figure 6        |
| LPC1114JHN33/303                | Table 11              | Figure 7        |
| LPC1114FHN33/303                | Table 11              | Figure 7        |
| LPC1114FHN33/333                | Table 11              | Figure 7        |
| LPC1114JHN33/333                | Table 11              | Figure 7        |
| LPC1114FHI33/302                | Table 9               | Figure 6        |
| LPC1114FHI33/303                | Table 11              | Figure 7        |
| LPC1114JHI33/303                | Table 11              | Figure 7        |
| LPC1113FBD48/301                | Table 8               | Figure 3        |
| LPC1113FBD48/302                | Table 8               | Figure 3        |
| LPC1113FBD48/303                | Table 10              | Figure 4        |
| LPC1113JBD48/303                | Table 10              | Figure 4        |
| LPC1114FBD48/301                | Table 8               | Figure 3        |
| LPC1114FBD48/302                | Table 8               | Figure 3        |
| LPC1114FBD48/303                | Table 10              | Figure 4        |
| LPC1114JBD48/303                | Table 10              | Figure 4        |
| LPC1114FBD48/323                | Table 10              | Figure 4        |
| LPC1114JBD48/323                | Table 10              | Figure 4        |
| LPC1114FBD48/333                | Table 10              | Figure 4        |
| LPC1114JBD48/333                | Table 10              | Figure 4        |
| LPC1115FBD48/303                | Table 10              | Figure 4        |
| LPC1115JBD48/303                | Table 10              | Figure 4        |
| LPC1115FET48/303                | Table 10              | Figure 5        |
| LPC1115JET48/303                | Table 10              | Figure 5        |

### 32-bit ARM Cortex-M0 microcontroller



## **NXP Semiconductors**

## LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller





All information provided in this document is subject to legal disclaimers

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                                | HVQFN<br>pin                | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------|-----------------------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWDIO/PIO1_3/                         | 19 <u><sup>[5]</sup></u>    | no                      | I/O  | I; PU                 | SWDIO — Serial wire debug input/output.                                                                                                                                                                                                                                                                                                                                  |
| AD4/CT32B1_MAT2                       |                             |                         | I/O  | -                     | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
|                                       |                             |                         | I    | -                     | AD4 — A/D converter, input 4.                                                                                                                                                                                                                                                                                                                                            |
|                                       |                             |                         | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |
| PIO1_4/AD5/<br>CT32B1_MAT3/<br>WAKEUP | 20 <u><sup>[5]</sup></u> no |                         | I/O  | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter. In Deep power-down mode, this pin serves as the Deep power-down mode wake-up pin with 20 ns glitch filter. Pull this pin HIGH externally before entering Deep power-down mode. Pull this pin LOW to exit Deep power-down mode. A LOW-going pulse as short as 50 ns wakes up the part. |
|                                       |                             |                         | I    | -                     | AD5 — A/D converter, input 5.                                                                                                                                                                                                                                                                                                                                            |
|                                       |                             |                         | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |
| PIO1_6/RXD/                           | 23 <u>[3]</u>               | no                      | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT32B0_MAT0                           |                             |                         | I    | -                     | RXD — Receiver input for UART.                                                                                                                                                                                                                                                                                                                                           |
|                                       |                             |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                         |
| PIO1_7/TXD/                           | 24 <u>[3]</u>               | no                      | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT32B0_MAT1                           |                             |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                                                                                                       |
|                                       |                             |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                         |
| PIO1_8/                               | 6 <u>[3]</u>                | no                      | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT16B1_CAP0                           |                             |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                                                                                                        |
| XTALIN                                | 4 <u>[6]</u>                | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                                                                                                              |
| V <sub>DD</sub>                       | 5; 22                       | -                       | I    | -                     | 1.8 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                                                                                                                                  |
| V <sub>SS</sub>                       | 3; 21                       | -                       | I    | -                     | Ground.                                                                                                                                                                                                                                                                                                                                                                  |

#### Table 6. LPC1100L series: LPC1112 (HVQFN24 package) ... continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] Pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] Pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled (see Figure 51).

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

## 32-bit ARM Cortex-M0 microcontroller

| Symbol            | Pin                      | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                  |
|-------------------|--------------------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_6/RXD/       | PIO1_6/RXD/ 46[3]        |                         | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                           |
| CT32B0_MAT0       |                          |                         | I    | -                     | RXD — Receiver input for UART.                                                                                                                                                                               |
|                   |                          |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                             |
| PIO1_7/TXD/       | 47 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                           |
| CT32B0_MAT1       |                          |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                           |
|                   |                          |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                             |
| PIO1_8/           | 9 <u>[3]</u>             | no                      | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                           |
| CT16B1_CAP0       |                          |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                            |
| PIO1_9/           | 17 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                           |
| CT16B1_MAT0       |                          |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                             |
| PIO1_10/AD6/      | 30 <u>[5]</u>            | no                      | I/O  | I; PU                 | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                          |
| CT16B1_MAT1       |                          |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                |
|                   |                          |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                             |
| PIO1_11/AD7       | 42 <u><sup>[5]</sup></u> | no                      | I/O  | I; PU                 | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                          |
|                   |                          |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                |
| PIO2_0 to PIO2_11 |                          |                         | I/O  |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. |
| PIO2_0/DTR/SSEL1  | 2 <u>[3]</u>             | no                      | I/O  | I; PU                 | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                           |
|                   |                          |                         | 0    | -                     | <b>DTR</b> — Data Terminal Ready output for UART.                                                                                                                                                            |
|                   |                          |                         | I/O  | -                     | SSEL1 — Slave Select for SPI1.                                                                                                                                                                               |
| PIO2_1/DSR/SCK1   | 13 <u>[3]</u>            | <u>3]</u> no            | I/O  | I; PU                 | <b>PIO2_1</b> — General purpose digital input/output pin.                                                                                                                                                    |
|                   |                          |                         | I    | -                     | <b>DSR</b> — Data Set Ready input for UART.                                                                                                                                                                  |
|                   |                          |                         | I/O  | -                     | SCK1 — Serial clock for SPI1.                                                                                                                                                                                |
| PIO2_2/DCD/MISO1  | 26 <u>[3]</u>            | no                      | I/O  | I; PU                 | <b>PIO2_2</b> — General purpose digital input/output pin.                                                                                                                                                    |
|                   |                          |                         | I    | -                     | <b>DCD</b> — Data Carrier Detect input for UART.                                                                                                                                                             |
|                   |                          |                         | I/O  | -                     | MISO1 — Master In Slave Out for SPI1.                                                                                                                                                                        |
| PIO2_3/RI/MOSI1   | 38 <u>[3]</u>            | no                      | I/O  | I; PU                 | <b>PIO2_3</b> — General purpose digital input/output pin.                                                                                                                                                    |
|                   |                          |                         | I    | -                     | <b>RI</b> — Ring Indicator input for UART.                                                                                                                                                                   |
|                   |                          |                         | I/O  | -                     | MOSI1 — Master Out Slave In for SPI1.                                                                                                                                                                        |
| PIO2_4            | 19 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO2_4 — General purpose digital input/output pin.                                                                                                                                                           |
| PIO2_5            | 20 <u>[3]</u>            | no                      | I/O  | I; PU                 | <b>PIO2_5</b> — General purpose digital input/output pin.                                                                                                                                                    |
| PIO2_6            | 1 <u>[3]</u>             | no                      | I/O  | I; PU                 | <b>PIO2_6</b> — General purpose digital input/output pin.                                                                                                                                                    |
| PIO2_7            | 11 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO2_7 — General purpose digital input/output pin.                                                                                                                                                           |
| PIO2_8            | 12 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO2_8 — General purpose digital input/output pin.                                                                                                                                                           |
| PIO2_9            | 24 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO2_9 — General purpose digital input/output pin.                                                                                                                                                           |
| PIO2_10           | 25 <u>[3]</u>            | no                      | I/O  | I; PU                 | <b>PIO2_10</b> — General purpose digital input/output pin.                                                                                                                                                   |
| PIO2_11/SCK0      | 31 <u>[3]</u>            | no                      | I/O  | I; PU                 | <b>PIO2_11</b> — General purpose digital input/output pin.                                                                                                                                                   |
|                   |                          |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                |

#### Table 8. LPC1100 and LPC1100L series: LPC1113/14 pin description table (LQFP48 package) ... continued

LPC111X

All information provided in this document is subject to legal disclaimers.

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin           | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                       |
|------------------|---------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_7/TXD/      | 32 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT32B0_MAT1      |               |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                  |
| PIO1_8/          | 7 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_CAP0      |               |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                 |
| PIO1_9/          | 12 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_MAT0      |               |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_10/AD6/     | 20 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
| CT16B1_MAT1      |               |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                                                                                     |
|                  |               |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_11/AD7      | 27 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
|                  |               |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                                     |
| PIO2_0           |               |                         |      |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                            |
| PIO2_0/DTR       | 1 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                        |
| PIO3_0 to PIO3_5 |               |                         |      |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available. |
| PIO3_2           | 28 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_4           | 13 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_5           | 14 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| V <sub>DD</sub>  | 6; 29         | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                                           |
| XTALIN           | 4 <u>[6]</u>  | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                       |
| XTALOUT          | 5 <u>[6]</u>  | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                                             |
| V <sub>SS</sub>  | 33            | -                       | -    | -                     | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                   |

#### Table 9. LPC1100 and LPC1100L series: LPC1111/12/13/14 pin description table (HVQFN33 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to 2.6 V for LPC111x/101/201/301, pins pulled up to full V<sub>DD</sub> level on LPC111x/002/102/202/302 (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled, and the pin is not 5 V tolerant (see Figure 51).

### 32-bit ARM Cortex-M0 microcontroller

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

| Symbol                          | LQFP48                   | TFBGA48                  | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |
|---------------------------------|--------------------------|--------------------------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0_11               |                          |                          |                         | I/O  |                       | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block.                                       |
| RESET/PIO0_0                    | 3 <u>[2]</u>             | C1[2]                    | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |
|                                 |                          |                          |                         |      |                       | In deep power-down mode, this pin must be pulled<br>HIGH externally. The RESET pin can be left<br>unconnected or be used as a GPIO pin if an external<br>RESET function is not needed and Deep power-down<br>mode is not used.                     |
|                                 |                          |                          |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |
| PIO0_1/CLKOUT/ 4<br>CT32B0_MAT2 | 4 <u>[3]</u>             | C2 <sup>[3]</sup>        | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |
|                                 |                          |                          |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |
|                                 |                          |                          |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |
| PIO0_2/SSEL0/                   | 10 <u><sup>[3]</sup></u> | F1 <u>[3]</u>            | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_CAP0                     |                          |                          |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |
|                                 |                          |                          |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |
| PIO0_3                          | 14 <u><sup>[3]</sup></u> | H2 <sup>[3]</sup>        | yes                     | I/O  | I; PU                 | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| PIO0_4/SCL                      | 15 <u><sup>[4]</sup></u> | G3 <u>[4]</u>            | yes                     | I/O  | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                                 |                          |                          |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                   |
| PIO0_5/SDA                      | 16 <u><sup>[4]</sup></u> | H3 <u><sup>[4]</sup></u> | yes                     | I/O  | I; IA                 | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                                 |                          |                          |                         | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                    |
| PIO0_6/SCK0                     | 22 <u>[3]</u>            | H6 <u>[3]</u>            | yes                     | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                 |
|                                 |                          |                          |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                      |
| PIO0_7/CTS                      | 23 <u>[3]</u>            | G7 <u>[3]</u>            | yes                     | I/O  | I; PU                 | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                             |
|                                 |                          |                          |                         | I    | -                     | <b>CTS</b> — Clear To Send input for UART.                                                                                                                                                                                                         |

Table 10. LPC1100XL series: LPC1113/14/15 pin description table (LQFP48 and TFBGA48 package)

### 32-bit ARM Cortex-M0 microcontroller

- In the LPC1110/11/12/13/14/15, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.

### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

## 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

## 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC1110/11/12/13/14/15 use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

## 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIO0\_4 and PIO0\_5.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin (except for pins PIO0\_4 and PIO0\_5).
- On the LPC1100, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 2.6 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.

### 32-bit ARM Cortex-M0 microcontroller

- On the LPC1100L and LPC1100XL series, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 3.3 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.
- Programmable open-drain mode for series LPC1100L and LPC1100XL.

## 7.8 UART

The LPC1110/11/12/13/14/15 contain one UART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

### 7.8.1 Features

- Maximum UART data bit rate of 3.125 MBit/s.
- 16 Byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.

## 7.9 SPI serial I/O controller

The LPC1100 and LPC1100L series contain two SPI controllers on the LQFP48 package and one SPI controller on the HVQFN33/TSSOP28/DIP28/TSSOP20/SO20 packages (SPI0).

The LPC1100XL series contain two SPI controllers.

Both SPI controllers support SSP features.

The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

### 7.9.1 Features

- Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication

#### 32-bit ARM Cortex-M0 microcontroller

Following reset, the LPC1110/11/12/13/14/15 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 16 for an overview of the LPC1110/11/12/13/14/15 clock generation.



### 7.16.1.1 Internal RC oscillator

The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range.

Upon power-up or any chip reset, the LPC1110/11/12/13/14/15 use the IRC as the clock source. Software may later switch to one of the other available clock sources.

### 7.16.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL.

#### 32-bit ARM Cortex-M0 microcontroller

## 9. Thermal characteristics

The average chip junction temperature,  $T_{j}\,(^{\circ}C),$  can be calculated using the following equation:

$$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$

- T<sub>amb</sub> = ambient temperature (°C),
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

### Table 13. Thermal characteristics

| Symbol              | Parameter        | Conditions | Min | Тур | Max | Unit |
|---------------------|------------------|------------|-----|-----|-----|------|
| T <sub>j(max)</sub> | maximum junction |            | -   | -   | 125 | °C   |
|                     | temperature      |            |     |     |     |      |

#### Table 14. LPC111x/x01 Thermal resistance value (°C/W): ±15 %

| HVQFN33                            |      | LQFP48                  |       |
|------------------------------------|------|-------------------------|-------|
| θја                                |      | θја                     |       |
| JEDEC (4.5 in × 4 in)              |      | JEDEC (4.5 in × 4 in)   |       |
| 0 m/s                              | 40.4 | 0 m/s                   | 82.1  |
| 1 m/s                              | 32.7 | 1 m/s                   | 73.7  |
| 2.5 m/s                            | 28.3 | 2.5 m/s                 | 68.2  |
| Single-layer (4.5 in $\times$ 3 in | )    | 8-layer (4.5 in × 3 in) |       |
| 0 m/s                              | 84.8 | 0 m/s                   | 115.2 |
| 1 m/s                              | 61.6 | 1 m/s                   | 94.7  |
| 2.5 m/s                            | 53.1 | 2.5 m/s                 | 86.3  |
| өјс                                | 20.3 | θјс                     | 29.6  |
| θjb                                | 1.1  | θjb                     | 34.2  |

32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

## **12.** Application information

## 12.1 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 18</u>:

- The ADC input trace must be short and as close as possible to the LPC1110/11/12/13/14/15 chip.
- The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

## 12.2 Use of ADC input trigger signals

For applications that use trigger signals to start conversions and require a precise sample frequency, ensure that the period of the trigger signal is an integral multiple of the period of the ADC clock.

## 12.3 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV (RMS) is needed.



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 49), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in <u>Figure 50</u> and in <u>Table 30</u> and <u>Table 31</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of

### 32-bit ARM Cortex-M0 microcontroller

fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and  $R_S$ ). Capacitance  $C_P$  in <u>Figure 50</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer (see Table 30).



| Table 30. | Recommended values for $C_{\chi_1}/C_{\chi_2}$ in oscillation mode (crystal and external |
|-----------|------------------------------------------------------------------------------------------|
|           | components parameters) low frequency mode                                                |

| ······································             |                                            |                                                     |                                                               |  |  |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|--|--|
| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |  |  |
| 1 MHz to 5 MHz                                     | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |  |  |
|                                                    | 20 pF                                      | < 300 Ω                                             | 39 pF, 39 pF                                                  |  |  |
|                                                    | 30 pF                                      | < 300 Ω                                             | 57 pF, 57 pF                                                  |  |  |
| 5 MHz to 10 MHz                                    | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |  |  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                                  |  |  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                                  |  |  |
| 10 MHz to 15 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |  |  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                                  |  |  |
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                                  |  |  |

| Table 31. | Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external |
|-----------|----------------------------------------------------------------------------------|
|           | components parameters) high frequency mode                                       |

| ······································             |       |                                                     |                                                               |
|----------------------------------------------------|-------|-----------------------------------------------------|---------------------------------------------------------------|
| Fundamental oscillation frequency F <sub>OSC</sub> |       | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
| 15 MHz to 20 MHz                                   | 10 pF | < 180 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF | < 100 Ω                                             | 39 pF, 39 pF                                                  |
| 20 MHz to 25 MHz                                   | 10 pF | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF | < 80 Ω                                              | 39 pF, 39 pF                                                  |

Product data sheet

#### 32-bit ARM Cortex-M0 microcontroller

## 12.4 XTAL Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{X1}$ ,  $C_{X2}$ , and  $C_{X3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{X1}$  and  $C_{X2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

## 12.5 Standard I/O pad configuration

Figure 51 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Digital output: Pseudo open-drain mode enable/disabled
- Analog input

32-bit ARM Cortex-M0 microcontroller



#### Fig 57. Package outline SOT117-1 (DIP28)

32-bit ARM Cortex-M0 microcontroller



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 59. Package outline (HVQFN33 7x7)

All information provided in this document is subject to legal disclaimers

32-bit ARM Cortex-M0 microcontroller



## HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm

SOT616-3

Fig 61. Package outline SOT616-3 (HVQFN24)

32-bit ARM Cortex-M0 microcontroller



Fig 62. Package outline TFBGA48 (SOT1155-2)

All information provided in this document is subject to legal disclaimers.