



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 50MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 19                                                                         |
| Program Memory Size        | 16KB (16K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 6x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 24-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 24-HVQFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1112fhn24-202-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

| Table 3. Pin description | overview              |                 |
|--------------------------|-----------------------|-----------------|
| Part                     | Pin description table | Pinning diagram |
| LPC1114FHN33/203         | Table 11              | Figure 7        |
| LPC1114JHN33/203         | Table 11              | Figure 7        |
| LPC1114FHN33/301         | Table 9               | Figure 6        |
| LPC1114FHN33/302         | Table 9               | Figure 6        |
| LPC1114JHN33/303         | Table 11              | Figure 7        |
| LPC1114FHN33/303         | Table 11              | Figure 7        |
| LPC1114FHN33/333         | Table 11              | Figure 7        |
| LPC1114JHN33/333         | Table 11              | Figure 7        |
| LPC1114FHI33/302         | Table 9               | Figure 6        |
| LPC1114FHI33/303         | Table 11              | Figure 7        |
| LPC1114JHI33/303         | Table 11              | Figure 7        |
| LPC1113FBD48/301         | Table 8               | Figure 3        |
| LPC1113FBD48/302         | Table 8               | Figure 3        |
| LPC1113FBD48/303         | Table 10              | Figure 4        |
| LPC1113JBD48/303         | Table 10              | Figure 4        |
| LPC1114FBD48/301         | Table 8               | Figure 3        |
| LPC1114FBD48/302         | Table 8               | Figure 3        |
| LPC1114FBD48/303         | Table 10              | Figure 4        |
| LPC1114JBD48/303         | Table 10              | Figure 4        |
| LPC1114FBD48/323         | Table 10              | Figure 4        |
| LPC1114JBD48/323         | Table 10              | Figure 4        |
| LPC1114FBD48/333         | Table 10              | Figure 4        |
| LPC1114JBD48/333         | Table 10              | Figure 4        |
| LPC1115FBD48/303         | Table 10              | Figure 4        |
| LPC1115JBD48/303         | Table 10              | Figure 4        |
| LPC1115FET48/303         | Table 10              | Figure 5        |
| LPC1115JET48/303         | Table 10              | Figure 5        |

LPC111X

### **NXP Semiconductors**

## LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

#### LPC1100L series: LPC1110/11/12 pin description table (SO20 and TSSOP20 package with Table 4. I<sup>2</sup>C-bus pins) ... continued

| O male al                     |                      |     | 011                     | <b>T</b> | Deest                 | Description                                                                                                                                                                                                  |  |
|-------------------------------|----------------------|-----|-------------------------|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Бутрої                        | Pin SO20/<br>TSSOP20 |     | Start<br>logic<br>input | Туре     | Reset<br>state<br>[1] | Description                                                                                                                                                                                                  |  |
| R/PIO0_11/<br>AD0/CT32B0_MAT3 | 4                    | [5] | yes                     | I        | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |  |
|                               |                      |     |                         | I/O      | -                     | PIO0_11 — General purpose digital input/output pin.                                                                                                                                                          |  |
|                               |                      |     |                         | I        | -                     | AD0 — A/D converter, input 0.                                                                                                                                                                                |  |
|                               |                      |     |                         | 0        | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                             |  |
| PIO1_0 to PIO1_7              |                      |     |                         | I/O      |                       | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block. |  |
| R/PIO1_0/<br>AD1/CT32B1_CAP0  | 7                    | [5] | yes                     | I        | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |  |
|                               |                      |     |                         | I/O      | -                     | PIO1_0 — General purpose digital input/output pin.                                                                                                                                                           |  |
|                               |                      |     |                         | I        | -                     | AD1 — A/D converter, input 1.                                                                                                                                                                                |  |
|                               |                      |     |                         | I        | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                            |  |
| R/PIO1_1/<br>AD2/CT32B1_MAT0  | 8                    | [5] | no                      | 0        | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |  |
|                               |                      |     |                         | I/O      | -                     | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                           |  |
|                               |                      |     |                         | I        | -                     | AD2 — A/D converter, input 2.                                                                                                                                                                                |  |
|                               |                      |     |                         | 0        | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                             |  |
| R/PIO1_2/<br>AD3/CT32B1_MAT1  | 9                    | [5] | no                      | I        | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |  |
|                               |                      |     |                         | I/O      | -                     | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                           |  |
|                               |                      |     |                         | I        | -                     | AD3 — A/D converter, input 3.                                                                                                                                                                                |  |
|                               |                      |     |                         | 0        | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                             |  |
| SWDIO/PIO1_3/                 | 10                   | [5] | no                      | I/O      | I; PU                 | SWDIO — Serial wire debug input/output.                                                                                                                                                                      |  |
| AD4/CT32B1_MAT2               |                      |     |                         | I/O      | -                     | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                           |  |
|                               |                      |     |                         | I        | -                     | AD4 — A/D converter, input 4.                                                                                                                                                                                |  |
|                               |                      |     |                         | 0        | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                             |  |
| PIO1_6/RXD/                   | 11                   | [3] | no                      | I/O      | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                           |  |
| CT32B0_MAT0                   |                      |     |                         | I        | -                     | RXD — Receiver input for UART.                                                                                                                                                                               |  |
|                               |                      |     |                         | 0        | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                             |  |
| PIO1_7/TXD/                   | 12                   | [3] | no                      | I/O      | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                           |  |
| CT32B0_MAT1                   |                      |     |                         | 0        | -                     | TXD — Transmitter output for UART.                                                                                                                                                                           |  |
|                               |                      |     |                         | 0        | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                             |  |
| V <sub>DD</sub>               | 15                   |     | -                       |          | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                      |  |
| XTALIN                        | 14                   | [6] | -                       | I        | -                     | Input to the oscillator circuit and internal clock generator circuits.<br>Input voltage must not exceed 1.8 V.                                                                                               |  |
| XTALOUT                       | 13                   | [6] | -                       | 0        | -                     | Output from the oscillator amplifier.                                                                                                                                                                        |  |
| V <sub>SS</sub>               | 16                   |     | -                       |          | -                     | Ground.                                                                                                                                                                                                      |  |

LPC111X Product data sheet

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin                      | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                       |  |  |
|------------------|--------------------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIO1_7/TXD/      | 32 <u>[3]</u>            | no                      | I/O  | I;PU                  | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| CT32B0_MAT1      |                          |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                |  |  |
|                  |                          |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                  |  |  |
| PIO1_8/          | 7 <u>[3]</u>             | no                      | I/O  | I;PU                  | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| CT16B1_CAP0      |                          |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                 |  |  |
| PIO1_9/          | 12 <u>[3]</u>            | no                      | I/O  | I;PU                  | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| CT16B1_MAT0      |                          |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                                                                                                  |  |  |
| PIO1_10/AD6/     | 20 <u><sup>[5]</sup></u> | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                                                                                               |  |  |
| CT16B1_MAT1      |                          |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                                                                                     |  |  |
|                  |                          |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                                                                                                  |  |  |
| PIO1_11/AD7      | 27 <u>[5]</u>            | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                               |  |  |
|                  |                          |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                                     |  |  |
| PIO2_0           |                          |                         |      |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                            |  |  |
| PIO2_0/DTR       | 1 <u>[3]</u>             | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
|                  |                          |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                        |  |  |
| PIO3_0 to PIO3_5 |                          |                         |      |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available. |  |  |
| PIO3_2           | 28 <u>[3]</u>            | no                      | I/O  | I;PU                  | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| PIO3_4           | 13 <u>[3]</u>            | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| PIO3_5           | 14 <u>[3]</u>            | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                |  |  |
| V <sub>DD</sub>  | 6; 29                    | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                                           |  |  |
| XTALIN           | 4 <u>[6]</u>             | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                       |  |  |
| XTALOUT          | 5 <u>[6]</u>             | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                                             |  |  |
| V <sub>SS</sub>  | 33                       | -                       | -    | -                     | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                   |  |  |

#### Table 9. LPC1100 and LPC1100L series: LPC1111/12/13/14 pin description table (HVQFN33 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to 2.6 V for LPC111x/101/201/301, pins pulled up to full V<sub>DD</sub> level on LPC111x/002/102/202/302 (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled, and the pin is not 5 V tolerant (see Figure 51).

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol          | LQFP48                   | TFBGA48       | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                             |
|-----------------|--------------------------|---------------|-------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| PIO3_2/DCD/     | 43 <u>[3]</u>            | A4 <u>[3]</u> | no                      | I/O  | I; PU                 | PIO3_2 — General purpose digital input/output pin.                                                                      |
| CT16B0_MAT2/    |                          |               |                         | 1    | -                     | <b>DCD</b> — Data Carrier Detect input for UART.                                                                        |
| CONT            |                          |               |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                        |
|                 |                          |               |                         | I/O  | -                     | SCK1 — Serial clock for SPI1.                                                                                           |
| PIO3_3/RI/      | 48 <u>[3]</u>            | A2[3]         | no                      | I/O  | I; PU                 | PIO3_3 — General purpose digital input/output pin.                                                                      |
| CT16B0_CAP0     |                          |               |                         | 1    | -                     | <b>RI</b> — Ring Indicator input for UART.                                                                              |
|                 |                          |               |                         | 1    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                       |
| PIO3_4/         | 18 <u><sup>[3]</sup></u> | H4 <u>[3]</u> | <u>3]</u> no            | I/O  | I; PU                 | PIO3_4 — General purpose digital input/output pin.                                                                      |
| CT16B0_CAP1/RXD |                          |               |                         | 1    | -                     | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.                                                                       |
|                 |                          |               |                         | 1    | -                     | RXD — Receiver input for UART                                                                                           |
| PIO3_5/         | 21 <u>3</u>              | G6 <u>[3]</u> | no                      | I/O  | I; PU                 | PIO3_5 — General purpose digital input/output pin.                                                                      |
| CT16B1_CAP1/TXD |                          |               |                         | 1    | -                     | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                                                                       |
|                 |                          |               |                         | 0    | -                     | TXD — Transmitter output for UART                                                                                       |
| V <sub>DD</sub> | 8; 44                    | E2;<br>B4     | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| XTALIN          | 6 <u>[6]</u>             | D1 <u>[6]</u> | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.             |
| XTALOUT         | 7 <u>[6]</u>             | E1 <u>[6]</u> | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                   |
| V <sub>SS</sub> | 5; 41                    | D2;<br>B5     | -                       | I    | -                     | Ground.                                                                                                                 |

#### Table 10. LPC1100XL series: LPC1113/14/15 pin description table (LQFP48 and TFBGA48 package) ... continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 51).

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

LPC111X

40 of 127

#### 32-bit ARM Cortex-M0 microcontroller



#### Fig 14. LPC1100 and LPC1100L series memory map

32-bit ARM Cortex-M0 microcontroller

### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details see the *LPC111x user manual*.

#### 7.17.5 APB interface

The APB peripherals are located on one APB bus.

### 7.17.6 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

### 7.17.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs serve as external interrupts (see <u>Section 7.17.1</u>).

### 7.18 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug with four breakpoints and two watchpoints is supported.

32-bit ARM Cortex-M0 microcontroller

#### Table 16. Static characteristics (LPC1100, LPC1100L series) ... continued

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol                    | Parameter                              | Conditions                                                                                                                           | Min                | Typ[1]              | Max                | Unit |
|---------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|--------------------|------|
| I <sub>OZ</sub>           | OFF-state output current               | $V_O = 0 V$ ; $V_O = V_{DD}$ ;<br>on-chip pull-up/down<br>resistors disabled                                                         | -                  | 0.5                 | 10                 | nA   |
| VI                        | input voltage                          | pin configured to provide [12][13]<br>a digital function [14]                                                                        | 0                  | -                   | 5.0                | V    |
| Vo                        | output voltage                         | output active                                                                                                                        | 0                  | -                   | V <sub>DD</sub>    | V    |
| V <sub>IH</sub>           | HIGH-level input voltage               |                                                                                                                                      | 0.7V <sub>DD</sub> | -                   | -                  | V    |
| V <sub>IL</sub>           | LOW-level input voltage                |                                                                                                                                      | -                  | -                   | $0.3V_{DD}$        | V    |
| V <sub>hys</sub>          | hysteresis voltage                     |                                                                                                                                      | 0.4                | -                   | -                  | V    |
| V <sub>OH</sub>           | HIGH-level output voltage              | $\begin{array}{l} \text{2.5 V} \leq \text{V}_{\text{DD}} \leq \text{3.6 V}; \\ \text{I}_{\text{OH}} = -20 \text{ mA} \end{array}$    | $V_{DD}-0.4$       | -                   | -                  | V    |
|                           |                                        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V};$ $\text{I}_{\text{OH}} = -12 \text{ mA}$                                   | $V_{DD}-0.4$       | -                   | -                  | V    |
| V <sub>OL</sub>           | LOW-level output voltage               | $\begin{array}{l} 2.5 \ \text{V} \leq \text{V}_{\text{DD}} \leq 3.6 \ \text{V}; \\ \text{I}_{\text{OL}} = 4 \ \text{mA} \end{array}$ | -                  | -                   | 0.4                | V    |
|                           |                                        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V};$ $\text{I}_{\text{OL}} = 3 \text{ mA}$                                     | -                  | -                   | 0.4                | V    |
| I <sub>OH</sub>           | HIGH-level output current              | $\label{eq:VOH} \begin{array}{l} V_{OH} = V_{DD} - 0.4 \ \text{V}; \\ 2.5 \ \text{V} \leq V_{DD} \leq 3.6 \ \text{V} \end{array}$    | 20                 | -                   | -                  | mA   |
|                           |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                             | 12                 | -                   | -                  | mA   |
| I <sub>OL</sub>           | LOW-level output current               | $V_{OL} = 0.4 \text{ V}$ $2.5 \text{ V} \le V_{DD} \le 3.6 \text{ V}$                                                                | 4                  | -                   | -                  | mA   |
|                           |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                                                     | 3                  | -                   | -                  | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit output current | $V_{OL} = V_{DD} $ [15]                                                                                                              | -                  | -                   | 50                 | mA   |
| I <sub>pd</sub>           | pull-down current                      | V <sub>1</sub> = 5 V                                                                                                                 | 10                 | 50                  | 150                | μA   |
| I <sub>pu</sub>           | pull-up current                        | $V_{I} = 0 V$ $2.0 V \le V_{DD} \le 3.6 V$                                                                                           | -15                | -50                 | -85                | μΑ   |
|                           |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                                                             | -10                | -50                 | -85                | μA   |
|                           |                                        | $V_{DD} < V_I < 5 V$                                                                                                                 | 0                  | 0                   | 0                  | μA   |
| I <sup>2</sup> C-bus pins | s (PIO0_4 and PIO0_5)                  | 1                                                                                                                                    |                    |                     |                    | I    |
| V <sub>IH</sub>           | HIGH-level input voltage               |                                                                                                                                      | $0.7V_{DD}$        | -                   | -                  | V    |
| V <sub>IL</sub>           | LOW-level input voltage                |                                                                                                                                      | -                  | -                   | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                     |                                                                                                                                      | -                  | 0.05V <sub>DD</sub> | -                  | V    |
| I <sub>OL</sub>           | LOW-level output<br>current            | $V_{OL} = 0.4$ V; l <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins                                                   | 3.5                | -                   | -                  | mA   |
|                           |                                        | $2.5 V \le V_{DD} \le 3.6 V$                                                                                                         |                    |                     |                    |      |
|                           |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                             | 3                  | -                   | -                  |      |

32-bit ARM Cortex-M0 microcontroller





All information provided in this document is subject to legal disclaimers

LPC111X

© NXP Semiconductors N.V. 2014. All rights reserved.

32-bit ARM Cortex-M0 microcontroller







Product data sheet

LPC111X

81 of 127

#### 32-bit ARM Cortex-M0 microcontroller

### 10.9 Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at  $T_{amb} = 25$  °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

The supply currents are shown for system clock frequencies of 12 MHz and 48 MHz.

| Peripheral                             | Typical s<br>mA   | upply cur | rent in | Notes                                                                                                                                                 |  |  |
|----------------------------------------|-------------------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                        | n/a 12 MHz 48 MHz |           | 48 MHz  |                                                                                                                                                       |  |  |
| IRC                                    | 0.27              | -         | -       | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |
| System oscillator<br>at 12 MHz         | 0.22              | -         | -       | IRC running; PLL off; independent of main clock frequency.                                                                                            |  |  |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.004             | -         | -       | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |
| BOD                                    | 0.051             | -         | -       | Independent of main clock frequency.                                                                                                                  |  |  |
| Main PLL                               | -                 | 0.21      | -       |                                                                                                                                                       |  |  |
| ADC                                    | -                 | 0.08      | 0.29    |                                                                                                                                                       |  |  |
| CLKOUT                                 | -                 | 0.12      | 0.47    | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                    |  |  |
| CT16B0                                 | -                 | 0.02      | 0.06    |                                                                                                                                                       |  |  |
| CT16B1                                 | -                 | 0.02      | 0.06    |                                                                                                                                                       |  |  |
| CT32B0                                 | -                 | 0.02      | 0.07    |                                                                                                                                                       |  |  |
| CT32B1                                 | -                 | 0.02      | 0.06    |                                                                                                                                                       |  |  |
| GPIO                                   | -                 | 0.23      | 0.88    | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |
| IOCONFIG                               | -                 | 0.03      | 0.10    |                                                                                                                                                       |  |  |
| 12C                                    | -                 | 0.04      | 0.13    |                                                                                                                                                       |  |  |
| ROM                                    | -                 | 0.04      | 0.15    |                                                                                                                                                       |  |  |
| SPI0                                   | -                 | 0.12      | 0.45    |                                                                                                                                                       |  |  |
| SPI1                                   | -                 | 0.12      | 0.45    |                                                                                                                                                       |  |  |
| UART                                   | -                 | 0.22      | 0.82    |                                                                                                                                                       |  |  |
| WDT/WWDT                               | -                 | 0.02      | 0.06    | Main clock selected as clock source for the WDT.                                                                                                      |  |  |

 Table 21.
 Power consumption for individual analog and digital blocks

32-bit ARM Cortex-M0 microcontroller



LPC111X

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                | Parameter                        | Conditions                                                       | ľ    | Min | Typ <u>[1]</u> | Max | Unit |
|-----------------------|----------------------------------|------------------------------------------------------------------|------|-----|----------------|-----|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1 [2]]<br>in the WDTOSCCTRL register; | 3] _ | -   | 9.4            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF [2]]<br>in the WDTOSCCTRL register  | 3] _ | -   | 2300           | -   | kHz  |

Table 26. Dynamic characteristics: Watchdog oscillator

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.
- [3] See the LPC111x user manual.

### 11.5 I/O pins

| Table 27.       | Dynamic characteristic: I/O pins <sup>[1]</sup> |
|-----------------|-------------------------------------------------|
| $T_{amb} = -40$ | °C to +105 °C; 3.0 V ≤ $V_{DD}$ ≤ 3.6 V.        |

| Symbol         | Parameter | Conditions                     | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------------|-----|-----|-----|------|
| tr             | rise time | pin<br>configured as<br>output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin<br>configured as<br>output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

32-bit ARM Cortex-M0 microcontroller



LPC111X

96 of 127

### 32-bit ARM Cortex-M0 microcontroller

### 12.7 ElectroMagnetic Compatibility (EMC)

Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for the LPC1114FBD48/302 in Table 32.

## Table 32. ElectroMagnetic Compatibility (EMC) for part LPC1114FBD48/302 (TEM-cell method)

 $V_{DD} = 3.3 V; T_{amb} = 25 °C.$ 

| Parameter                | Frequency band           | System clock = | Unit   |        |      |  |  |  |
|--------------------------|--------------------------|----------------|--------|--------|------|--|--|--|
|                          |                          | 12 MHz         | 24 MHz | 48 MHz |      |  |  |  |
| nput clock: IRC (12 MHz) |                          |                |        |        |      |  |  |  |
| maximum<br>peak level    | 150 kHz to 30 MHz        | -7             | -5     | -7     | dBμV |  |  |  |
|                          | 30 MHz to 150 MHz        | -2             | 1      | 10     | dBμV |  |  |  |
|                          | 150 MHz to 1 GHz         | 4              | 8      | 16     | dBμV |  |  |  |
| IEC level <sup>[1]</sup> | -                        | 0              | N      | М      | -    |  |  |  |
| Input clock: o           | crystal oscillator (12 N | lHz)           |        |        |      |  |  |  |
| maximum<br>peak level    | 150 kHz to 30 MHz        | -7             | -7     | -7     | dBμV |  |  |  |
|                          | 30 MHz to 150 MHz        | -2             | 1      | 8      | dBμV |  |  |  |
|                          | 150 MHz to 1 GHz         | 4              | 7      | 14     | dBμV |  |  |  |
| IEC level <sup>[1]</sup> | -                        | 0              | Ν      | Μ      | -    |  |  |  |

[1] IEC levels refer to Appendix D in the IEC61967-2 Specification.

LPC111X

32-bit ARM Cortex-M0 microcontroller



#### Fig 60. Package outline SOT313-2 (LQFP48)

LPC111X Product data sheet © NXP Semiconductors N.V. 2014. All rights reserved.

32-bit ARM Cortex-M0 microcontroller



### HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm

SOT616-3

Fig 61. Package outline SOT616-3 (HVQFN24)

LPC111X

### **NXP Semiconductors**

### LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

| Document ID          | Release date                                                                                                                                                           | Data sheet status                                                                                            | Change notice                         | Supersedes                                                                                    |  |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--|--|
| Modifications:       | Power cons<br>Figure 17).                                                                                                                                              | umption graphs added fo                                                                                      | or parts LPC111x/                     | 102/202/302 (Figure 13 to                                                                     |  |  |  |  |
|                      | Parameter                                                                                                                                                              | √ <sub>hys</sub> for I <sup>2</sup> C bus pins: typi                                                         | ical value correcte                   | ed $V_{hys} = 0.05 V_{DD}$ in Table 7.                                                        |  |  |  |  |
|                      | <ul> <li>Typical valu</li> </ul>                                                                                                                                       | e for parameter N <sub>endu</sub> ad                                                                         | lded in Table 12 "I                   | Flash characteristics".                                                                       |  |  |  |  |
|                      | <ul> <li>I<sup>2</sup>C-bus pins configured as standard mode pins, parameter I<sub>OL</sub> changed to 3.<br/>(minimum) for 2.0 V ≤ V<sub>DD</sub> ≤ 3.6 V.</li> </ul> |                                                                                                              |                                       |                                                                                               |  |  |  |  |
|                      | <ul> <li>Section 11.6</li> </ul>                                                                                                                                       | 6 "ElectroMagnetic Comp                                                                                      | patibility (EMC)" a                   | dded.                                                                                         |  |  |  |  |
|                      | <ul> <li>Power-up c</li> </ul>                                                                                                                                         | haracterization added (S                                                                                     | ection 10.1 "Powe                     | er-up ramp conditions").                                                                      |  |  |  |  |
| LPC1111_12_13_14 v.3 | 20101110                                                                                                                                                               | Product data sheet                                                                                           | -                                     | LPC1111_12_13_14 v.2                                                                          |  |  |  |  |
| Modifications:       | <ul> <li>Parts LPC1</li> </ul>                                                                                                                                         | 11x/102/202/302 added (                                                                                      | LPC1100L series                       | ).                                                                                            |  |  |  |  |
|                      | <ul> <li>Power cons</li> </ul>                                                                                                                                         | umption data for parts LF                                                                                    | PC111x/102/202/3                      | 02 added in Table 7.                                                                          |  |  |  |  |
|                      | PLL output                                                                                                                                                             | frequency limited to 100                                                                                     | MHz in Section 7.                     | 15.2.                                                                                         |  |  |  |  |
|                      | <ul> <li>Description</li> </ul>                                                                                                                                        | of RESET and WAKEUF                                                                                          | P functions update                    | d in Section 6.                                                                               |  |  |  |  |
|                      | <ul> <li>WDT description</li> </ul>                                                                                                                                    | ption updated in Section                                                                                     | 7.14. The WDT is                      | a 24-bit timer.                                                                               |  |  |  |  |
|                      | <ul> <li>Power profi</li> </ul>                                                                                                                                        | les added to Section 2 ar                                                                                    | nd Section 7 for pa                   | arts LPC111x/102/202/302.                                                                     |  |  |  |  |
| LPC1111_12_13_14 v.2 | 20100818                                                                                                                                                               | Product data sheet                                                                                           | -                                     | LPC1111_12_13_14 v.1                                                                          |  |  |  |  |
| Modifications:       | <ul> <li>V<sub>ESD</sub> limit c</li> </ul>                                                                                                                            | hanged to –6500 V (min)                                                                                      | /+6500 V (max) i                      | n Table 6.                                                                                    |  |  |  |  |
|                      | <ul> <li>t<sub>DS</sub> updated</li> </ul>                                                                                                                             | for SPI in master mode                                                                                       | (Table 17).                           |                                                                                               |  |  |  |  |
|                      | <ul> <li>Deep-sleep<br/>only analog</li> </ul>                                                                                                                         | mode functionality chan<br>blocks allowed to remain                                                          | ged to allow BOD<br>n running in Deep | ed to allow BOD and watchdog oscillator as the running in Deep-sleep mode (Section 7.15.5.3). |  |  |  |  |
|                      | <ul> <li>V<sub>DD</sub> range of</li> </ul>                                                                                                                            | changed to 3.0 V $\leq$ V <sub>DD</sub> $\leq$                                                               | 3.6 V in Table 15                     |                                                                                               |  |  |  |  |
|                      | <ul> <li>Reset state</li> </ul>                                                                                                                                        | of pins and start logic fu                                                                                   | nctionality added                     | n Table 3 to Table 5.                                                                         |  |  |  |  |
|                      | <ul> <li>Section 7.1</li> </ul>                                                                                                                                        | Section 7.16.1 added.                                                                                        |                                       |                                                                                               |  |  |  |  |
|                      | <ul> <li>Section "Me</li> </ul>                                                                                                                                        | <ul> <li>Section "Memory mapping control" removed.</li> </ul>                                                |                                       |                                                                                               |  |  |  |  |
|                      | <ul> <li>V<sub>OH</sub> and I<sub>OH</sub></li> </ul>                                                                                                                  | <ul> <li>V<sub>OH</sub> and I<sub>OH</sub> specifications updated for high-drive pins in Table 7.</li> </ul> |                                       |                                                                                               |  |  |  |  |
|                      | <ul> <li>Section 9.4</li> </ul>                                                                                                                                        | added.                                                                                                       |                                       |                                                                                               |  |  |  |  |
| LPC1111_12_13_14 v.1 | 20100416                                                                                                                                                               | Product data sheet                                                                                           | -                                     | -                                                                                             |  |  |  |  |

#### Table 34. Revision history ...continued

Product data sheet

123 of 127

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 19. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com