# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 50MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 28                                                                         |
| Program Memory Size        | 16KB (16K × 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 32-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 32-HVQFN (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1112fhn33-203-5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin TSSOP20   | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|------------------|---------------|-------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
| V <sub>DDA</sub> | 5             | -                       | I    | -                     | 3.3 V supply voltage to the ADC. Also used as the ADC reference voltage.                                    |
| XTALIN           | 14 <u>[5]</u> | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT          | 13 <u>[5]</u> | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>SS</sub>  | 16            | -                       | I    | -                     | Ground.                                                                                                     |
| V <sub>SSA</sub> | 6             | -                       | I    | -                     | Analog ground.                                                                                              |

#### Table 5. LPC1100L series: LPC1112 pin description table (TSSOP20 with VDDA and VSSA pins) ... continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level ); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 51).

[5] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

| Symbol                        | HVQFN<br>pin | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |
|-------------------------------|--------------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_0                  | 1[2]         | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |
|                               |              |                         |      |                       | In deep power- <u>down mode</u> , this pin must be pulled HIGH<br>externally. The RESET pin can be left unconnected or be used<br>as a GPIO pin if an external RESET function is not needed and<br>Deep power-down mode is not used.               |
|                               |              |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 2 <u>[3]</u> | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |
|                               |              |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |
|                               |              |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |
| PIO0_2/SSEL0/                 | 7 <u>[3]</u> | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_CAP0                   |              |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |
|                               |              |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |
| PIO0_4/SCL                    | 8 <u>[4]</u> | yes                     | I/O  | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                               |              |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                         |

#### Table 6. LPC1100L series: LPC1112 (HVQFN24 package)

Product data sheet

© NXP Semiconductors N.V. 2014. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller

- In the LPC1110/11/12/13/14/15, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.

### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC1110/11/12/13/14/15 use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

### 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIO0\_4 and PIO0\_5.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin (except for pins PIO0\_4 and PIO0\_5).
- On the LPC1100, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 2.6 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.

#### 32-bit ARM Cortex-M0 microcontroller

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.16.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.16.5.3 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. Deep-sleep mode allows for additional power savings.

Up to 13 pins total serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode.

Unless the watchdog oscillator is selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

#### 7.16.5.4 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip with the exception of the WAKEUP pin. The LPC1110/11/12/13/14/15 can wake up from Deep power-down mode via the WAKEUP pin.

A LOW-going pulse as short as 50 ns wakes up the part from Deep power-down mode.

When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. The RESET pin must also be held HIGH to prevent it from floating while in Deep power-down mode.

### 7.17 System control

### 7.17.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 8</u> to <u>Table 9</u> as input to the start logic has an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is running. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

32-bit ARM Cortex-M0 microcontroller

| Symbol               | Parameter                   | Conditions                                                                                 | Min         | Typ[1] | Max  | Unit |
|----------------------|-----------------------------|--------------------------------------------------------------------------------------------|-------------|--------|------|------|
| I <sub>OL</sub>      | LOW-level output current    | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as Fast-mode<br>Plus pins | 20          | -      | -    | mA   |
|                      |                             | $2.5~V \leq V_{DD} \leq 3.6~V$                                                             |             |        |      |      |
|                      |                             | $1.8~V \leq V_{DD} < 2.5~V$                                                                | 16          | -      | -    |      |
| ILI                  | input leakage current       | $V_{I} = V_{DD}$ [1]                                                                       | <u>6]</u> _ | 2      | 4    | μA   |
|                      |                             | V <sub>1</sub> = 5 V                                                                       | -           | 10     | 22   | μA   |
| Oscillator p         | bins                        |                                                                                            | 1           | L      |      |      |
| V <sub>i(xtal)</sub> | crystal input voltage       |                                                                                            | -0.5        | 1.8    | 1.95 | V    |
| V <sub>o(xtal)</sub> | crystal output voltage      |                                                                                            | -0.5        | 1.8    | 1.95 | V    |
| Pin capacita         | ance                        |                                                                                            | 1           | L      |      |      |
| C <sub>io</sub>      | input/output<br>capacitance | pins configured for analog function                                                        | -           | -      | 7.1  | pF   |
|                      |                             | I <sup>2</sup> C-bus pins (PIO0_4 and PIO0_5)                                              | -           | -      | 2.5  | pF   |
|                      |                             | pins configured as GPIO                                                                    | -           | -      | 2.8  | pF   |

#### Table 16. Static characteristics (LPC1100, LPC1100L series) ... continued

 $T_{amb} = -40 \,^{\circ}\text{C}$  to +85  $\,^{\circ}\text{C}$ , unless otherwise specified.

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

 $[2] \quad T_{amb} = 25 \ ^{\circ}C.$ 

[3] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.

[4] IRC enabled; system oscillator disabled; system PLL disabled.

[5] BOD disabled.

[6] All peripherals disabled in the SYSAHBCLKCTRL register. Peripheral clocks to UART and SPI0/1 disabled in system configuration block.

- [7] IRC disabled; system oscillator enabled; system PLL enabled.
- [8] All oscillators and analog blocks turned off in the PDSLEEPCFG register; PDSLEEPCFG = 0x0000 18FF.
- [9] WAKEUP pin and RESET pin are pulled HIGH externally.
- [10] System oscillator enabled; IRC disabled; system PLL disabled.

[11] Low-current mode PWR\_LOW\_CURRENT selected when running the set\_power routine in the power profiles.

[12] Including voltage on outputs in 3-state mode.

[13]  $V_{DD}$  supply voltage must be present.

[14] 3-state outputs go into 3-state mode in Deep power-down mode.

[15] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[16] To  $V_{\text{SS}}.$ 

32-bit ARM Cortex-M0 microcontroller

### **10.3 ADC static characteristics**

#### Table 18. ADC static characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $\text{ }^{\circ}\text{C}$  unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5 \text{ V}$  to 3.6 V.

| Symbol              | Parameter                           | Conditions | Min | Тур | Max             | Unit |
|---------------------|-------------------------------------|------------|-----|-----|-----------------|------|
| V <sub>IA</sub>     | analog input voltage                |            | 0   | -   | V <sub>DD</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance            |            | -   | -   | 1               | pF   |
| E <sub>D</sub>      | differential linearity error        | [1][2]     | -   | -   | ± 1             | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | [3]        | -   | -   | ± 1.5           | LSB  |
| E <sub>O</sub>      | offset error                        | [4]        | -   | -   | ± 3.5           | LSB  |
| E <sub>G</sub>      | gain error                          | [5]        | -   | -   | 0.6             | %    |
| E <sub>T</sub>      | absolute error                      | [6]        | -   | -   | ± 4             | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |            | -   | -   | 40              | kΩ   |
| R <sub>i</sub>      | input resistance                    | [7][8]     | -   | -   | 2.5             | MΩ   |

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 17.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 17.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See <u>Figure 17</u>.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 17</u>.

[6] The absolute error ( $E_T$ ) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 17.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{ kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency  $f_s$ :  $R_i = 1 / (f_s \times C_{ia})$ .

#### 32-bit ARM Cortex-M0 microcontroller





Fig 25. Sleep mode: Typical supply current I<sub>DD</sub> versus temperature for different system clock frequencies (for LPC111x/002/102/202/302)

32-bit ARM Cortex-M0 microcontroller

# 10.7 Power consumption LPC1100XL series (LPC111x/103/203/303/323/333)

| T-1-1- 00 | Denver en en en en el en el en el |                   | walness the supercelled and a secold at an |
|-----------|-----------------------------------|-------------------|--------------------------------------------|
| Table 20. | Power consumption at ver          | y low frequencies | using the watchdog oscillator              |

| Symbol          | Parameter      | Conditions <sup>[1]</sup> | Min | Typ[2] | Max | Unit |
|-----------------|----------------|---------------------------|-----|--------|-----|------|
| I <sub>DD</sub> | supply current | Active mode; code         |     |        |     |      |
|                 |                | while(1){}                |     |        |     |      |
|                 |                | executed from flash       |     |        |     |      |
|                 |                | system clock = 8.8 kHz    | -   | 275    | -   | μA   |
|                 |                | system clock = 257 kHz    | -   | 305    | -   | μA   |
|                 |                | system clock = 515 kHz    | -   | 335    | -   | μA   |
|                 |                | system clock = 784 kHz    | -   | 368    | -   | μA   |
|                 |                | system clock = 1028 kHz   | -   | 396    | -   | μA   |
|                 |                | system clock = 2230 kHz   | -   | 538    | -   | μA   |
|                 |                | Sleep mode;               |     |        |     |      |
|                 |                | system clock = 8.8 kHz    | -   | 274    | -   | μA   |
|                 |                | system clock = 257 kHz    | -   | 285    | -   | μA   |
|                 |                | system clock = 515 kHz    | -   | 295    | -   | μA   |
|                 |                | system clock = 784 kHz    | -   | 309    | -   | μA   |
|                 |                | system clock = 1028 kHz   | -   | 317    | -   | μA   |
|                 |                | system clock = 2230 kHz   | -   | 368    | -   | μA   |

[1] WDT OSC enabled, V\_{DD} = 3.3 V, Temp = 25  $^\circ\text{C}.$ 

Low-current mode PWR\_LOW\_CURRENT selected when running the set\_power routine in the power profiles. I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled, IRC disabled, System Oscillator disabled, System PLL disabled, BOD disabled. All peripherals disabled in the SYSAHBCLKCTRL register. Peripheral clocks to UART and SPI0/1 disabled in system configuration block.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

32-bit ARM Cortex-M0 microcontroller





All information provided in this document is subject to legal disclaimers

LPC111X

© NXP Semiconductors N.V. 2014. All rights reserved.

32-bit ARM Cortex-M0 microcontroller

### 10.8 CoreMark data

Remark: All CoreMark data were taken with the Keil uVision v. 4.6 tool.



32-bit ARM Cortex-M0 microcontroller





32-bit ARM Cortex-M0 microcontroller

### 11. Dynamic characteristics

### 11.1 Power-up ramp conditions

### Table 22. Power-up characteristics<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C.$ 

| Symbol            | Parameter     | Conditions                                     |        | Min | Тур | Max | Unit |
|-------------------|---------------|------------------------------------------------|--------|-----|-----|-----|------|
| t <sub>r</sub>    | rise time     | at t = $t_1$ : 0 < V <sub>I</sub> $\le$ 400 mV | [2]    | 0   | -   | 500 | ms   |
| t <sub>wait</sub> | wait time     |                                                | [2][3] | 12  | -   | -   | μS   |
| VI                | input voltage | at t = $t_1$ on pin $V_{DD}$                   |        | 0   | -   | 400 | mV   |

[1] Does not apply to the LPC1100XL series (LPC111x/103/203/303/323/333).

[2] See Figure 42.

[3] The wait time specifies the time the power supply must be at levels below 400 mV before ramping up.



### 11.2 Flash memory

#### Table 23. Flash characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $\text{ }^{\circ}\text{C}$ , unless otherwise specified.  $T_{amb} = 85 \text{ }^{\circ}\text{C}$  for flash programming.

| Symbol            | Parameter        | Conditions                                |     | Min   | Тур    | Max  | Unit   |
|-------------------|------------------|-------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                           | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                   |     | 10    | -      | -    | years  |
|                   |                  | unpowered                                 |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                           | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes. Flash programming operation temperature must not exceed  $T_{amb} = 85$  °C.

32-bit ARM Cortex-M0 microcontroller

### 11.4 Internal oscillators

#### Table 25. Dynamic characteristic: internal oscillators

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C; 2.7 \ V \le V_{DD} \le 3.6 \ V.[1]$ 

| Symbol               | Parameter                        | Conditions | Min   | Typ <u>[2]</u> | Max   | Unit |
|----------------------|----------------------------------|------------|-------|----------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator frequency | -          | 11.88 | 12             | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



32-bit ARM Cortex-M0 microcontroller

### 11.6 I<sup>2</sup>C-bus

#### Table 28. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C.$ 

| Symbol              | Parameter      |              | Conditions                  | Min                   | Max | Unit |
|---------------------|----------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock      |              | Standard-mode               | 0                     | 100 | kHz  |
|                     | frequency      |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time      | [4][5][6][7] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                |              | Standard-mode               |                       |     |      |
|                     |                |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of  |              | Standard-mode               | 4.7                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of |              | Standard-mode               | 4.0                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time | [3][4][8]    | Standard-mode               | 0                     | -   | μS   |
|                     |                |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up    | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                     | time           |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] See the I<sup>2</sup>C-bus specification UM10204 for details.

[2] Parameters are valid over operating temperature range unless otherwise specified.

- [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.

32-bit ARM Cortex-M0 microcontroller

### 12.8 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See Figure 53.



The effective input impedance,  $R_{in}$ , seen by the external voltage source,  $V_{EXT}$ , is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + R<sub>mux</sub> + R<sub>sw</sub>) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using <u>Equation 2</u> with

fs = sampling frequency

 $C_{ia} = ADC$  analog input capacitance

R<sub>mux</sub> = analog mux resistance

 $R_{sw}$  = switch resistance

 $C_{io}$  = pin capacitance

$$R_{in} = \left(\frac{1}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \parallel \left(\frac{1}{f_s \times C_{io}}\right)$$
(2)

Under nominal operating condition  $V_{DD} = 3.3$  V and with the maximum sampling frequency fs = 400 kHz, the parameters assume the following values:

$$\begin{split} C_{ia} &= 1 \text{ pF (max)} \\ R_{mux} &= 2 \text{ k}\Omega \text{ (max)} \\ R_{sw} &= 1.3 \text{ k}\Omega \text{ (max)} \\ C_{io} &= 7.1 \text{ pF (max)} \end{split}$$

The effective input impedance with these parameters is  $R_{in} = 308 \text{ k}\Omega$ .

32-bit ARM Cortex-M0 microcontroller



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 59. Package outline (HVQFN33 7x7)

All information provided in this document is subject to legal disclaimers

32-bit ARM Cortex-M0 microcontroller



#### Fig 60. Package outline SOT313-2 (LQFP48)

LPC111X Product data sheet © NXP Semiconductors N.V. 2014. All rights reserved.

32-bit ARM Cortex-M0 microcontroller



Fig 62. Package outline TFBGA48 (SOT1155-2)

All information provided in this document is subject to legal disclaimers.

### **NXP Semiconductors**

## LPC1110/11/12/13/14/15

#### 32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller



### Fig 66. Reflow soldering of the HVQFN24 package

LPC111X Product data sheet

32-bit ARM Cortex-M0 microcontroller

### 15. Abbreviations

| Table 33. Abbreviations |                                             |  |  |  |  |  |
|-------------------------|---------------------------------------------|--|--|--|--|--|
| Acronym                 | Description                                 |  |  |  |  |  |
| ADC                     | Analog-to-Digital Converter                 |  |  |  |  |  |
| AHB                     | Advanced High-performance Bus               |  |  |  |  |  |
| APB                     | Advanced Peripheral Bus                     |  |  |  |  |  |
| BOD                     | BrownOut Detection                          |  |  |  |  |  |
| GPIO                    | General Purpose Input/Output                |  |  |  |  |  |
| PLL                     | Phase-Locked Loop                           |  |  |  |  |  |
| RC                      | Resistor-Capacitor                          |  |  |  |  |  |
| SPI                     | Serial Peripheral Interface                 |  |  |  |  |  |
| SSI                     | Serial Synchronous Interface                |  |  |  |  |  |
| SSP                     | Synchronous Serial Port                     |  |  |  |  |  |
| TEM                     | Transverse ElectroMagnetic                  |  |  |  |  |  |
| UART                    | Universal Asynchronous Receiver/Transmitter |  |  |  |  |  |

### 16. References

| [1] | LPC111x/LPC11Cxx User manual UM10398:                |
|-----|------------------------------------------------------|
|     | http://www.nxp.com/documents/user_manual/UM10398.pdf |

[2] LPC111x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC111X.pdf