



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 28                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | •                                                                         |
| RAM Size                   | 4K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-HVQFN (5x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1112jhi33-203e |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

- LPC1100L series available as TSSOP28 package, DIP28 package, TSSOP20 package, and SO20 package.
- Extended temperature (-40 °C to +105 °C) for selected parts (see <u>Table 2</u>).

### 3. Applications

- eMetering
- Alarm systems

- Lighting
- White goods

## 4. Ordering information

| Type number        | Package                                                                                                                     |                                                                                                                       |          |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--|
|                    | Name                                                                                                                        | Description                                                                                                           | Version  |  |  |
| SO20, TSSOP20, TSS | OP28, and DI                                                                                                                | P28 packages                                                                                                          |          |  |  |
| LPC1110FD20        | SO20                                                                                                                        | SO20: plastic small outline package; 20 leads; body width 7.5 mm                                                      | SOT163-1 |  |  |
| LPC1111FDH20/002   | TSSOP20                                                                                                                     | TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm                                       | SOT360-1 |  |  |
| LPC1112FD20/102    | SO20                                                                                                                        | SO20: plastic small outline package; 20 leads; body width 7.5 mm                                                      | SOT163-1 |  |  |
| LPC1112FDH20/102   | TSSOP20                                                                                                                     | TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm                                       | SOT360-1 |  |  |
| LPC1112FDH28/102   | TSSOP28                                                                                                                     | TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm                                       | SOT361-1 |  |  |
| LPC1114FDH28/102   | TSSOP28                                                                                                                     | TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm                                       | SOT361-1 |  |  |
| LPC1114FN28/102    | DIP28                                                                                                                       | DIP28: plastic dual in-line package; 28 leads (600 mil)                                                               | SOT117-1 |  |  |
| HVQFN24/33, LQFP48 | 3, and TFBGA                                                                                                                | 48 packages                                                                                                           |          |  |  |
| LPC1111FHN33/101   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111FHN33/102   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111FHN33/201   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111FHN33/202   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111FHN33/103   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111JHN33/103   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111FHN33/203   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |
| LPC1111JHN33/203   | JHN33/203 HVQFN33 HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 × 7 × 0.85 mm |                                                                                                                       |          |  |  |
| LPC1112FHN33/101   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm |          |  |  |
| LPC1112FHN33/102   | HVQFN33                                                                                                                     | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |

LPC111X Product data sheet © NXP Semiconductors N.V. 2014. All rights reserved.

32-bit ARM Cortex-M0 microcontroller

| Type number      | Package          |                                                                                                                         |          |  |  |  |  |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|                  | Name Description |                                                                                                                         |          |  |  |  |  |  |
| LPC1112FHN33/201 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHN33/202 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHN24/202 | HVQFN24          | HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body $4 \times 4 \times 0.85$ mm | SOT616-3 |  |  |  |  |  |
| LPC1112FHI33/102 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHI33/202 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHI33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112JHI33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHN33/103 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112JHN33/103 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112JHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1112FHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/201 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/202 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113JHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/301 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/302 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113FHN33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1113JHN33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1114FHN33/201 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   |          |  |  |  |  |  |
| LPC1114FHN33/202 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   |          |  |  |  |  |  |
| LPC1114FHN33/301 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |
| LPC1114FHN33/302 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |  |  |  |

#### Table 1. Ordering information ...continued

32-bit ARM Cortex-M0 microcontroller

| Type number      | Package          |                                                                                                                       |          |  |  |  |  |  |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|                  | Name Description |                                                                                                                       |          |  |  |  |  |  |
| LPC1114FHI33/302 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114FHI33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114JHI33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114FHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114JHN33/203 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114FHN33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114JHN33/303 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114FHN33/333 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1114JHN33/333 | HVQFN33          | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm | n/a      |  |  |  |  |  |
| LPC1113FBD48/301 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1113FBD48/302 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1113FBD48/303 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1113JBD48/303 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114FBD48/301 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114FBD48/302 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114FBD48/303 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114JBD48/303 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114FBD48/323 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| _PC1114JBD48/323 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114FBD48/333 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1114JBD48/333 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |
| LPC1115FBD48/303 | LQFP48           | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm                            | SOT313-2 |  |  |  |  |  |

#### Table 1. Ordering information ...continued

### **NXP Semiconductors**

## LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller





All information provided in this document is subject to legal disclaimers

### **NXP Semiconductors**

# LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller





### 32-bit ARM Cortex-M0 microcontroller

| Table 8.         LPC1100 and LPC1100L series: LPC1113/14 pin description table (LQFP48 package) continued |     |                          |                         |                 |                       |                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------------------------------------------------------------------------------|-----|--------------------------|-------------------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                                                                                                    |     | Pin                      | Start<br>logic<br>input | Туре            | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SWCLK/PIO0_10                                                                                             | )/  | 29 <u>[3]</u>            | yes                     | I               | I; PU                 | SWCLK — Serial wire clock.                                                                                                                                                                                                                                                                                                                                               |  |  |
| SCK0/                                                                                                     |     |                          |                         | I/O             | -                     | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                      |  |  |
| CT16B0_MAT2                                                                                               |     |                          |                         | I/O             | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                         |  |  |
| R/PIO0_11/<br>AD0/CT32B0_M/                                                                               | AT3 | 32 <u>[5]</u>            | yes                     | I               | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                                                                                                                                          |  |  |
|                                                                                                           |     |                          |                         | I/O             | -                     | <b>PIO0_11</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                               |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD0 — A/D converter, input 0.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                         |  |  |
| PIO1_0 to PIO1_                                                                                           | _11 |                          |                         | I/O             |                       | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block.                                                                                                                                                             |  |  |
| R/PIO1_0/<br>AD1/CT32B1_C/                                                                                | AP0 | 33 <u>[5]</u>            | yes                     | I               | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                                                                                                                                          |  |  |
|                                                                                                           |     |                          |                         | I/O             | -                     | PIO1_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD1 — A/D converter, input 1.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                        |  |  |
| R/PIO1_1/<br>AD2/CT32B1_M/                                                                                | AT0 | 34 <u>[5]</u>            | no                      | 0               | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                                                                                                                                          |  |  |
|                                                                                                           |     |                          |                         | I/O             | -                     | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD2 — A/D converter, input 2.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |  |  |
| R/PIO1_2/<br>AD3/CT32B1_M/                                                                                |     | 35 <u><sup>[5]</sup></u> | no                      | I               | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                                                                                                                                          |  |  |
|                                                                                                           |     |                          |                         | I/O             | -                     | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD3 — A/D converter, input 3.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |  |  |
| SWDIO/PIO1_3/                                                                                             |     | 39 <u>[5]</u>            | no                      | I/O             | I; PU                 | SWDIO — Serial wire debug input/output.                                                                                                                                                                                                                                                                                                                                  |  |  |
| AD4/CT32B1_M                                                                                              | AT2 |                          |                         | I/O             | -                     | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD4 — A/D converter, input 4.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |  |  |
| PIO1_4/AD5/<br>CT32B1_MAT3/<br>WAKEUP                                                                     |     | 40 <u>[5]</u>            | no                      | I/O             | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter. In Deep power-down mode, this pin serves as the Deep power-down mode wake-up pin with 20 ns glitch filter. Pull this pin HIGH externally before entering Deep power-down mode. Pull this pin LOW to exit Deep power-down mode. A LOW-going pulse as short as 50 ns wakes up the part. |  |  |
|                                                                                                           |     |                          |                         | I               | -                     | AD5 — A/D converter, input 5.                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                           |     |                          |                         | 0               | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |  |  |
| PIO1_5/RTS/                                                                                               |     | 45 <u>[3]</u>            | no                      | I/O             | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |  |  |
| CT32B0_CAP0                                                                                               |     |                          |                         | 0               | -                     | RTS — Request To Send output for UART.                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                                                           |     |                          |                         | 1               | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                        |  |  |
| LPC111X                                                                                                   |     |                          | •                       | All information | provided in this      | s document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved                                                                                                                                                                                                                                                                          |  |  |

#### Table 8. LPC1100 and LPC1100L series: LPC1113/14 pin description table (LQFP48 package) ... continued

Product data sheet

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin           | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                       |
|------------------|---------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_7/TXD/      | 32 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT32B0_MAT1      |               |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                  |
| PIO1_8/          | 7 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_CAP0      |               |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                 |
| PIO1_9/          | 12 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_MAT0      |               |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_10/AD6/     | 20 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
| CT16B1_MAT1      |               |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                                                                                     |
|                  |               |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_11/AD7      | 27 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
|                  |               |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                                     |
| PIO2_0           |               |                         |      |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                            |
| PIO2_0/DTR       | 1 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                        |
| PIO3_0 to PIO3_5 |               |                         |      |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available. |
| PIO3_2           | 28 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_4           | 13 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_5           | 14 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| V <sub>DD</sub>  | 6; 29         | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                                           |
| XTALIN           | 4 <u>[6]</u>  | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                       |
| XTALOUT          | 5 <u>[6]</u>  | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                                             |
| V <sub>SS</sub>  | 33            | -                       | -    | -                     | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                   |

#### Table 9. LPC1100 and LPC1100L series: LPC1111/12/13/14 pin description table (HVQFN33 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to 2.6 V for LPC111x/101/201/301, pins pulled up to full V<sub>DD</sub> level on LPC111x/002/102/202/302 (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled, and the pin is not 5 V tolerant (see Figure 51).

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                                | LQFP48        | TFBGA48           | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------|---------------|-------------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_4/AD5/<br>CT32B1_MAT3/<br>WAKEUP | 40 <u>5</u>   | A6[5]             | no                      | I/O  | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter. In Deep power-down mode, this pin serves as the Deep power-down mode wake-up pin with 20 ns glitch filter. Pull this pin HIGH externally before entering Deep power-down mode. Pull this pin LOW to exit Deep power-down mode. A LOW-going pulse as short as 50 ns wakes up the part. |
|                                       |               |                   |                         | I    | -                     | AD5 — A/D converter, input 5.                                                                                                                                                                                                                                                                                                                                            |
|                                       |               |                   |                         | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                         |
| PIO1_5/RTS/                           | 45 <u>[3]</u> | A3 <u>[3]</u>     | no                      | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT32B0_CAP0                           |               |                   |                         | 0    | -                     | RTS — Request To Send output for UART.                                                                                                                                                                                                                                                                                                                                   |
|                                       |               |                   |                         | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                        |
| PIO1_6/RXD/                           | 46 <u>[3]</u> | B3 <u>[3]</u>     | no                      | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT32B0_MAT0                           |               |                   |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                                                                                                                                                                                                                                                                                                                    |
|                                       |               |                   |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                         |
| PIO1_7/TXD/                           | 47 <u>[3]</u> | B2 <sup>[3]</sup> | no                      | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT32B0_MAT1                           |               |                   |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                                                                                                       |
|                                       |               |                   |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                         |
| PIO1_8/                               | 9 <u>[3]</u>  | F2 <sup>[3]</sup> | no                      | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT16B1_CAP0                           |               |                   |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                                                                                                        |
| PIO1_9/                               | 17 <u>[3]</u> | G4 <u>[3]</u>     | no                      | I/O  | I; PU                 | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
| CT16B1_MAT0/                          |               |                   |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                                                                                                                                                                                         |
| MOSI1                                 |               |                   |                         | I/O  | -                     | MOSI1 — Master Out Slave In for SPI1.                                                                                                                                                                                                                                                                                                                                    |
| PIO1_10/AD6/                          | 30 <u>[5]</u> | E8[5]             | no                      | I/O  | I; PU                 | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                      |
| CT16B1_MAT1/                          |               |                   |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                                                                                                                                                                            |
| MISO1                                 |               |                   |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                                                                                                                                                                                         |
|                                       |               |                   |                         | I/O  | -                     | MISO1 — Master In Slave Out for SPI1.                                                                                                                                                                                                                                                                                                                                    |
| PIO1_11/AD7/                          | 42 <u>[5]</u> | A5 <u>[5]</u>     | no                      | I/O  | I; PU                 | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                      |
| CT32B1_CAP1                           |               |                   |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                                                                                                                            |
|                                       |               |                   |                         | I    | -                     | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                                                                                                                                                                                                                                                                                                                        |
| PIO2_0 to PIO2_11                     |               |                   |                         | I/O  |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block.                                                                                                                                                             |
| PIO2_0/DTR/SSEL1                      | 2 <u>[3]</u>  | B1 <sup>[3]</sup> | no                      | I/O  | I; PU                 | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
|                                       |               |                   |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                                                                                                               |
|                                       |               |                   |                         | I/O  | -                     | SSEL1 — Slave Select for SPI1.                                                                                                                                                                                                                                                                                                                                           |
| PIO2_1/DSR/SCK1                       | 13 <u>[3]</u> | H1 <sup>[3]</sup> | no                      | I/O  | I; PU                 | PIO2_1 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                       |
|                                       |               |                   |                         | I    | -                     | DSR — Data Set Ready input for UART.                                                                                                                                                                                                                                                                                                                                     |
|                                       |               |                   |                         | I/O  | -                     | SCK1 — Serial clock for SPI1.                                                                                                                                                                                                                                                                                                                                            |

#### Table 10. LPC1100XL series: LPC1113/14/15 pin description table (LQFP48 and TFBGA48 package) ... continued

#### 32-bit ARM Cortex-M0 microcontroller

- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC), the Watchdog oscillator, or the main clock. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

### 7.15 Windowed WatchDog Timer (LPC1100L and LPC1100XL series)

**Remark:** The windowed watchdog timer is available on the LPC1100L and LPC1100XL series only.

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

### 7.15.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.16 Clocking and power control

### 7.16.1 Crystal oscillators

The LPC1110/11/12/13/14/15 include three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

#### 32-bit ARM Cortex-M0 microcontroller

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.16.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.16.5.3 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. Deep-sleep mode allows for additional power savings.

Up to 13 pins total serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode.

Unless the watchdog oscillator is selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

#### 7.16.5.4 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip with the exception of the WAKEUP pin. The LPC1110/11/12/13/14/15 can wake up from Deep power-down mode via the WAKEUP pin.

A LOW-going pulse as short as 50 ns wakes up the part from Deep power-down mode.

When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. The RESET pin must also be held HIGH to prevent it from floating while in Deep power-down mode.

### 7.17 System control

#### 7.17.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 8</u> to <u>Table 9</u> as input to the start logic has an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is running. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

#### 32-bit ARM Cortex-M0 microcontroller

### 9. Thermal characteristics

The average chip junction temperature,  $T_{j}\,(^{\circ}C),$  can be calculated using the following equation:

$$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$

- T<sub>amb</sub> = ambient temperature (°C),
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

#### Table 13. Thermal characteristics

| Symbol              | Parameter        | Conditions | Min | Тур | Max | Unit |
|---------------------|------------------|------------|-----|-----|-----|------|
| T <sub>j(max)</sub> | maximum junction |            | -   | -   | 125 | °C   |
|                     | temperature      |            |     |     |     |      |

#### Table 14. LPC111x/x01 Thermal resistance value (°C/W): ±15 %

| HVQFN33                            |      | LQFP48                  | LQFP48 |  |  |  |  |
|------------------------------------|------|-------------------------|--------|--|--|--|--|
| θja                                |      | θја                     |        |  |  |  |  |
| JEDEC (4.5 in × 4 in)              |      | JEDEC (4.5 in × 4 in)   |        |  |  |  |  |
| 0 m/s                              | 40.4 | 0 m/s                   | 82.1   |  |  |  |  |
| 1 m/s                              | 32.7 | 1 m/s                   | 73.7   |  |  |  |  |
| 2.5 m/s                            | 28.3 | 2.5 m/s                 | 68.2   |  |  |  |  |
| Single-layer (4.5 in $\times$ 3 in | )    | 8-layer (4.5 in × 3 in) |        |  |  |  |  |
| 0 m/s                              | 84.8 | 0 m/s                   | 115.2  |  |  |  |  |
| 1 m/s                              | 61.6 | 1 m/s                   | 94.7   |  |  |  |  |
| 2.5 m/s                            | 53.1 | 2.5 m/s                 | 86.3   |  |  |  |  |
| өјс                                | 20.3 | өјс                     | 29.6   |  |  |  |  |
| θjb                                | 1.1  | θjb                     | 34.2   |  |  |  |  |

32-bit ARM Cortex-M0 microcontroller

### 10.4 BOD static characteristics

 Table 19.
 BOD static characteristics<sup>[1]</sup>

 $T_{amb} = 25 \ ^{\circ}C.$ 

| Symbol          | Parameter         | Conditions        | Min | Тур  | Max | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| / <sub>th</sub> | threshold voltage | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.22 | -   | V    |
|                 |                   | de-assertion      | -   | 2.35 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.52 | -   | V    |
|                 |                   | de-assertion      | -   | 2.66 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.80 | -   | V    |
|                 |                   | de-assertion      | -   | 2.90 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.46 | -   | V    |
|                 |                   | de-assertion      | -   | 1.63 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 2.06 | -   | V    |
|                 |                   | de-assertion      | -   | 2.15 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.35 | -   | V    |
|                 |                   | de-assertion      | -   | 2.43 | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.63 | -   | V    |
|                 |                   | de-assertion      | -   | 2.71 | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *LPC111x* user manual.

32-bit ARM Cortex-M0 microcontroller



### 10.10 Electrical pin characteristics



LPC111X

85 of 127

32-bit ARM Cortex-M0 microcontroller

### 11. Dynamic characteristics

### 11.1 Power-up ramp conditions

### Table 22. Power-up characteristics<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C.$ 

| Symbol            | Parameter     | Conditions                                     |        | Min | Тур | Max | Unit |
|-------------------|---------------|------------------------------------------------|--------|-----|-----|-----|------|
| t <sub>r</sub>    | rise time     | at t = $t_1$ : 0 < V <sub>I</sub> $\le$ 400 mV | [2]    | 0   | -   | 500 | ms   |
| t <sub>wait</sub> | wait time     |                                                | [2][3] | 12  | -   | -   | μS   |
| VI                | input voltage | at t = $t_1$ on pin $V_{DD}$                   |        | 0   | -   | 400 | mV   |

[1] Does not apply to the LPC1100XL series (LPC111x/103/203/303/323/333).

[2] See <u>Figure 42</u>.

[3] The wait time specifies the time the power supply must be at levels below 400 mV before ramping up.



### 11.2 Flash memory

#### Table 23. Flash characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $\text{ }^{\circ}\text{C}$ , unless otherwise specified.  $T_{amb} = 85 \text{ }^{\circ}\text{C}$  for flash programming.

| Symbol            | Parameter        | Conditions                             |     | Min   | Тур    | Max  | Unit   |
|-------------------|------------------|----------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                        | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                |     | 10    | -      | -    | years  |
|                   |                  | unpowered                              |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                        | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes. Flash programming operation temperature must not exceed  $T_{amb} = 85$  °C.

32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

### 12.8 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See Figure 53.



The effective input impedance,  $R_{in}$ , seen by the external voltage source,  $V_{EXT}$ , is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + R<sub>mux</sub> + R<sub>sw</sub>) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using <u>Equation 2</u> with

fs = sampling frequency

 $C_{ia} = ADC$  analog input capacitance

R<sub>mux</sub> = analog mux resistance

 $R_{sw}$  = switch resistance

 $C_{io}$  = pin capacitance

$$R_{in} = \left(\frac{1}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \parallel \left(\frac{1}{f_s \times C_{io}}\right)$$
(2)

Under nominal operating condition  $V_{DD} = 3.3$  V and with the maximum sampling frequency fs = 400 kHz, the parameters assume the following values:

$$\begin{split} C_{ia} &= 1 \text{ pF (max)} \\ R_{mux} &= 2 \text{ k}\Omega \text{ (max)} \\ R_{sw} &= 1.3 \text{ k}\Omega \text{ (max)} \\ C_{io} &= 7.1 \text{ pF (max)} \end{split}$$

The effective input impedance with these parameters is  $R_{in} = 308 \text{ k}\Omega$ .

32-bit ARM Cortex-M0 microcontroller



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

Fig 58. Package outline (HVQFN33 5x5)

All information provided in this document is subject to legal disclaimers.

32-bit ARM Cortex-M0 microcontroller



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 59. Package outline (HVQFN33 7x7)

All information provided in this document is subject to legal disclaimers

32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

| Document ID          | Release date                                                                                                                                                                                  | Data sheet status  | Change notice | Supersedes           |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|----------------------|
| Modifications:       | <ul> <li>Power consumption graphs added for parts LPC111x/102/202/302 (Figure 13 to<br/>Figure 17).</li> </ul>                                                                                |                    |               |                      |
|                      | <ul> <li>Parameter V<sub>hys</sub> for I<sup>2</sup>C bus pins: typical value corrected V<sub>hys</sub> = 0.05V<sub>DD</sub> in Table 7.</li> </ul>                                           |                    |               |                      |
|                      | <ul> <li>Typical value for parameter N<sub>endu</sub> added in Table 12 "Flash characteristics".</li> </ul>                                                                                   |                    |               |                      |
|                      | <ul> <li>I<sup>2</sup>C-bus pins configured as standard mode pins, parameter I<sub>OL</sub> changed to 3.5 mA<br/>(minimum) for 2.0 V ≤ V<sub>DD</sub> ≤ 3.6 V.</li> </ul>                    |                    |               |                      |
|                      | <ul> <li>Section 11.6 "ElectroMagnetic Compatibility (EMC)" added.</li> </ul>                                                                                                                 |                    |               |                      |
|                      | <ul> <li>Power-up characterization added (Section 10.1 "Power-up ramp conditions").</li> </ul>                                                                                                |                    |               |                      |
| LPC1111_12_13_14 v.3 | 20101110                                                                                                                                                                                      | Product data sheet | -             | LPC1111_12_13_14 v.2 |
| Modifications:       | Parts LPC111x/102/202/302 added (LPC1100L series).                                                                                                                                            |                    |               |                      |
|                      | <ul> <li>Power consumption data for parts LPC111x/102/202/302 added in Table 7.</li> </ul>                                                                                                    |                    |               |                      |
|                      | <ul> <li>PLL output frequency limited to 100 MHz in Section 7.15.2.</li> </ul>                                                                                                                |                    |               |                      |
|                      | <ul> <li>Description of RESET and WAKEUP functions updated in Section 6.</li> </ul>                                                                                                           |                    |               |                      |
|                      | <ul> <li>WDT description updated in Section 7.14. The WDT is a 24-bit timer.</li> </ul>                                                                                                       |                    |               |                      |
|                      | <ul> <li>Power profiles added to Section 2 and Section 7 for parts LPC111x/102/202/302.</li> </ul>                                                                                            |                    |               |                      |
| LPC1111_12_13_14 v.2 | 20100818                                                                                                                                                                                      | Product data sheet | -             | LPC1111_12_13_14 v.1 |
| Modifications:       | <ul> <li>V<sub>ESD</sub> limit changed to –6500 V (min) /+6500 V (max) in Table 6.</li> </ul>                                                                                                 |                    |               |                      |
|                      | <ul> <li>t<sub>DS</sub> updated for SPI in master mode (Table 17).</li> </ul>                                                                                                                 |                    |               |                      |
|                      | <ul> <li>Deep-sleep mode functionality changed to allow BOD and watchdog oscillator as the<br/>only analog blocks allowed to remain running in Deep-sleep mode (Section 7.15.5.3).</li> </ul> |                    |               |                      |
|                      | • $V_{DD}$ range changed to 3.0 V $\leq V_{DD} \leq$ 3.6 V in Table 15.                                                                                                                       |                    |               |                      |
|                      | <ul> <li>Reset state of pins and start logic functionality added in Table 3 to Table 5.</li> </ul>                                                                                            |                    |               |                      |
|                      | • Section 7.16.1 added.                                                                                                                                                                       |                    |               |                      |
|                      | <ul> <li>Section "Memory mapping control" removed.</li> </ul>                                                                                                                                 |                    |               |                      |
|                      | <ul> <li>V<sub>OH</sub> and I<sub>OH</sub> specifications updated for high-drive pins in Table 7.</li> </ul>                                                                                  |                    |               |                      |
|                      | <ul> <li>Section 9.4 added.</li> </ul>                                                                                                                                                        |                    |               |                      |
| LPC1111_12_13_14 v.1 | 20100416                                                                                                                                                                                      | Product data sheet | -             | -                    |

 Table 34.
 Revision history ...continued