



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 28                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 4K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-HVQFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1112jhn33-103e |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

- LPC1100L series available as TSSOP28 package, DIP28 package, TSSOP20 package, and SO20 package.
- Extended temperature (-40 °C to +105 °C) for selected parts (see <u>Table 2</u>).

### 3. Applications

- eMetering
- Alarm systems

- Lighting
- White goods

## 4. Ordering information

| Table 1. Ordering | information   |                                                                                                                         |          |
|-------------------|---------------|-------------------------------------------------------------------------------------------------------------------------|----------|
| Type number       | Package       |                                                                                                                         |          |
|                   | Name          | Description                                                                                                             | Version  |
| SO20, TSSOP20, TS | SOP28, and DI | P28 packages                                                                                                            |          |
| LPC1110FD20       | SO20          | SO20: plastic small outline package; 20 leads; body width 7.5 mm                                                        | SOT163-1 |
| LPC1111FDH20/002  | TSSOP20       | TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm                                         | SOT360-1 |
| LPC1112FD20/102   | SO20          | SO20: plastic small outline package; 20 leads; body width 7.5 mm                                                        | SOT163-1 |
| LPC1112FDH20/102  | TSSOP20       | TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm                                         | SOT360-1 |
| LPC1112FDH28/102  | TSSOP28       | TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm                                         | SOT361-1 |
| LPC1114FDH28/102  | TSSOP28       | TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm                                         | SOT361-1 |
| LPC1114FN28/102   | DIP28         | DIP28: plastic dual in-line package; 28 leads (600 mil)                                                                 | SOT117-1 |
| HVQFN24/33, LQFP4 | 8, and TFBGA  | 48 packages                                                                                                             |          |
| LPC1111FHN33/101  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111FHN33/102  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |
| LPC1111FHN33/201  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111FHN33/202  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111FHN33/103  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111JHN33/103  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111FHN33/203  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1111JHN33/203  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1112FHN33/101  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |
| LPC1112FHN33/102  | HVQFN33       | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |

LPC111X Product data sheet

32-bit ARM Cortex-M0 microcontroller

| Type number      | Package |                                                                                                                         |          |  |  |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------|----------|--|--|
|                  | Name    | Description                                                                                                             | Version  |  |  |
| LPC1112FHN33/201 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |
| LPC1112FHN33/202 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1112FHN24/202 | HVQFN24 | HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm             | SOT616-3 |  |  |
| LPC1112FHI33/102 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |
| LPC1112FHI33/202 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |
| LPC1112FHI33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |
| LPC1112JHI33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |
| LPC1112FHN33/103 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1112JHN33/103 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1112JHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1112FHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |
| LPC1113FHN33/201 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |
| LPC1113FHN33/202 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |
| LPC1113FHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1113JHN33/203 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |
| LPC1113FHN33/301 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1113FHN33/302 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1113FHN33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1113JHN33/303 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1114FHN33/201 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1114FHN33/202 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1114FHN33/301 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $7 \times 7 \times 0.85$ mm   | n/a      |  |  |
| LPC1114FHN33/302 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a      |  |  |

#### Table 1. Ordering information ...continued

#### 32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

## 6.2 Pin description

## Table 4. LPC1100L series: LPC1110/11/12 pin description table (SO20 and TSSOP20 package with I<sup>2</sup>C-bus pins)

| Symbol                        | Pin SO20/<br>TSSOP20 |        | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |  |
|-------------------------------|----------------------|--------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIO0_0 to PIO0_11             |                      |        |                         | I/O  |                       | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block.                                       |  |
| RESET/PIO0_0                  | 17                   | [2]    | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |  |
|                               |                      |        |                         |      |                       | In deep power-down mode, this pin must be pulled HIGH externally.<br>The RESET pin can be left unconnected or be used as a GPIO pin<br>if an external RESET function is not needed and Deep power-down<br>mode is not used.                        |  |
|                               |                      |        |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |  |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 18                   | [3]    | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |  |
|                               |                      |        |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |  |
|                               |                      |        |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |  |
| PIO0_2/SSEL0/                 | 19                   | [3]    | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |  |
| CT16B0_CAP0                   |                      |        |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |  |
|                               |                      |        |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |  |
| PIO0_4/SCL                    | 20                   | 20 [4] | yes                     | I/O  | I; IA                 | PIO0_4 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                    |  |
|                               |                      |        |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                         |  |
| PIO0_5/SDA                    | 5                    | [4]    | yes                     | I/O  | I; IA                 | PIO0_5 — General purpose digital input/output pin (open-drain).                                                                                                                                                                                    |  |
|                               |                      |        |                         | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                          |  |
| PIO0_6/SCK0                   | 6                    | [3]    | yes                     | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                 |  |
|                               |                      |        |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                      |  |
| PIO0_8/MISO0/                 | 1                    | [3]    | yes                     | I/O  | I; PU                 | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                 |  |
| CT16B0_MAT0                   |                      |        |                         | I/O  | -                     | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                              |  |
|                               |                      |        |                         | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                                   |  |
| PIO0_9/MOSI0/                 | 2                    | [3]    | yes                     | I/O  | I; PU                 | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                 |  |
| CT16B0_MAT1                   |                      |        |                         | I/O  | -                     | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                              |  |
|                               |                      |        |                         | 0    | -                     | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                                   |  |
| SWCLK/PIO0_10/                | 3                    | [3]    | yes                     | I    | I; PU                 | SWCLK — Serial wire clock.                                                                                                                                                                                                                         |  |
| SCKU/<br>CT16B0 MAT2          |                      |        |                         | I/O  | -                     | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                |  |
|                               |                      |        |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                      |  |
|                               |                      |        |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                   |  |

LPC111X

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                        | Pin TSSOP20 |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                           |
|-------------------------------|-------------|------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWCLK/PIO0_10/                | 3           | [3]        | yes                     | I    | I; PU                 | SWCLK — Serial wire clock.                                                                                                                                                                                            |
| SCK0/<br>CT16B0 MAT2          |             |            |                         | I/O  | -                     | <b>PIO0_10</b> — General purpose digital input/output pin.                                                                                                                                                            |
|                               |             |            |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                         |
|                               |             |            |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                      |
| R/PIO0_11/<br>AD0/CT32B0_MAT3 | 4           | <u>[4]</u> | yes                     | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                       |
|                               |             |            |                         | I/O  | -                     | <b>PIO0_11</b> — General purpose digital input/output pin.                                                                                                                                                            |
|                               |             |            |                         | I    | -                     | AD0 — A/D converter, input 0.                                                                                                                                                                                         |
|                               |             |            |                         | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                      |
| PIO1_0 to PIO1_7              |             |            |                         | I/O  |                       | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction<br>and function controls for each bit. The operation of port 1 pins<br>depends on the function selected through the IOCONFIG<br>register block. |
| R/PIO1_0/<br>AD1/CT32B1_CAP0  | 7           | [4]        | yes                     | I    | I; PU                 | <ul> <li>R — Reserved. Configure for an alternate function in the IOCONFIG block.</li> </ul>                                                                                                                          |
|                               |             |            |                         | I/O  | -                     | PIO1_0 — General purpose digital input/output pin.                                                                                                                                                                    |
|                               |             |            |                         | I    | -                     | AD1 — A/D converter, input 1.                                                                                                                                                                                         |
|                               |             |            |                         | I    | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                                     |
| R/PIO1_1/<br>AD2/CT32B1_MAT0  | 8           | <u>[4]</u> | no                      | 0    | I; PU                 | R — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                              |
|                               |             |            |                         | I/O  | -                     | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                                    |
|                               |             |            |                         | I    | -                     | AD2 — A/D converter, input 2.                                                                                                                                                                                         |
|                               |             |            |                         | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                      |
| R/PIO1_2/<br>AD3/CT32B1_MAT1  | 9           | <u>[4]</u> | no                      | I    | I; PU                 | R — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                              |
|                               |             |            |                         | I/O  | -                     | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                                    |
|                               |             |            |                         | I    | -                     | AD3 — A/D converter, input 3.                                                                                                                                                                                         |
|                               |             |            |                         | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                      |
| SWDIO/PIO1_3/                 | 10          | [4]        | no                      | I/O  | I; PU                 | SWDIO — Serial wire debug input/output.                                                                                                                                                                               |
| AD4/CT32B1_MAT2               |             |            |                         | I/O  | -                     | <b>PIO1_3</b> — General purpose digital input/output pin.                                                                                                                                                             |
|                               |             |            |                         | I    | -                     | AD4 — A/D converter, input 4.                                                                                                                                                                                         |
|                               |             |            |                         | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                      |
| PIO1_6/RXD/                   | 11          | [3]        | no                      | I/O  | I; PU                 | <b>PIO1_6</b> — General purpose digital input/output pin.                                                                                                                                                             |
| C132B0_MAT0                   |             |            |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                                                                                                                                                                 |
|                               |             |            |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                      |
| PIO1_7/TXD/                   | 12          | [3]        | no                      | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                    |
| G132B0_MA11                   |             |            |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                                                                                                                             |
|                               |             |            |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                      |
| V <sub>DD</sub>               | 15          |            | -                       | 1    | -                     | 3.3 V supply voltage to the internal regulator and the external rail.                                                                                                                                                 |

### Table 5. LPC1100L series: LPC1112 pin description table (TSSOP20 with V<sub>DDA</sub> and V<sub>SSA</sub> pins) ...continued

LPC111X Product data sheet

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin TSSOP20   | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|------------------|---------------|-------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
| V <sub>DDA</sub> | 5             | -                       | I    | -                     | 3.3 V supply voltage to the ADC. Also used as the ADC reference voltage.                                    |
| XTALIN           | 14 <u>[5]</u> | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT          | 13 <u>[5]</u> | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>SS</sub>  | 16            | -                       | I    | -                     | Ground.                                                                                                     |
| V <sub>SSA</sub> | 6             | -                       | I    | -                     | Analog ground.                                                                                              |

#### Table 5. LPC1100L series: LPC1112 pin description table (TSSOP20 with VDDA and VSSA pins) ... continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level ); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 51).

[5] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

| Symbol                           | HVQFN<br>pin | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |  |  |
|----------------------------------|--------------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RESET/PIO0_0                     | 1[2]         | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |  |  |
|                                  |              |                         |      |                       | externally. The RESET pin can be left unconnected or be used<br>as a GPIO pin if an external RESET function is not needed and<br>Deep power-down mode is not used.                                                                                 |  |  |
|                                  |              |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |  |  |
| PIO0_1/CLKOUT/ 21<br>CT32B0_MAT2 | 2 <u>[3]</u> | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |  |  |
|                                  |              |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |  |  |
|                                  |              |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |  |  |
| PIO0_2/SSEL0/                    | 7 <u>[3]</u> | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |  |  |
| CT16B0_CAP0                      |              |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |  |  |
|                                  |              |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |  |  |
| PIO0_4/SCL                       | 8[4]         | yes                     | I/O  | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |  |  |
|                                  |              |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                         |  |  |

#### Table 6. LPC1100L series: LPC1112 (HVQFN24 package)

Product data sheet

32-bit ARM Cortex-M0 microcontroller

### 7. Functional description

### 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

### 7.2 On-chip flash program memory

The LPC1110/11/12/13/14/15 contain 64 kB (LPC1115), 56 kB (LPC1114/333), 48 kB (LPC1114/323), 32 kB (LPC1114), 24 kB (LPC1113), 16 kB (LPC1112), 8 kB (LPC1111) or 4 kB (LPC1110) of on-chip flash memory.

### 7.3 On-chip SRAM

The LPC1110/11/12/13/14/15 contain a total of 8 kB, 4 kB, 2 kB, or 1 kB on-chip static RAM memory.

### 7.4 Memory map

The LPC1110/11/12/13/14/15 incorporate several distinct memory regions, shown in the following figures. Figure 14 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

#### 32-bit ARM Cortex-M0 microcontroller



### 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

### 7.5.1 Features

Controls system exceptions and peripheral interrupts.

#### 32-bit ARM Cortex-M0 microcontroller

- In the LPC1110/11/12/13/14/15, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.

#### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC1110/11/12/13/14/15 use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

### 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIO0\_4 and PIO0\_5.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin (except for pins PIO0\_4 and PIO0\_5).
- On the LPC1100, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 2.6 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.

#### 32-bit ARM Cortex-M0 microcontroller

- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC), the Watchdog oscillator, or the main clock. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

### 7.15 Windowed WatchDog Timer (LPC1100L and LPC1100XL series)

**Remark:** The windowed watchdog timer is available on the LPC1100L and LPC1100XL series only.

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

### 7.15.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.16 Clocking and power control

### 7.16.1 Crystal oscillators

The LPC1110/11/12/13/14/15 include three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

32-bit ARM Cortex-M0 microcontroller

The start logic must be configured in the system configuration block and in the NVIC before being used.

#### 7.17.2 Reset

Reset has four sources on the LPC1110/11/12/13/14/15: the RESET pin, the Watchdog reset, Power-On Reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

An external pull-up resistor is required on the RESET pin if Deep power-down mode is used.

### 7.17.3 Brownout detection

The LPC1110/11/12/13/14/15 includes up to four levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. Four threshold levels can be selected to cause a forced reset of the chip.

### 7.17.4 Code security (Code Read Protection - CRP)

This feature of the LPC1110/11/12/13/14/15 allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the *LPC111x user manual*.

There are three levels of Code Read Protection:

- CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via the UART.

#### 32-bit ARM Cortex-M0 microcontroller

### 9. Thermal characteristics

The average chip junction temperature,  $T_{j}\,(^{\circ}C),$  can be calculated using the following equation:

$$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$

- T<sub>amb</sub> = ambient temperature (°C),
- R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W)
- P<sub>D</sub> = sum of internal and I/O power dissipation

The internal power dissipation is the product of  $I_{DD}$  and  $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications.

#### Table 13. Thermal characteristics

| Symbol              | Parameter        | Conditions | Min | Тур | Мах | Unit |
|---------------------|------------------|------------|-----|-----|-----|------|
| T <sub>j(max)</sub> | maximum junction |            | -   | -   | 125 | °C   |
|                     | temperature      |            |     |     |     |      |

#### Table 14. LPC111x/x01 Thermal resistance value (°C/W): ±15 %

| HVQFN33                            |      | LQFP48                        |       |  |
|------------------------------------|------|-------------------------------|-------|--|
| θja                                |      | θја                           |       |  |
| JEDEC (4.5 in × 4 in)              |      | JEDEC (4.5 in $\times$ 4 in)  |       |  |
| 0 m/s                              | 40.4 | 0 m/s                         | 82.1  |  |
| 1 m/s                              | 32.7 | 1 m/s                         | 73.7  |  |
| 2.5 m/s                            | 28.3 | 2.5 m/s                       | 68.2  |  |
| Single-layer (4.5 in $	imes$ 3 in) |      | 8-layer (4.5 in $	imes$ 3 in) |       |  |
| 0 m/s                              | 84.8 | 0 m/s                         | 115.2 |  |
| 1 m/s                              | 61.6 | 1 m/s                         | 94.7  |  |
| 2.5 m/s                            | 53.1 | 2.5 m/s                       | 86.3  |  |
| θјс                                | 20.3 | өјс                           | 29.6  |  |
| θjb                                | 1.1  | θjb                           | 34.2  |  |

32-bit ARM Cortex-M0 microcontroller

| Symbol                          | Parameter                              | Conditions                                                                                                                                     | Min                   | Typ[1]       | Max         | Unit |
|---------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|-------------|------|
| V <sub>OH</sub>                 | HIGH-level output voltage              | $\begin{array}{l} 2.5 \ V \leq V_{DD} \leq 3.6 \ V; \\ I_{OH} = -20 \ mA \end{array} \label{eq:VDD}$                                           | V <sub>DD</sub> – 0.4 | -            | -           | V    |
|                                 |                                        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V};$ $\text{I}_{\text{OH}} = -12 \text{ mA}$                                             | $V_{DD} - 0.4$        | -            | -           | V    |
| V <sub>OL</sub>                 | LOW-level output voltage               | $\begin{array}{l} 2.5 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}; \\ \text{I}_{OL} = 4 \text{ mA} \end{array} \end{array} \label{eq:VDD}$ | -                     | -            | 0.4         | V    |
|                                 |                                        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V}; \\ \text{I}_{\text{OL}} = 3 \text{ mA}$                                              | -                     | -            | 0.4         | V    |
| I <sub>ОН</sub>                 | HIGH-level output current              | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V $\leq V_{DD} \leq 3.6 \text{ V}$                                                                   | 20                    | -            | -           | mA   |
|                                 |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                       | 12                    | -            | -           | mA   |
| I <sub>OL</sub>                 | LOW-level output current               | $V_{OL} = 0.4 \text{ V}$ $2.5 \text{ V} \le V_{DD} \le 3.6 \text{ V}$                                                                          | 4                     | -            | -           | mA   |
|                                 |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                                                               | 3                     | -            | -           | mA   |
| I <sub>OLS</sub>                | LOW-level short-circuit output current | $V_{OL} = V_{DD} $ <sup>[16]</sup>                                                                                                             | -                     | -            | 50          | mA   |
| I <sub>pd</sub>                 | pull-down current                      | V <sub>I</sub> = 5 V                                                                                                                           | 10                    | 50           | 150         | μA   |
| I <sub>pu</sub> pull-up current | pull-up current                        | $V_{I} = 0 V$                                                                                                                                  | -15                   | -50          | -85         | μΑ   |
|                                 |                                        | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                                                                 |                       |              |             |      |
|                                 |                                        | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                                                                       | -10                   | -50          | -85         | μA   |
|                                 |                                        | $V_{DD} < V_I < 5 V$                                                                                                                           | 0                     | 0            | 0           | μA   |
| I <sup>2</sup> C-bus pins (F    | PIO0_4 and PIO0_5)                     |                                                                                                                                                | 1                     |              |             |      |
| V <sub>IH</sub>                 | HIGH-level input voltage               |                                                                                                                                                | 0.7V <sub>DD</sub>    | -            | -           | V    |
| V <sub>IL</sub>                 | LOW-level input voltage                |                                                                                                                                                | -                     | -            | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>                | hysteresis voltage                     |                                                                                                                                                | -                     | $0.05V_{DD}$ | -           | V    |
| I <sub>OL</sub>                 | LOW-level output<br>current            | $V_{OL} = 0.4$ V; l <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins<br>$2.5$ V/ $\leq$ V/ $\approx$ 3.6 V/                      | 3.5                   | -            | -           | mA   |
|                                 |                                        | $1.8 V \le V_{PP} \le 2.5 V$                                                                                                                   | 3                     |              |             |      |
| I <sub>OL</sub>                 | LOW-level output<br>current            | $V_{OL} = 0.4 \text{ V}; 1^2\text{C-bus pins}$<br>configured as Fast-mode<br>Plus pins                                                         | 20                    | -            | -           | mA   |
|                                 |                                        | $2.5~V \leq V_{DD} \leq 3.6~V$                                                                                                                 |                       |              |             |      |
|                                 |                                        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                      | 16                    | -            | -           |      |
| ILI                             | input leakage current                  | $V_{I} = V_{DD}$ [17]                                                                                                                          | -                     | 2            | 4           | μA   |
|                                 |                                        | $V_{I} = 5 V$                                                                                                                                  | -                     | 10           | 22          | μA   |

#### Table 17. Static characteristics (LPC1100XL series) ... continued $r_{\rm res} = -40 \ ^{\circ}{\rm C}$ to +105 $^{\circ}{\rm C}$ , unless otherwise specified. Τ

### **NXP Semiconductors**

## LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller





LPC111X

74 of 127

32-bit ARM Cortex-M0 microcontroller

### 10.8 CoreMark data

Remark: All CoreMark data were taken with the Keil uVision v. 4.6 tool.



32-bit ARM Cortex-M0 microcontroller



#### Fig 57. Package outline SOT117-1 (DIP28)

32-bit ARM Cortex-M0 microcontroller

## 14. Soldering



32-bit ARM Cortex-M0 microcontroller

## 15. Abbreviations

| Table 33. Abbre | viations                                    |
|-----------------|---------------------------------------------|
| Acronym         | Description                                 |
| ADC             | Analog-to-Digital Converter                 |
| AHB             | Advanced High-performance Bus               |
| APB             | Advanced Peripheral Bus                     |
| BOD             | BrownOut Detection                          |
| GPIO            | General Purpose Input/Output                |
| PLL             | Phase-Locked Loop                           |
| RC              | Resistor-Capacitor                          |
| SPI             | Serial Peripheral Interface                 |
| SSI             | Serial Synchronous Interface                |
| SSP             | Synchronous Serial Port                     |
| TEM             | Transverse ElectroMagnetic                  |
| UART            | Universal Asynchronous Receiver/Transmitter |

### 16. References

| [1] | LPC111x/LPC11Cxx User manual UM10398:                |
|-----|------------------------------------------------------|
|     | http://www.nxp.com/documents/user_manual/UM10398.pdf |

[2] LPC111x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC111X.pdf

#### 32-bit ARM Cortex-M0 microcontroller

| 12.8 | ADC effective input impedance 102 |
|------|-----------------------------------|
| 13   | Package outline 103               |
| 14   | Soldering 112                     |
| 15   | Abbreviations 120                 |
| 16   | References                        |
| 17   | Revision history 121              |
| 18   | Legal information 124             |
| 18.1 | Data sheet status 124             |
| 18.2 | Definitions 124                   |
| 18.3 | Disclaimers 124                   |
| 18.4 | Trademarks 125                    |
| 19   | Contact information 125           |
| 20   | Contents 126                      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2014.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 26 March 2014 Document identifier: LPC111X