Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 28 | | Program Memory Size | 24KB (24K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-VQFN Exposed Pad | | Supplier Device Package | 32-HVQFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1113jhn33-203e | Table 2. Ordering options ...continued | Type number | Series | | | Power profiles | UART | I <sup>2</sup> C/<br>Fast+ | _ | ADC<br>channel | GPIO | Package | Temp <sup>[1]</sup> | |------------------|-----------|-------|------|----------------|------|----------------------------|---|----------------|------|---------|---------------------| | LPC1115JBD48/303 | LPC1100XL | 64 kB | 8 kB | yes | 1 | 1 | 2 | 8 | 42 | LQFP48 | J | | LPC1115FET48/303 | LPC1100XL | 64 kB | 8 kB | yes | 1 | 1 | 2 | 8 | 42 | TFBGA48 | F | | LPC1115JET48/303 | LPC1100XL | 64 kB | 8 kB | yes | 1 | 1 | 2 | 8 | 42 | TFBGA48 | J | <sup>[1]</sup> $F = -40 \,^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , $J = -40 \,^{\circ}\text{C}$ to +105 $^{\circ}\text{C}$ . # 5. Block diagram - (1) LQFP48 packages only. - (2) Not on LPC1112FDH20/102. - (3) All pins available on LQFP48 and HVQFN33 packages. CT16B1\_MAT1 not available on TSSOP28/DIP28 packages. CT32B1\_MAT3, CT16B1\_CAP0, CT16B1\_MAT[1:0], CT32B0\_CAP0 not available on TSSOP20/SO20 packages. CT16B1\_MAT[1:0], CT32B0\_CAP0 not available on the HVQFN24 package. XTALOUT not available on LPC1112FHN24. - (4) AD[7:0] available on LQFP48 and HVQFN33 packages. AD[5:0] available on TSSOP28/DIP28 packages. AD[4:0] available on TSSOP20/SO20 packages. - (5) All pins available on LQFP48 packages. RXD, TXD, DTR, CTS, RTS available on HVQFN 33 packages. RXD, TXD, CTS, RTS available on TSSOP28/DIP28 packages. RXD, TXD, CTS available on HVQFN24 packages. RXD, TXD available on TSSOP20/SO20 packages. Fig 1. LPC1100/LPC1100L series block diagram LPC111X All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. 14 of 127 Table 6. LPC1100L series: LPC1112 (HVQFN24 package) ...continued | Symbol | HVQFN<br>pin | Start<br>logic<br>input | Туре | Reset state | Description | |-------------------------------|-------------------|-------------------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO0_5/SDA | 9[4] | yes | I/O | I; IA | PIO0_5 — General purpose digital input/output pin (open-drain). | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | PIO0_6/SCK0 | 10[3] | yes | I/O | I; PU | PIO0_6 — General purpose digital input/output pin. | | | | | I/O | - | SCK0 — Serial clock for SPI0. | | PIO0_7/CTS | 11 <u>[3]</u> | yes | I/O | I; PU | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver). | | | | | I | - | CTS — Clear To Send input for UART. | | PIO0_8/MISO0/ | 12 <sup>[3]</sup> | yes | I/O | I; PU | PIO0_8 — General purpose digital input/output pin. | | CT16B0_MAT0 | | | I/O | - | MISO0 — Master In Slave Out for SPI0. | | | | | 0 | - | CT16B0_MAT0 — Match output 0 for 16-bit timer 0. | | PIO0_9/MOSI0/ | 13 <sup>[3]</sup> | yes | I/O | I; PU | PIO0_9 — General purpose digital input/output pin. | | CT16B0_MAT1 | | | I/O | - | MOSI0 — Master Out Slave In for SPI0. | | | | | 0 | - | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | | SWCLK/PIO0_10/ | 14 <sup>[3]</sup> | yes | I | I; PU | SWCLK — Serial wire clock. | | SCK0/<br>CT16B0_MAT2 | | | I/O | - | PIO0_10 — General purpose digital input/output pin. | | | | | I/O | - | SCK0 — Serial clock for SPI0. | | | | | 0 | - | CT16B0_MAT2 — Match output 2 for 16-bit timer 0. | | R/PIO0_11/<br>AD0/CT32B0_MAT3 | 15 <sup>[5]</sup> | yes | I | I; PU | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block. | | | | | I/O | - | PIO0_11 — General purpose digital input/output pin. | | | | | I | - | AD0 — A/D converter, input 0. | | | | | 0 | - | CT32B0_MAT3 — Match output 3 for 32-bit timer 0. | | R/PIO1_0/<br>AD1/CT32B1_CAP0 | 16 <sup>[5]</sup> | yes | I | I; PU | R — Reserved. Configure for an alternate function in the IOCONFIG block. | | | | | I/O | - | PIO1_0 — General purpose digital input/output pin. | | | | | I | - | AD1 — A/D converter, input 1. | | | | | I | - | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1. | | R/PIO1_1/<br>AD2/CT32B1_MAT0 | 17 <sup>[5]</sup> | no | 0 | I; PU | R — Reserved. Configure for an alternate function in the IOCONFIG block. | | | | | I/O | - | PIO1_1 — General purpose digital input/output pin. | | | | | I | - | AD2 — A/D converter, input 2. | | | | | 0 | - | CT32B1_MAT0 — Match output 0 for 32-bit timer 1. | | R/PIO1_2/<br>AD3/CT32B1_MAT1 | 18 <sup>[5]</sup> | no | I | I; PU | R — Reserved. Configure for an alternate function in the IOCONFIG block. | | | | | I/O | - | PIO1_2 — General purpose digital input/output pin. | | | | | I | - | AD3 — A/D converter, input 3. | | | | | 0 | - | CT32B1_MAT1 — Match output 1 for 32-bit timer 1. | Table 7. LPC1100L series: LPC1112/14 pin description table (TSSOP28 and DIP28 packages) | Symbol | Pin TSSOP28/ | | Start<br>logic<br>input | Туре | _ | Description | |-------------------------------|--------------|------------|-------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO0_0 to PIO0_11 | | | | I/O | | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block. | | RESET/PIO0_0 | 23 | <u>[2]</u> | yes | I | I; PU | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. | | | | | | | | In deep power-down mode, this pin must be pulled HIGH externally. The RESET pin can be left unconnected or be used as a GPIO pin if an external RESET function is not needed and Deep power-down mode is not used. | | | | | | I/O | - | PIO0_0 — General purpose digital input/output pin with 10 ns glitch filter. | | PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 24 | [3] | yes | I/O | I; PU | PIO0_1 — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler. | | | | | | 0 | - | CLKOUT — Clockout pin. | | | | | | 0 | - | CT32B0_MAT2 — Match output 2 for 32-bit timer 0. | | PIO0_2/SSEL0/ | 25 | [3] | yes | I/O | I; PU | PIO0_2 — General purpose digital input/output pin. | | CT16B0_CAP0 | | | | I/O | - | SSEL0 — Slave Select for SPI0. | | | | | | I | - | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0. | | PIO0_3 | 26 | [3] | yes | I/O | I; PU | PIO0_3 — General purpose digital input/output pin. | | PIO0_4/SCL | 27 | [4] | yes | I/O | I; IA | PIO0_4 — General purpose digital input/output pin (open-drain). | | | | | | I/O | - | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | PIO0_5/SDA | 5 | [4] | yes | I/O | I; IA | PIO0_5 — General purpose digital input/output pin (open-drain). | | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | PIO0_6/SCK0 | 6 | [3] | yes | I/O | I; PU | PIO0_6 — General purpose digital input/output pin. | | | | | | I/O | - | SCK0 — Serial clock for SPI0. | | PIO0_7/CTS | 28 | [3] | yes | I/O | I; PU | PIO0_7 — General purpose digital input/output pin (high-current output driver). | | | | | | I | - | CTS — Clear To Send input for UART. | | PIO0_8/MISO0/ | 1 | [3] | yes | I/O | I; PU | PIO0_8 — General purpose digital input/output pin. | | CT16B0_MAT0 | | | | I/O | - | MISO0 — Master In Slave Out for SPI0. | | | | | | 0 | - | CT16B0_MAT0 — Match output 0 for 16-bit timer 0. | | PIO0_9/MOSI0/ | 2 | [3] | yes | I/O | I; PU | PIO0_9 — General purpose digital input/output pin. | | CT16B0_MAT1 | | | | I/O | - | MOSI0 — Master Out Slave In for SPI0. | | | | | | 0 | - | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | Table 8. LPC1100 and LPC1100L series: LPC1113/14 pin description table (LQFP48 package) | Symbol | Pin | Start<br>logic<br>input | Туре | Reset state | Description | |-------------------------------|-------------------|-------------------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO0_0 to PIO0_11 | | | I/O | | Port 0 — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block. | | RESET/PIO0_0 | 3[2] | yes | I | I; PU | RESET — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. | | | | | | | In deep power-down mode, this pin must be pulled HIGH externally. The RESET pin can be left unconnected or be used as a GPIO pin if an external RESET function is not needed and Deep power-down mode is not used. | | | | | I/O | - | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter. | | PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 4 <u>[3]</u> | yes | I/O | I; PU | PIO0_1 — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler. | | | | | 0 | - | CLKOUT — Clockout pin. | | | | | 0 | - | CT32B0_MAT2 — Match output 2 for 32-bit timer 0. | | PIO0_2/SSEL0/ 10[3] | | yes | I/O | I; PU | PIO0_2 — General purpose digital input/output pin. | | CT16B0_CAP0 | | | I/O | - | SSEL0 — Slave Select for SPI0. | | | | | I | - | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0. | | PIO0_3 | 14[ <u>3]</u> | yes | I/O | I; PU | PIO0_3 — General purpose digital input/output pin. | | PIO0_4/SCL | 15 <sup>[4]</sup> | yes | I/O | I; IA | PIO0_4 — General purpose digital input/output pin (open-drain). | | | | | I/O | - | SCL — I <sup>2</sup> C-bus, open-drain clock input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | PIO0_5/SDA | 16 <sup>[4]</sup> | yes | I/O | I; IA | PIO0_5 — General purpose digital input/output pin (open-drain). | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output. High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | PIO0_6/SCK0 | 22[3] | yes | I/O | I; PU | PIO0_6 — General purpose digital input/output pin. | | | | | I/O | - | SCK0 — Serial clock for SPI0. | | PIO0_7/CTS | 23[3] | yes | I/O | I; PU | PIO0_7 — General purpose digital input/output pin (high-current output driver). | | | | | I | - | CTS — Clear To Send input for UART. | | PIO0_8/MISO0/ | 27 <sup>[3]</sup> | yes | I/O | I; PU | PIO0_8 — General purpose digital input/output pin. | | CT16B0_MAT0 | | | I/O | - | MISO0 — Master In Slave Out for SPI0. | | | | | 0 | - | CT16B0_MAT0 — Match output 0 for 16-bit timer 0. | | PIO0_9/MOSI0/ | 28[3] | yes | I/O | I; PU | PIO0_9 — General purpose digital input/output pin. | | CT16B0_MAT1 | | | I/O | - | MOSI0 — Master Out Slave In for SPI0. | | | | | 0 | _ | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | 29 of 127 - In the LPC1110/11/12/13/14/15, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins. - Four programmable interrupt priority levels with hardware priority level masking. - Software interrupt generation. # 7.5.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both. #### 7.6 IOCONFIG block The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined. # 7.7 Fast general purpose parallel I/O Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation. LPC1110/11/12/13/14/15 use accelerated GPIO functions: - GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved. - Entire port value can be written in one instruction. Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both. # 7.7.1 Features - Bit level port registers allow a single instruction to set or clear any number of bits in one write operation. - Direction control of individual bits. - All I/O default to inputs with pull-ups enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIOO\_4 and PIOO\_5. - Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin (except for pins PIO0\_4 and PIO0\_5). - On the LPC1100, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 2.6 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block. LPC111X - Master or slave operation - 8-frame FIFOs for both transmit and receive - 4-bit to 16-bit frame ### 7.10 I<sup>2</sup>C-bus serial I/O controller The LPC1110/11/12/13/14/15 contain one I<sup>2</sup>C-bus controller. Remark: Part LPC1112FDH20/102 does not contain the I<sup>2</sup>C-bus controller. The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it. #### 7.10.1 Features - The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins. The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s. - Easy to configure as master, slave, or master/slave. - Programmable clocks allow versatile rate control. - Bidirectional data transfer between masters and slaves. - Multi-master bus (no central master). - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. - The I<sup>2</sup>C-bus can be used for test and diagnostic purposes. - The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode. #### 7.11 10-bit ADC The LPC1110/11/12/13/14/15 contain one ADC. It is a single 10-bit successive approximation ADC with eight channels. ## 7.11.1 Features - 10-bit successive approximation ADC. - Input multiplexing among 8 pins. - Power-down mode. - Measurement range 0 V to V<sub>DD</sub>. - 10-bit conversion time $\geq$ 2.44 $\mu s$ (up to 400 kSamples/s). - Burst conversion mode for single or multiple inputs. LPC111X Table 16. Static characteristics (LPC1100, LPC1100L series) ...continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Typ[1] | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|------------------------------------------------------------------------------------------------------|-----------------| | I <sub>OZ</sub> | OFF-state output current | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ;<br>on-chip pull-up/down<br>resistors disabled | - | 0.5 | 10 | nA | | VI | input voltage | pin configured to provide [12][13] a digital function [14] | 0 | - | 5.0 | V | | Vo | output voltage | output active | 0 | - | $V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.3V <sub>DD</sub> | V | | V <sub>hys</sub> | hysteresis voltage | | 0.4 | - | - | V | | V <sub>OH</sub> HIGH-level output voltage | $ 2.5 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}; $ $ I_{OH} = -20 \text{ mA} $ | $V_{DD}-0.4$ | - | - | V | | | | OFF-state output current input voltage output voltage HIGH-level input voltage LOW-level input voltage hysteresis voltage HIGH-level output voltage LOW-level output voltage LOW-level output current LOW-level output current pull-down current pull-down current pull-up current Is pins (PIO0_4 and PIO0_5) HIGH-level input voltage | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V};$<br>$\text{I}_{OH} = -12 \text{ mA}$ | V <sub>DD</sub> - 0.4 | - | - | V | | | • | $2.5 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V};$ $\text{I}_{OL} = 4 \text{ mA}$ | - | - | 0.4 | V | | | HIGH-level output | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V};$<br>$\text{I}_{OL} = 3 \text{ mA}$ | - | - | 0.4 | V | | I <sub>OH</sub> | = | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V \le V_{DD} \le 3.6 V | 20 | - | - | mA | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | 12 | - | - | mA | | I <sub>OL</sub> | - | $V_{OL} = 0.4 \text{ V}$<br>2.5 V \le V_{DD} \le 3.6 V | 4 | - | - | mA | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | 3 | - | - | V V V V V MA mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD}$ [15] | - | - | 50 | mA | | I <sub>pd</sub> | pull-down current | V <sub>I</sub> = 5 V | 10 | 50 | 150 | μΑ | | I <sub>pu</sub> | pull-up current | $V_I = 0 \text{ V}$<br>2.0 V \le V_DD \le 3.6 V | -15 | -50 | 5.0 V VDD V - V 0.3VDD V - V 0.4 V 0.4 V - m m m. 50 m. 150 μ4 -85 μ4 0 μ4 - V 0.3VDD V - V 0.3VDD V | μА | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | -10 | -50 | -85 | μА | | | | V <sub>DD</sub> < V <sub>I</sub> < 5 V | 0 | 0 | 0 | μΑ | | I <sup>2</sup> C-bus pins | s (PIO0_4 and PIO0_5) | | | | | | | V <sub>IH</sub> | HIGH-level input | | 0.7V <sub>DD</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.3V <sub>DD</sub> | V | | V <sub>hys</sub> | hysteresis voltage | | - | 0.05V <sub>DD</sub> | - | V | | I <sub>OL</sub> | | $V_{OL} = 0.4 \text{ V}$ ; I <sup>2</sup> C-bus pins configured as standard mode pins $2.5 \text{ V} \le V_{DD} \le 3.6 \text{ V}$ | 3.5 | - | - | mA | | V <sub>I</sub> V <sub>O</sub> V <sub>IH</sub> V <sub>IL</sub> V <sub>hys</sub> V <sub>OH</sub> VOL OLS OLS IPP IPP IPP VIH VIL V <sub>hys</sub> | | $1.8 \text{ V} \le \text{V}_{DD} \le 3.0 \text{ V}$ | 3 | - | | | Fig 31. Deep-sleep mode: Typical supply current $I_{DD}$ versus temperature for different supply voltages $V_{DD}$ (for LPC111xXL) Fig 32. Deep power-down mode: Typical supply current $I_{DD}$ versus temperature for different supply voltages $V_{DD}$ (for LPC111xXL) ## 11.3 External clock Table 24. Dynamic characteristic: external clock $T_{amb} = -40$ °C to +105 °C; $V_{DD}$ over specified ranges.[1] | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------|------------|--------------------------|--------|------|------| | f <sub>osc</sub> | oscillator frequency | | 1 | - | 25 | MHz | | T <sub>cy(clk)</sub> | clock cycle time | | 40 | - | 1000 | ns | | t <sub>CHCX</sub> | clock HIGH time | | $T_{cy(clk)} \times 0.4$ | - | - | ns | | t <sub>CLCX</sub> | clock LOW time | | $T_{cy(clk)} \times 0.4$ | - | - | ns | | t <sub>CLCH</sub> | clock rise time | | - | - | 5 | ns | | t <sub>CHCL</sub> | clock fall time | | - | - | 5 | ns | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. # 12.7 ElectroMagnetic Compatibility (EMC) Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for the LPC1114FBD48/302 in Table 32. Table 32. ElectroMagnetic Compatibility (EMC) for part LPC1114FBD48/302 (TEM-cell method) $V_{DD}=3.3~V;~T_{amb}=25~^{\circ}\mathrm{C}.$ | Parameter | Frequency band | System clo | Unit | | | |-----------------------|------------------------|------------|--------|--------|----------| | | | 12 MHz | 24 MHz | 48 MHz | | | Input clock: | IRC (12 MHz) | 1 | ' | ' | <u> </u> | | maximum<br>peak level | 150 kHz to 30 MHz | -7 | -5 | -7 | dBμV | | | 30 MHz to 150 MHz | -2 | 1 | 10 | dBμV | | | 150 MHz to 1 GHz | 4 | 8 | 16 | dBμV | | IEC level[1] | - | 0 | N | M | - | | Input clock: | crystal oscillator (12 | MHz) | ' | ' | <u> </u> | | maximum<br>peak level | 150 kHz to 30 MHz | -7 | -7 | -7 | dBμV | | | 30 MHz to 150 MHz | -2 | 1 | 8 | dΒμV | | | 150 MHz to 1 GHz | 4 | 7 | 14 | dBμV | | IEC level[1] | - | 0 | N | M | - | <sup>[1]</sup> IEC levels refer to Appendix D in the IEC61967-2 Specification. HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm Fig 58. Package outline (HVQFN33 5x5) LPC111X LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm SOT313-2 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|--------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT313-2 | 136E05 | MS-026 | | | | <del>00-01-19</del><br>03-02-25 | | Fig 60. Package outline SOT313-2 (LQFP48) I PC111X All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved Fig 62. Package outline TFBGA48 (SOT1155-2) LPC111X # 15. Abbreviations Table 33. Abbreviations | Acronym | Description | |---------|---------------------------------------------| | ADC | Analog-to-Digital Converter | | AHB | Advanced High-performance Bus | | APB | Advanced Peripheral Bus | | BOD | BrownOut Detection | | GPIO | General Purpose Input/Output | | PLL | Phase-Locked Loop | | RC | Resistor-Capacitor | | SPI | Serial Peripheral Interface | | SSI | Serial Synchronous Interface | | SSP | Synchronous Serial Port | | TEM | Transverse ElectroMagnetic | | UART | Universal Asynchronous Receiver/Transmitter | # 16. References - [1] LPC111x/LPC11Cxx User manual UM10398: http://www.nxp.com/documents/user\_manual/UM10398.pdf - [2] LPC111x Errata sheet: <a href="http://www.nxp.com/documents/errata\_sheet/ES\_LPC111X.pdf">http://www.nxp.com/documents/errata\_sheet/ES\_LPC111X.pdf</a> # 18. Legal information #### 18.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. ### 18.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ### 18.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. LPC111X All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. # 20. Contents | 1 | General description | . 1 | 7.16.5.1 | Power profiles (LPC1100L and LPC1100XL | | |----------------|-----------------------------------------------|------------|----------|--------------------------------------------|-----| | 2 | Features and benefits | . 1 | | series only) | 54 | | 3 | Applications | | 7.16.5.2 | I | | | 4 | Ordering information | | 7.16.5.3 | | | | | | | 7.16.5.4 | | | | 4.1 | Ordering options | | 7.17 | System control | | | 5 | Block diagram | | 7.17.1 | Start logic | | | 6 | Pinning information | 11 | 7.17.2 | Reset | | | 6.1 | Pinning | | 7.17.3 | Brownout detection | 56 | | 6.2 | Pin description | 19 | 7.17.4 | Code security (Code Read Protection - CRP) | | | 7 | Functional description | 45 | 7.17.5 | APB interface | | | 7.1 | ARM Cortex-M0 processor | 45 | 7.17.6 | AHBLite | | | 7.2 | On-chip flash program memory | 45 | 7.17.7 | External interrupt inputs | | | 7.3 | On-chip SRAM | 45 | 7.18 | Emulation and debugging | | | 7.4 | Memory map | | 8 | Limiting values | | | 7.5 | Nested Vectored Interrupt Controller (NVIC) . | 47 | 9 | Thermal characteristics | 59 | | 7.5.1 | Features | | 10 | Static characteristics | 61 | | 7.5.2 | Interrupt sources | | 10.1 | LPC1100, LPC1100L series | 61 | | 7.6 | IOCONFIG block | | 10.2 | LPC1100XL series | 65 | | 7.7 | Fast general purpose parallel I/O | | 10.3 | ADC static characteristics | 69 | | 7.7.1 | Features | | 10.4 | BOD static characteristics | 71 | | 7.8 | UART | | 10.5 | Power consumption LPC1100 series | | | 7.8.1 | Features | | | (LPC111x/101/201/301) | 72 | | 7.9 | SPI serial I/O controller | | 10.6 | Power consumption LPC1100L series | | | 7.9.1 | Features | | | (LPC111x/002/102/202/302) | 75 | | 7.10 | I <sup>2</sup> C-bus serial I/O controller | | 10.7 | Power consumption LPC1100XL series | | | 7.10.1<br>7.11 | Features | | | (LPC111x/103/203/303/323/333) | | | 7.11<br>7.11.1 | 10-bit ADC | | 10.8 | CoreMark data | | | 7.11.1 | Features | 50 | 10.9 | Peripheral power consumption | | | 1.12 | General purpose external event counter/timers | <b>5</b> 1 | 10.10 | Electrical pin characteristics | 85 | | 7.12.1 | Features | | 11 | Dynamic characteristics | 88 | | 7.12.1 | System tick timer | | 11.1 | Power-up ramp conditions | 88 | | 7.13 | Watchdog timer (LPC1100 series, | 31 | 11.2 | Flash memory | 88 | | 7.17 | LPC111x/101/201/301) | 51 | 11.3 | External clock | | | 7.14.1 | Features | | 11.4 | Internal oscillators | 90 | | 7.15 | Windowed WatchDog Timer | 01 | 11.5 | I/O pins | 92 | | 7.10 | (LPC1100L and LPC1100XL series) | 52 | 11.6 | I <sup>2</sup> C-bus | | | 7.15.1 | Features | | 11.7 | SPI interfaces | 94 | | 7.16 | Clocking and power control | | 12 | Application information | 97 | | 7.16.1 | Crystal oscillators | | 12.1 | ADC usage notes | 97 | | 7.16.1.1 | <del>-</del> | | 12.2 | Use of ADC input trigger signals | | | 7.16.1.2 | | | 12.3 | XTAL input | 97 | | 7.16.1.3 | | | 12.4 | XTAL Printed Circuit Board (PCB) layout | | | 7.16.2 | System PLL | | | guidelines | | | 7.16.3 | Clock output | | 12.5 | Standard I/O pad configuration | | | 7.16.4 | Wake-up process | | 12.6 | Reset pad configuration | 100 | | 7 16 5 | Dower control | E / | 127 | FlectroMagnetic Compatibility (FMC) | 101 | continued >>