



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I²C, SPI, UART/USART                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 28                                                                        |
| Program Memory Size        | 24KB (24K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-HVQFN (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1113jhn33-303e |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

- Digital peripherals:
  - Up to 42 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors. In addition, a configurable open-drain mode is supported on the LPC1100L and LPC1100XL series.
  - ♦ GPIO pins can be used as edge and level sensitive interrupt sources.
  - ◆ High-current output driver (20 mA) on one pin.
  - ♦ High-current sink drivers (20 mA) on two l<sup>2</sup>C-bus pins in Fast-mode Plus (not on LPC1112FDH20/102).
  - Four general purpose counter/timers with up to eight capture inputs and up to 13 match outputs.
  - ◆ Programmable WatchDog Timer (WDT) the LPC1100 series only.
  - Programmable windowed WDT on the LPC1100L and LPC1100XL series only.
- Analog peripherals:
  - ♦ 10-bit ADC with input multiplexing among 5, 6, or 8 pins depending on package size.
- Serial interfaces:
  - ◆ UART with fractional baud rate generation, internal FIFO, and RS-485 support.
  - Two SPI controllers with SSP features and with FIFO and multi-protocol capabilities (second SPI on LPC1100 and LPC1100L series LQFP48 package only).
  - ♦ I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode (not on LPC1112FDH20/102).
- Clock generation:
  - 12 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as a system clock.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - ◆ Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz.
  - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
  - Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, and the Watchdog clock.
- Power control:
  - Integrated PMU (Power Management Unit) to minimize power consumption during Sleep, Deep-sleep, and Deep power-down modes.
  - Power profiles residing in boot ROM allowing to optimize performance and minimize power consumption for any given application through one simple function call. (LPC1100L and LPC1100XL series only.)
  - ◆ Three reduced power modes: Sleep, Deep-sleep, and Deep power-down.
  - Processor wake-up from Deep-sleep mode via a dedicated start logic using up to 13 of the functional pins.
  - Power-On Reset (POR).
  - Brownout detect with up to four separate thresholds for interrupt and forced reset.
- Unique device serial number for identification.
- Single power supply (1.8 V to 3.6 V).
- Available as LQFP48 package, HVQFN33 package, and TFBGA48 package.

LPC111X

© NXP Semiconductors N.V. 2014. All rights reserved.

### **NXP Semiconductors**

### LPC1110/11/12/13/14/15

32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin                      | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                            |
|------------------|--------------------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO3_0 to PIO3_5 |                          |                         | I/O  |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_6 to PIO3_11 are not available. |
| PIO3_0/DTR       | 36 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO3_0 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                  |                          |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                             |
| PIO3_1/DSR       | 37 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO3_1 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                  |                          |                         | I    | -                     | DSR — Data Set Ready input for UART.                                                                                                                                                                                                                   |
| PIO3_2/DCD       | 43 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                  |                          |                         | I    | -                     | DCD — Data Carrier Detect input for UART.                                                                                                                                                                                                              |
| PIO3_3/RI        | 48 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO3_3 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                  |                          |                         | I    | -                     | RI — Ring Indicator input for UART.                                                                                                                                                                                                                    |
| PIO3_4           | 18 <u><sup>[3]</sup></u> | no                      | I/O  | I; PU                 | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| PIO3_5           | 21 <u>[3]</u>            | no                      | I/O  | I; PU                 | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                     |
| V <sub>DD</sub>  | 8; 44                    | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                |
| XTALIN           | 6 <u>[6]</u>             | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits.<br>Input voltage must not exceed 1.8 V.                                                                                                                                         |
| XTALOUT          | 7 <u>[6]</u>             | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                  |
| V <sub>SS</sub>  | 5; 41                    | -                       | I    | -                     | Ground.                                                                                                                                                                                                                                                |

#### Table 8. LPC1100 and LPC1100L series: LPC1113/14 pin description table (LQFP48 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to 2.6 V for LPC111x/101/201/301, pins pulled up to full V<sub>DD</sub> level on LPC111x/002/102/202/302 (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see <u>Figure 51</u>).

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

LPC111X

32 of 127

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Pin           | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                       |
|------------------|---------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_7/TXD/      | 32 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT32B0_MAT1      |               |                         | 0    | -                     | TXD — Transmitter output for UART.                                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                                                  |
| PIO1_8/          | 7 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_CAP0      |               |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                                                                                                                                                                                                 |
| PIO1_9/          | 12 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| CT16B1_MAT0      |               |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_10/AD6/     | 20 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
| CT16B1_MAT1      |               |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                                                                                                                                                                                                     |
|                  |               |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                                                                                                                                                                                                  |
| PIO1_11/AD7      | 27 <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
|                  |               |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                                                                                                                                                                                                     |
| PIO2_0           |               |                         |      |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                            |
| PIO2_0/DTR       | 1 <u>[3]</u>  | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
|                  |               |                         | 0    | -                     | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                        |
| PIO3_0 to PIO3_5 |               |                         |      |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available. |
| PIO3_2           | 28 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_4           | 13 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_5           | 14 <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| V <sub>DD</sub>  | 6; 29         | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage.                                                                                                                                                           |
| XTALIN           | 4 <u>[6]</u>  | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                       |
| XTALOUT          | 5 <u>[6]</u>  | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                                             |
| V <sub>SS</sub>  | 33            | -                       | -    | -                     | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                   |

#### Table 9. LPC1100 and LPC1100L series: LPC1111/12/13/14 pin description table (HVQFN33 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to 2.6 V for LPC111x/101/201/301, pins pulled up to full V<sub>DD</sub> level on LPC111x/002/102/202/302 (V<sub>DD</sub> = 3.3 V)); IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 52</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 51).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled, and the pin is not 5 V tolerant (see Figure 51).

### 32-bit ARM Cortex-M0 microcontroller

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

| Symbol                        | LQFP48                   | TFBGA48                  | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |
|-------------------------------|--------------------------|--------------------------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0_11             |                          |                          |                         | I/O  |                       | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block.                                       |
| RESET/PIO0_0                  | 3 <u>[2]</u>             | C1[2]                    | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |
|                               |                          |                          |                         |      |                       | In deep power-down mode, this pin must be pulled<br>HIGH externally. The RESET pin can be left<br>unconnected or be used as a GPIO pin if an external<br>RESET function is not needed and Deep power-down<br>mode is not used.                     |
|                               |                          |                          |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 4 <u>[3]</u>             | C2 <sup>[3]</sup>        | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |
|                               |                          |                          |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |
|                               |                          |                          |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |
| PIO0_2/SSEL0/                 | 10 <u><sup>[3]</sup></u> | F1 <u>[3]</u>            | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_CAP0                   |                          |                          |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |
|                               |                          |                          |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |
| PIO0_3                        | 14 <u><sup>[3]</sup></u> | H2 <sup>[3]</sup>        | yes                     | I/O  | I; PU                 | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| PIO0_4/SCL                    | 15 <u><sup>[4]</sup></u> | G3 <u>[4]</u>            | yes                     | I/O  | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                               |                          |                          |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                   |
| PIO0_5/SDA                    | 16 <u><sup>[4]</sup></u> | H3 <u><sup>[4]</sup></u> | yes                     | I/O  | I; IA                 | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                               |                          |                          |                         | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                    |
| PIO0_6/SCK0                   | 22 <u>[3]</u>            | H6 <u>[3]</u>            | yes                     | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                 |
|                               |                          |                          |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                      |
| PIO0_7/CTS                    | 23 <u>[3]</u>            | G7 <u>[3]</u>            | yes                     | I/O  | I; PU                 | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                             |
|                               |                          |                          |                         | I    | -                     | <b>CTS</b> — Clear To Send input for UART.                                                                                                                                                                                                         |

Table 10. LPC1100XL series: LPC1113/14/15 pin description table (LQFP48 and TFBGA48 package)

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                                            | LQFP48                   | TFBGA48                  | Start<br>logic<br>input                            | Туре  | Reset<br>state<br>[1]                              | Description                                                                                                                                                                                                  |
|---------------------------------------------------|--------------------------|--------------------------|----------------------------------------------------|-------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_8/MISO0/ 27 <sup>[3]</sup> F8 <sup>[3]</sup> |                          | yes                      | I/O                                                | I; PU | PIO0_8 — General purpose digital input/output pin. |                                                                                                                                                                                                              |
| CT16B0_MAT0                                       |                          |                          |                                                    | I/O   | -                                                  | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                        |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                             |
| PIO0_9/MOSI0/                                     |                          |                          | PIO0_9 — General purpose digital input/output pin. |       |                                                    |                                                                                                                                                                                                              |
| CT16B0_MAT1                                       |                          |                          |                                                    | I/O   | -                                                  | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                        |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                             |
| SWCLK/PIO0_10/                                    | 29 <u>[3]</u>            | E7 <u>[3]</u>            | yes                                                | I     | I; PU                                              | SWCLK — Serial wire clock.                                                                                                                                                                                   |
| SCK0/                                             |                          |                          |                                                    | I/O   | -                                                  | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                          |
| CT16B0_MAT2                                       |                          |                          |                                                    | I/O   | -                                                  | SCK0 — Serial clock for SPI0.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                             |
| R/PIO0_11/<br>AD0/CT32B0_MAT3                     | 32 <u>[5]</u>            | D8 <u>[5]</u>            | yes                                                | I     | I; PU                                              | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |
|                                                   |                          |                          |                                                    | I/O   | -                                                  | <b>PIO0_11</b> — General purpose digital input/output pin.                                                                                                                                                   |
|                                                   |                          |                          |                                                    | I     | -                                                  | AD0 — A/D converter, input 0.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                             |
| PIO1_0 to PIO1_11                                 |                          |                          |                                                    | I/O   |                                                    | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block. |
| R/PIO1_0/<br>AD1/CT32B1_CAP0                      | 33 <u>[5]</u>            | C7 <u><sup>[5]</sup></u> | <u>)</u> yes                                       | 1     | I; PU                                              | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |
|                                                   |                          |                          |                                                    | I/O   | -                                                  | <b>PIO1_0</b> — General purpose digital input/output pin.                                                                                                                                                    |
|                                                   |                          |                          |                                                    | I     | -                                                  | AD1 — A/D converter, input 1.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | I     | -                                                  | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                            |
| R/PIO1_1/<br>AD2/CT32B1_MAT0                      | 34 <u><sup>[5]</sup></u> | C8[5]                    | no                                                 | 0     | I; PU                                              | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |
|                                                   |                          |                          |                                                    | I/O   | -                                                  | <b>PIO1_1</b> — General purpose digital input/output pin.                                                                                                                                                    |
|                                                   |                          |                          |                                                    | I     | -                                                  | AD2 — A/D converter, input 2.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                             |
| R/PIO1_2/<br>AD3/CT32B1_MAT1                      | 35 <u>[5]</u>            | B7 <u>[5]</u>            | no                                                 | I     | I; PU                                              | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                              |
|                                                   |                          |                          |                                                    | I/O   | -                                                  | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                           |
|                                                   |                          |                          |                                                    | I     | -                                                  | AD3 — A/D converter, input 3.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                             |
| SWDIO/PIO1_3/                                     | 39 <u>[5]</u>            | B6[5]                    | no                                                 | I/O   | I; PU                                              | SWDIO — Serial wire debug input/output.                                                                                                                                                                      |
| AD4/CT32B1_MAT2                                   |                          |                          |                                                    | I/O   | -                                                  | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                           |
|                                                   |                          |                          |                                                    | I     | -                                                  | AD4 — A/D converter, input 4.                                                                                                                                                                                |
|                                                   |                          |                          |                                                    | 0     | -                                                  | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                             |

### Table 10. LPC1100XL series: LPC1113/14/15 pin description table (LQFP48 and TFBGA48 package) ... continued

### 32-bit ARM Cortex-M0 microcontroller



#### Fig 14. LPC1100 and LPC1100L series memory map

32-bit ARM Cortex-M0 microcontroller

### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details see the *LPC111x user manual*.

### 7.17.5 APB interface

The APB peripherals are located on one APB bus.

### 7.17.6 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

### 7.17.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs serve as external interrupts (see <u>Section 7.17.1</u>).

### 7.18 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug with four breakpoints and two watchpoints is supported.

32-bit ARM Cortex-M0 microcontroller

### Table 16. Static characteristics (LPC1100, LPC1100L series) ... continued

 $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol             | Parameter                                  | Conditions                                                                                                                                          | Min                | Typ <u>[1]</u> | Max                | Unit |
|--------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|--------------------|------|
| Standard po        | ort pins, RESET                            | 1                                                                                                                                                   |                    |                |                    |      |
| IIL                | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                                                                             | -                  | 0.5            | 10                 | nA   |
| I <sub>IH</sub>    | HIGH-level input<br>current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                                                        | -                  | 0.5            | 10                 | nA   |
| l <sub>oz</sub>    | OFF-state output<br>current                | $V_O = 0 V; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled                                                                            | -                  | 0.5            | 10                 | nA   |
| VI                 | input voltage                              | pin configured to provide [12][13<br>a digital function [14                                                                                         | -                  | -              | 5.0                | V    |
| Vo                 | output voltage                             | output active                                                                                                                                       | 0                  | -              | V <sub>DD</sub>    | V    |
| V <sub>IH</sub>    | HIGH-level input voltage                   |                                                                                                                                                     | 0.7V <sub>DD</sub> | -              | -                  | V    |
| V <sub>IL</sub>    | LOW-level input voltage                    |                                                                                                                                                     | -                  | -              | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub>   | hysteresis voltage                         |                                                                                                                                                     | -                  | 0.4            | -                  | V    |
| V <sub>OH</sub> HI | HIGH-level output voltage                  | $\begin{array}{l} 2.5 \ V \leq V_{DD} \leq 3.6 \ V; \\ I_{OH} = -4 \ mA \end{array} \label{eq:eq:optimal_decay}$                                    | $V_{DD}-0.4$       | -              | -                  | V    |
|                    |                                            | $\begin{array}{l} 1.8 \ \text{V} \leq \text{V}_{\text{DD}} < 2.5 \ \text{V}; \\ \text{I}_{\text{OH}} = -3 \ \text{mA} \end{array}$                  | $V_{DD}-0.4$       | -              | -                  | V    |
|                    | LOW-level output voltage                   | $\begin{array}{l} 2.5 \ \text{V} \leq \text{V}_{\text{DD}} \leq 3.6 \ \text{V}; \\ \text{I}_{\text{OL}} = 4 \ \text{mA} \end{array} \label{eq:VDD}$ | -                  | -              | 0.4                | V    |
|                    |                                            | $\begin{array}{l} 1.8 \ \text{V} \leq \text{V}_{\text{DD}} < 2.5 \ \text{V}; \\ \text{I}_{\text{OL}} = 3 \ \text{mA} \end{array}$                   | -                  | -              | 0.4                | V    |
| I <sub>OH</sub>    | HIGH-level output<br>current               |                                                                                                                                                     | -4                 | -              | -                  | mA   |
|                    |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                            | -3                 | -              | -                  | mA   |
| I <sub>OL</sub>    | LOW-level output current                   | $V_{OL} = 0.4 \text{ V} \\ 2.5 \text{ V} \le V_{DD} \le 3.6 \text{ V}$                                                                              | 4                  | -              | -                  | mA   |
|                    |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                            | 3                  | -              | -                  | mA   |
| I <sub>OHS</sub>   | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V [15                                                                                                                           | 1 -                | -              | -45                | mA   |
| I <sub>OLS</sub>   | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD} $ <sup>[15</sup>                                                                                                                   | 1 -                | -              | 50                 | mA   |
| I <sub>pd</sub>    | pull-down current                          | $V_{I} = 5 V$                                                                                                                                       | 10                 | 50             | 150                | μA   |
| I <sub>pu</sub>    | pull-up current                            | $\label{eq:VI} \begin{array}{l} V_{I} = 0 \ V; \\ 2.0 \ V \leq V_{DD} \leq 3.6 \ V \end{array}$                                                     | –15                | -50            | -85                | μA   |
|                    |                                            | $1.8 \text{ V} \le \text{V}_{DD}$ < 2.0 V                                                                                                           | -10                | -50            | -85                | μA   |
|                    |                                            | V <sub>DD</sub> < V <sub>I</sub> < 5 V                                                                                                              | 0                  | 0              | 0                  | μA   |
| High-drive o       | output pin (PIO0_7)                        | 1                                                                                                                                                   |                    | I              | I                  | I    |
| IIL                | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                                                                             | -                  | 0.5            | 10                 | nA   |
| Ін                 | HIGH-level input<br>current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                                                        | -                  | 0.5            | 10                 | nA   |

32-bit ARM Cortex-M0 microcontroller

### Table 16. Static characteristics (LPC1100, LPC1100L series) ... continued

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol                    | Parameter                                 | Conditions                                                                                                                                                                                              | Min                   | Typ <u>[1]</u>      | Max                | Unit |
|---------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|--------------------|------|
| I <sub>OZ</sub>           | OFF-state output<br>current               | $V_O = 0 V; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled                                                                                                                                | -                     | 0.5                 | 10                 | nA   |
| VI                        | input voltage                             | pin configured to provide [12][13]<br>a digital function [14]                                                                                                                                           | -                     | -                   | 5.0                | V    |
| Vo                        | output voltage                            | output active                                                                                                                                                                                           | 0                     | -                   | V <sub>DD</sub>    | V    |
| V <sub>IH</sub>           | HIGH-level input voltage                  |                                                                                                                                                                                                         | 0.7V <sub>DD</sub>    | -                   | -                  | V    |
| V <sub>IL</sub>           | LOW-level input voltage                   |                                                                                                                                                                                                         | -                     | -                   | $0.3V_{DD}$        | V    |
| V <sub>hys</sub>          | hysteresis voltage                        |                                                                                                                                                                                                         | 0.4                   | -                   | -                  | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                 | $\begin{array}{l} 2.5 \ V \leq V_{DD} \leq 3.6 \ V; \\ I_{OH} = -20 \ mA \end{array} \label{eq:VDD}$                                                                                                    | $V_{DD}-0.4$          | -                   | -                  | V    |
|                           |                                           | $\begin{array}{l} 1.8 \ \text{V} \leq \text{V}_{\text{DD}} < 2.5 \ \text{V}; \\ \text{I}_{\text{OH}} = -12 \ \text{mA} \end{array}$                                                                     | V <sub>DD</sub> – 0.4 | -                   | -                  | V    |
| V <sub>OL</sub>           | LOW-level output voltage                  | $\begin{array}{l} 2.5 \ \text{V} \leq \text{V}_{\text{DD}} \leq 3.6 \ \text{V}; \\ \text{I}_{\text{OL}} = 4 \ \text{mA} \end{array}$                                                                    | -                     | -                   | 0.4                | V    |
|                           |                                           | $\begin{array}{l} 1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V}; \\ \text{I}_{\text{OL}} = 3 \text{ mA} \end{array}$                                                                          | -                     | -                   | 0.4                | V    |
| I <sub>OH</sub>           | HIGH-level output<br>current              | $V_{OH} = V_{DD} - 0.4 V;$<br>2.5 V $\leq V_{DD} \leq 3.6 V$                                                                                                                                            | 20                    | -                   | -                  | mA   |
|                           |                                           | $1.8~V \leq V_{DD} < 2.5~V$                                                                                                                                                                             | 12                    | -                   | -                  | mA   |
| I <sub>OL</sub>           | LOW-level output<br>current               | $\label{eq:Volume} \begin{split} V_{OL} &= 0.4 \ V \\ &2.5 \ V \leq V_{DD} \leq 3.6 \ V \end{split}$                                                                                                    | 4                     | -                   | -                  | mA   |
|                           |                                           | $1.8 \text{ V} \leq \text{V}_{\text{DD}}$ < 2.5 V                                                                                                                                                       | 3                     | -                   | -                  | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current | $V_{OL} = V_{DD} $ <sup>[15]</sup>                                                                                                                                                                      | -                     | -                   | 50                 | mA   |
| I <sub>pd</sub>           | pull-down current                         | V <sub>1</sub> = 5 V                                                                                                                                                                                    | 10                    | 50                  | 150                | μA   |
| I <sub>pu</sub>           | pull-up current                           | $V_{I} = 0 V$ $2.0 V \le V_{DD} \le 3.6 V$                                                                                                                                                              | -15                   | -50                 | -85                | μΑ   |
|                           |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V                                                                                                                                                        | -10                   | -50                 | -85                | μA   |
|                           |                                           | $V_{DD} < V_{I} < 5 V$                                                                                                                                                                                  | 0                     | 0                   | 0                  | μA   |
| I <sup>2</sup> C-bus pins | (PIO0_4 and PIO0_5)                       | 1                                                                                                                                                                                                       |                       |                     |                    |      |
| V <sub>IH</sub>           | HIGH-level input voltage                  |                                                                                                                                                                                                         | 0.7V <sub>DD</sub>    | -                   | -                  | V    |
| V <sub>IL</sub>           | LOW-level input voltage                   |                                                                                                                                                                                                         | -                     | -                   | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                        |                                                                                                                                                                                                         | -                     | 0.05V <sub>DD</sub> | -                  | V    |
| I <sub>OL</sub>           | LOW-level output<br>current               | $\label{eq:Volume} \begin{array}{l} V_{OL} = 0.4 \ \text{V}; \ l^2C\text{-bus pins} \\ \text{configured as standard} \\ \text{mode pins} \\ 2.5 \ \text{V} \leq V_{DD} \leq 3.6 \ \text{V} \end{array}$ | 3.5                   | -                   | -                  | mA   |
|                           |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                                                                                                                        | 3                     | -                   | -                  |      |

32-bit ARM Cortex-M0 microcontroller

### **10.3 ADC static characteristics**

#### Table 18. ADC static characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +105  $\text{ }^{\circ}\text{C}$  unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5 \text{ V}$  to 3.6 V.

| Symbol              | Parameter                           | Conditions | Min | Тур | Max             | Unit |
|---------------------|-------------------------------------|------------|-----|-----|-----------------|------|
| V <sub>IA</sub>     | analog input voltage                |            | 0   | -   | V <sub>DD</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance            |            | -   | -   | 1               | pF   |
| E <sub>D</sub>      | differential linearity error        | [1][2]     | -   | -   | ± 1             | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | [3]        | -   | -   | ± 1.5           | LSB  |
| E <sub>O</sub>      | offset error                        | [4]        | -   | -   | ± 3.5           | LSB  |
| E <sub>G</sub>      | gain error                          | [5]        | -   | -   | 0.6             | %    |
| E <sub>T</sub>      | absolute error                      | [6]        | -   | -   | ± 4             | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |            | -   | -   | 40              | kΩ   |
| R <sub>i</sub>      | input resistance                    | [7][8]     | -   | -   | 2.5             | MΩ   |

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 17.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 17.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See <u>Figure 17</u>.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 17</u>.

[6] The absolute error ( $E_T$ ) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 17.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{ kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency  $f_s$ :  $R_i = 1 / (f_s \times C_{ia})$ .

32-bit ARM Cortex-M0 microcontroller

### 10.6 Power consumption LPC1100L series (LPC111x/002/102/202/302)

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see *LPC111x user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCONFIG block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.



### 32-bit ARM Cortex-M0 microcontroller





### 32-bit ARM Cortex-M0 microcontroller

| Symbol                | Parameter                        | Conditions                                                                 | Min | Typ <u>[1]</u> | Max | Unit |
|-----------------------|----------------------------------|----------------------------------------------------------------------------|-----|----------------|-----|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1 [2][3]<br>in the WDTOSCCTRL register;         | -   | 9.4            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF $\frac{[2][3]}{1}$ in the WDTOSCCTRL register | -   | 2300           | -   | kHz  |

Table 26. Dynamic characteristics: Watchdog oscillator

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +105 °C) is  $\pm$ 40 %.
- [3] See the LPC111x user manual.

### 11.5 I/O pins

| Table 27.       | Dynamic characteristic: I/O pins <sup>[1]</sup>           |
|-----------------|-----------------------------------------------------------|
| $T_{amb} = -40$ | °C to +105 °C; 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V. |

| amb            |           |                                |     |     |     |      |
|----------------|-----------|--------------------------------|-----|-----|-----|------|
| Symbol         | Parameter | Conditions                     | Min | Тур | Max | Unit |
| t <sub>r</sub> |           | pin<br>configured as<br>output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin<br>configured as<br>output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

32-bit ARM Cortex-M0 microcontroller

### 11.6 I<sup>2</sup>C-bus

### Table 28. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C.$ 

| Symbol              | Parameter      |              | Conditions                  | Min                   | Max | Unit |
|---------------------|----------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock      |              | Standard-mode               | 0                     | 100 | kHz  |
|                     | frequency      |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time      | [4][5][6][7] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                |              | Standard-mode               |                       |     |      |
|                     |                |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of  |              | Standard-mode               | 4.7                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 1.3                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>   | HIGH period of |              | Standard-mode               | 4.0                   | -   | μS   |
|                     | the SCL clock  |              | Fast-mode                   | 0.6                   | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub> | data hold time | [3][4][8]    | Standard-mode               | 0                     | -   | μS   |
|                     |                |              | Fast-mode                   | 0                     | -   | μS   |
|                     |                |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub> | data set-up    | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                     | time           |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] See the I<sup>2</sup>C-bus specification UM10204 for details.

[2] Parameters are valid over operating temperature range unless otherwise specified.

- [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu$ s and 0.9  $\mu$ s for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.

32-bit ARM Cortex-M0 microcontroller



### 11.7 SPI interfaces

| Table 29. | Dynamic characteristics of SPI pins in SPI mode |
|-----------|-------------------------------------------------|
|-----------|-------------------------------------------------|

| Symbol                | Parameter              | Conditions                                                    |        | Min                         | Тур | Мах                          | Unit |
|-----------------------|------------------------|---------------------------------------------------------------|--------|-----------------------------|-----|------------------------------|------|
| SPI maste             | er (in SPI mode)       | 1                                                             |        | 1                           |     |                              |      |
| T <sub>cy(clk)</sub>  | clock cycle time       | full-duplex mode                                              | [1]    | 50                          | -   | -                            | ns   |
|                       |                        | when only transmitting                                        | [1]    | 40                          |     |                              | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                                   | [2]    | 15                          | -   | -                            | ns   |
|                       |                        | $2.4~V \leq V_{DD} \leq 3.6~V$                                |        |                             |     |                              |      |
|                       |                        | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.4~\textrm{V}$ | [2]    | 20                          |     |                              | ns   |
|                       |                        | $1.8 \text{ V} \le \text{V}_{DD}$ < 2.0 V                     | [2]    | 24                          | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                                   | [2]    | 0                           | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode                                                   | [2]    | -                           | -   | 10                           | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                                   | [2]    | 0                           | -   | -                            | ns   |
| SPI slave             | (in SPI mode)          | 1                                                             |        | 1                           | 1   |                              | I    |
| T <sub>cy(PCLK)</sub> | PCLK cycle time        |                                                               |        | 20                          | -   | -                            | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                                   | [3][4] | 0                           | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                                   | [3][4] | $3 \times T_{cy(PCLK)} + 4$ | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode                                                   | [3][4] | -                           | -   | $3 \times T_{cy(PCLK)} + 11$ | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                                   | [3][4] | -                           | -   | $2 \times T_{cy(PCLK)} + 5$  | ns   |

[1] T<sub>cy(clk)</sub> = (SSPCLKDIV × (1 + SCR) × CPSDVSR) / f<sub>main</sub>. The clock cycle time derived from the SPI bit rate T<sub>cy(clk)</sub> is a function of the main clock frequency f<sub>main</sub>, the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register).

[2]  $T_{amb} = -40 \text{ °C to } 105 \text{ °C}.$ 

[3]  $T_{cy(clk)} = 12 \times T_{cy(PCLK)}$ .

[4]  $T_{amb} = 25 \text{ °C}$ ; for normal voltage supply range:  $V_{DD} = 3.3 \text{ V}$ .

32-bit ARM Cortex-M0 microcontroller



### Fig 66. Reflow soldering of the HVQFN24 package

LPC111X Product data sheet

32-bit ARM Cortex-M0 microcontroller

### 15. Abbreviations

| Table 33. Abbreviations                          |                               |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|
| Acronym                                          | Description                   |  |  |  |
| ADC                                              | Analog-to-Digital Converter   |  |  |  |
| AHB                                              | Advanced High-performance Bus |  |  |  |
| APB                                              | Advanced Peripheral Bus       |  |  |  |
| BOD                                              | BrownOut Detection            |  |  |  |
| GPIO                                             | General Purpose Input/Output  |  |  |  |
| PLL                                              | Phase-Locked Loop             |  |  |  |
| RC                                               | Resistor-Capacitor            |  |  |  |
| SPI                                              | Serial Peripheral Interface   |  |  |  |
| SSI                                              | Serial Synchronous Interface  |  |  |  |
| SSP                                              | Synchronous Serial Port       |  |  |  |
| TEM Transverse ElectroMagnetic                   |                               |  |  |  |
| UART Universal Asynchronous Receiver/Transmitter |                               |  |  |  |

### 16. References

| [1] | LPC111x/LPC11Cxx User manual UM10398:                |
|-----|------------------------------------------------------|
|     | http://www.nxp.com/documents/user_manual/UM10398.pdf |

[2] LPC111x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC111X.pdf

32-bit ARM Cortex-M0 microcontroller

### 17. Revision history

| Table 34. Revision hi | -                                                                                                                                                                                              | Data alteration for                                 | Charrier                                                    | Sumana da -                                                                                                                      |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Document ID           | Release date                                                                                                                                                                                   | Data sheet status                                   | Change notice                                               | -                                                                                                                                |  |
| LPC111X v.9.2         | 20140326                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.9.1                                                                                                                    |  |
| Modifications:        | must be pu<br>as a GPIO                                                                                                                                                                        | lled HIGH externally. Th<br>pin if an external RESE | ne RESET pin can t<br>T function is not ne                  | deep power-down mode, this pin<br>be left unconnected or be used<br>eded. See <u>Section 6.2</u> .<br>ins updated for clarity in |  |
|                       | Section 6.2                                                                                                                                                                                    | <b>v</b> .                                          |                                                             |                                                                                                                                  |  |
|                       | Parts adde<br>LPC1113JH<br>LPC1114JE                                                                                                                                                           | d: LPC1114JHI33/303, I<br>IN33/203, LPC1114JHN      | LPC1111JHN33/103<br>133/303, LPC1114J<br>148/323, LPC1113JE | 3, LPC1112JHN33/203,<br>BD48/333, LPC1112FHI33/102,<br>BD48/303, LPC1113JHN33/303,                                               |  |
| LPC111X v.9.1         | 20131213                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.9                                                                                                                      |  |
| Modifications:        | <ul> <li>Table 17 "S</li> </ul>                                                                                                                                                                | Static characteristics (LP                          | C1100XL series)":                                           | -                                                                                                                                |  |
|                       | 105 °C.                                                                                                                                                                                        |                                                     |                                                             | ver-down modes @ 25 °C and                                                                                                       |  |
|                       | LPC111                                                                                                                                                                                         | fable note 11 "105 °C sµ<br>4JHN33, LPC1115JBD₄     | 48, and LPC1115JE                                           | T48 parts."                                                                                                                      |  |
|                       |                                                                                                                                                                                                |                                                     | -                                                           | pin are pulled HIGH externally."                                                                                                 |  |
|                       |                                                                                                                                                                                                | Static characteristics (LP                          |                                                             | ,                                                                                                                                |  |
|                       | – Updated                                                                                                                                                                                      | d Table note 9 "WAKEU                               | P pin and RESET p                                           | in are pulled HIGH externally."                                                                                                  |  |
| LPC111X v.9           | 20131029                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.8.2                                                                                                                    |  |
| Modifications:        |                                                                                                                                                                                                | C1112JHI33/203, LPC11<br>ET48/303 parts.            | 14JHN33/333, LPC                                            | 1115JBD48/303, and                                                                                                               |  |
|                       | <ul> <li>Removed t<sub>clk(H)</sub> and t<sub>clk(L)</sub> from Figure 47 "SPI master timing in SPI mode" and Figure<br/>48 "SPI slave timing in SPI mode"; spec not characterized.</li> </ul> |                                                     |                                                             |                                                                                                                                  |  |
|                       | <ul> <li>Table 22 "Power-up characteristics[1]": Added table note "Does not apply to<br/>LPC1100XL series".</li> </ul>                                                                         |                                                     |                                                             |                                                                                                                                  |  |
| LPC111X v.8.2         | 20130805                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.8.1                                                                                                                    |  |
| Modifications:        | Added LPC                                                                                                                                                                                      | 1115FET48/303.                                      | ŀ                                                           |                                                                                                                                  |  |
| LPC111X v.8.1         | 20130524                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.8                                                                                                                      |  |
| Modifications:        | <ul> <li>Table 4 thru</li> </ul>                                                                                                                                                               | u Table 11: Added "5 V t                            | olerant pad" to RES                                         | SET/PIO0_0 table note.                                                                                                           |  |
|                       | <ul> <li>Added Sec</li> </ul>                                                                                                                                                                  | tion 9 "Thermal charact                             | eristics".                                                  |                                                                                                                                  |  |
|                       | <ul> <li>SRAM size</li> </ul>                                                                                                                                                                  | corrected for part LPC                              | 1112FHN24/202 (4                                            | kB). See Table 2.                                                                                                                |  |
| LPC111X v.8           | 20130220                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.7.5                                                                                                                    |  |
| Modifications:        |                                                                                                                                                                                                | Static characteristics" ad                          | ded Pin capacitanc                                          |                                                                                                                                  |  |
|                       | Default pin                                                                                                                                                                                    |                                                     | PIO0_4 and PIO0_                                            | 5 (I; IA) in Table 11 "LPC1100XL                                                                                                 |  |
|                       | <ul> <li>Table 12 "L</li> </ul>                                                                                                                                                                | imiting values" expande                             | ed for clarity.                                             |                                                                                                                                  |  |
|                       | <ul> <li>Table 19 " F<br/>added.</li> </ul>                                                                                                                                                    | Power consumption at v                              | very low frequencies                                        | s using the watchdog oscillator"                                                                                                 |  |
|                       | <ul> <li>Added Sec</li> </ul>                                                                                                                                                                  | tion 12.2 "Use of ADC i                             | nput trigger signals'                                       |                                                                                                                                  |  |
|                       |                                                                                                                                                                                                | tion 12.8 "ADC effective                            |                                                             |                                                                                                                                  |  |
| LPC111X v.7.5         | 20121002                                                                                                                                                                                       | Product data sheet                                  | -                                                           | LPC111X v.7.4                                                                                                                    |  |

#### Table 34. Revision history

### 32-bit ARM Cortex-M0 microcontroller

| Document ID             | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data sheet status                                                                                                                                                                                                                                                                                                                                                  | Change notice        | Supersedes                                                                         |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------|--|
| Modifications:          | BOD level 0 for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | reset added in Table 15.                                                                                                                                                                                                                                                                                                                                           | •                    |                                                                                    |  |
| LPC111X v.7.4           | 20120730                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC111X v.7.3                                                                      |  |
| Modifications:          | <ul> <li>Function SSEL1 added to pin PIO2_0 in Figure 6 "LPC1100XL series pin configuration<br/>HVQFN33" and Table 11 "LPC1100XL series: LPC1111/12/13/14 pin description table<br/>(HVQFN33 package)".</li> <li>BOD level 0 for reset and interrupt removed.</li> </ul>                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                    |                      |                                                                                    |  |
| LPC111X v.7.3           | 20120706                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC111X v.7.2                                                                      |  |
| Modifications:          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Dinout for part LPC1112F<br>Figure 10.                                                                                                                                                                                                                                                                                                                             | HN24/202. Pin XT     | ALOUT replaced by V <sub>DD</sub> . See                                            |  |
| LPC111X v.7.2           | 20120604                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC111X v.7.1                                                                      |  |
| Modifications:          | $V \le V_{DD} \le 3$<br>• Capture-cle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3.6 V in Table 13).                                                                                                                                                                                                                                                                                                                                                |                      | s to 1.8 V $\leq$ V <sub>DD</sub> < 2.5 V and 2.5<br>ter/timers (see Section 7.12; |  |
|                         | <ul> <li>Figure 47 u</li> <li>Added Sec</li> <li>Added LPC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | updated for parts with control<br>tion 9.5 "CoreMark data"<br>C1100L series part (LPC1<br>equency range corrected                                                                                                                                                                                                                                                  | ,<br>1112FHN24/202). | ain mode.                                                                          |  |
| LPC111X v.7.1           | 20120401                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC111X v.7                                                                        |  |
| Modifications:          | Added HVC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | QFN33 (5x5) reflow sold                                                                                                                                                                                                                                                                                                                                            | ering information.   |                                                                                    |  |
| LPC111X v.7             | 20120301                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC1110_11_12_13_14 v.6                                                            |  |
| Modifications:          | LPC1112FF<br>LPC1113FF<br>LPC1114FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>LPC1100XL series parts added (LPC1111FHN33/103, LPC1111FHN33/203,<br/>LPC1112FHN33/103, LPC1112FHN33/203, LPC1112FHI33/203, LPC1113FBD48/303,<br/>LPC1113FHN33/203, LPC1113FHN33/303, LPC1114FBD48/303,<br/>LPC1114FHN33/203, LPC1114FHN33/303, LPC1114FHI33/303, LPC1114FBD48/323,<br/>LPC1114FBD48/333, LPC1114FHN33/333, LPC1115FBD48/303).</li> </ul> |                      |                                                                                    |  |
| LPC1110_11_12_13_14 v.6 | 20111102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC1111_12_13_14 v.5                                                               |  |
| Modifications:          | <ul> <li>Parts LPC1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 112FHI33/202 and LPC<br>112FDH28/102, LPC111<br>DH20/102, LPC1110FD2                                                                                                                                                                                                                                                                                               | 4FDH28/102, LPC      |                                                                                    |  |
| LPC1111_12_13_14 v.5    | 20110622                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Product data sheet                                                                                                                                                                                                                                                                                                                                                 | -                    | LPC1111_12_13_14 v.4                                                               |  |
| Modifications:          | <ul> <li>ADC sampling frequency corrected in Table 7 (Table note 7).</li> <li>Pull-up level specified in Table 3 to Table 4 and Section 7.7.1.</li> <li>Parameter T<sub>cy(clk)</sub> corrected on Table 17.</li> <li>WWDT for parts LPC111x/102/202/302 added in Section 2 and Section 7.15.</li> <li>Programmable open-drain mode for parts LPC111x/102/202/302 added in Section 2 and Section 7.12.</li> <li>Condition for parameter T<sub>stg</sub> in Table 5 updated.</li> <li>Table note 4 of Table 5 updated.</li> <li>Section 13 added.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                    |                      |                                                                                    |  |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PLCC44 package information                                                                                                                                                                                                                                                                                                                                         | ation                |                                                                                    |  |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                    |                      |                                                                                    |  |

### Table 34. Revision history ...continued