# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 1MHz                                                                     |
| Connectivity               | SPI                                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 5                                                                        |
| Program Memory Size        | 2KB (1K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 128 x 8                                                                  |
| RAM Size                   | 128 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 8-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90ls2343-1pi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Architectural Overview

The fast-access register file concept contains 32 x 8-bit general-purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed and the result is stored back in the register file – in one clock cycle.

Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data Space addressing, enabling efficient address calculations. One of the three address pointers is also used as the address pointer for the constant table look-up function. These added function registers are the 16-bit X-, Y-, and Z-register.



Figure 5. The AT90S2323/2343 AVR RISC Architecture

The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 5 shows the AT90S2323/2343 AVR RISC microcontroller architecture.

In addition to the register operation, the conventional memory addressing modes can be used on the register file as well. This is enabled by the fact that the register file is assigned the 32 lowermost Data Space addresses (\$00 - \$1F), allowing them to be accessed as though they were ordinary memory locations.

The I/O memory space contains 64 addresses for CPU peripheral functions such as Control Registers, Timer/Counters, A/D converters and other I/O functions. The I/O memory can be accessed directly or as the Data Space locations following those of the register file, \$20 - \$5F.



#### **SRAM Data Memory**

Figure 9 shows how the AT90S2323/2343 Data Memory is organized.

#### Figure 9. SRAM Organization

| Register File | Data Address Space |
|---------------|--------------------|
| R0            | \$00               |
| R1            | \$01               |
| R2            | \$02               |
|               |                    |
| R29           | \$1D               |
| R30           | \$1E               |
| R31           | \$1F               |
| I/O Registers |                    |
| \$00          | \$20               |
| \$01          | \$21               |
| \$02          | \$22               |
|               |                    |
| \$3D          | \$5D               |
| \$3E          | \$5E               |
| \$3F          | \$5F               |
|               | Internal SRAM      |

| Internal SRAM |  |  |  |  |  |
|---------------|--|--|--|--|--|
| \$60          |  |  |  |  |  |
| \$61          |  |  |  |  |  |
| \$62          |  |  |  |  |  |
|               |  |  |  |  |  |
| \$DD          |  |  |  |  |  |
| \$DE          |  |  |  |  |  |
| \$DF          |  |  |  |  |  |

The 224 data memory locations address the Register file, I/O memory and the data SRAM. The first 96 locations address the Register file + I/O memory, and the next 128 locations address the data SRAM.

The five different addressing modes for the data memory cover: Direct, Indirect with Displacement, Indirect, Indirect with Pre-decrement and Indirect with Post-increment. In the register file, registers R26 to R31 feature the indirect addressing pointer registers.

The direct addressing reaches the entire data address space.

The Indirect with Displacement mode features 63 address locations reached from the base address given by the Y- and Z-register.

When using register indirect addressing modes with automatic pre-decrement and post-increment, the address registers X, Y, and Z are used and decremented and incremented.

The 32 general-purpose working registers, 64 I/O registers and the 128 bytes of data SRAM in the AT90S2323/2343 are all directly accessible through all these addressing modes.



#### I/O Direct

Figure 12. I/O Direct Addressing



Operand address is contained in six bits of the instruction word. n is the destination or source register address.

**Data Direct** 

Figure 13. Direct Data Addressing



A 16-bit data address is contained in the 16 LSBs of a 2-word instruction. Rd/Rr specify the destination or source register.





Operand address is the result of the Y- or Z-register contents added to the address contained in six bits of the instruction word.



Data Indirect with Displacement



#### **Data Indirect**

Figure 15. Data Indirect Addressing



Operand address is the contents of the X-, Y-, or the Z-register.

Figure 16. Data Indirect Addressing with Pre-decrement



The X-, Y-, or the Z-register is decremented before the operation. Operand address is the decremented contents of the X-, Y-, or the Z-register.

#### Figure 17. Data Indirect Addressing with Post-increment



The X-, Y-, or the Z-register is incremented after the operation. Operand address is the content of the X-, Y-, or the Z-register prior to incrementing.

#### Data Indirect with Predecrement

Data Indirect with Postincrement

Constant Addressing Using the LPM Instruction

Indirect Program Addressing,

IJMP and ICALL





Constant byte address is specified by the Z-register contents. The 15 MSBs select word address (0 - 1K), the LSB selects low byte if cleared (LSB = 0) or high byte if set (LSB = 1).



15



Program execution continues at address contained by the Z-register (i.e., the PC is loaded with the contents of the Z-register).





Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047.



Relative Program Addressing, RJMP and RCALL

#### • Bit 0 – C: Carry Flag

The carry flag C indicates a carry in an arithmetical or logical operation. See the Instruction Set description for detailed information.

Note that the Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.

Stack Pointer – SPL An 8-bit register at I/O address \$3D (\$5D) forms the stack pointer of the AT90S2323/2343. Eight bits are used to address the 128 bytes of SRAM in locations \$60 - \$DF.



The Stack Pointer points to the data SRAM stack area where the Subroutine and Interrupt stacks are located. This stack space in the data SRAM must be defined by the program before any subroutine calls are executed or interrupts are enabled. The Stack Pointer must be set to point above \$60. The Stack Pointer is decremented by 1 when data is pushed onto the Stack with the PUSH instruction and it is decremented by 2 when an address is pushed onto the stack with subroutine calls and interrupts. The Stack Pointer is incremented by 1 when data is popped from the stack with the POP instruction and it is incremented by 2 when an address is popped from the stack with return from subroutine RET or return from interrupt RETI.

Reset and InterruptThe AT90S2323/2343 provides two interrupt sources. These interrupts and the separate<br/>reset vector each have a separate program vector in the program memory space. Both<br/>interrupts are assigned individual enable bits that must be set (one) together with the<br/>I-bit in the Status Register in order to enable the interrupt.

The lowest addresses in the program memory space are automatically defined as the Reset and Interrupt vectors. The complete list of vectors is shown in Table 3. The list also determines the priority levels of the interrupts. The lower the address, the higher the priority level. RESET has the highest priority, and next is INT0 (the External Interrupt Request 0), etc.

| Table 3. | Reset and | Interrupt | Vectors |
|----------|-----------|-----------|---------|
|----------|-----------|-----------|---------|

| Vector No. | Program Address | Source       | Interrupt Definition                            |
|------------|-----------------|--------------|-------------------------------------------------|
| 1          | \$000           | RESET        | Hardware Pin, Power-on Reset and Watchdog Reset |
| 2          | \$001           | INT0         | External Interrupt Request 0                    |
| 3          | \$002           | TIMER0, OVF0 | Timer/Counter0 Overflow                         |





#### The most typical program setup for the Reset and Interrupt vector addresses are:

| Address | Labels | Code                                                        | Comments                        |
|---------|--------|-------------------------------------------------------------|---------------------------------|
| \$000   |        | rjmp RESET                                                  | ; Reset Handler                 |
| \$001   |        | rjmp EXT_INTO                                               | ; IRQ0 Handler                  |
| \$002   |        | rjmp TIM_OVF0                                               | ; Timer0 Overflow<br>; Handler; |
| \$003   | MAIN:  | ldi r16, low(RAMEND)<br>out SPL, r16<br><instr> xxx</instr> | ; Main program start            |
|         |        |                                                             |                                 |

#### **Reset Sources**

The AT90S2323/2343 provides three sources of reset:

- Power-on Reset. The MCU is reset when the supply voltage is below the Power-on Reset threshold ( $V_{POT}$ ).
- External Reset. The MCU is reset when a low level is present on the RESET pin for more than 50 ns.
- Watchdog Reset. The MCU is reset when the Watchdog timer period expires and the Watchdog is enabled.

During reset, all I/O registers are set to their initial values and the program starts execution from address \$000. The instruction placed in address \$000 must be an RJMP (relative jump) instruction to the reset handling routine. If the program never enables an interrupt source, the interrupt vectors are not used and regular program code can be placed at these locations. The circuit diagram in Figure 24 shows the reset logic. Table 4 defines the timing and electrical parameters of the reset circuitry.

Figure 24. Reset Logic



The AT90S/LS2323 has a programmable start-up time. A fuse bit (FSTRT) in the Flash memory selects the shortest start-up time when programmed ("0"). The AT90S/LS2323 is shipped with this bit unprogrammed.

The AT90S/LS2343 has a fixed start-up time.

#### General Interrupt Flag Register – GIFR



#### • Bit 7 – Res: Reserved Bit

This bit is a reserved bit in the AT90S2323/2343 and always reads as zero.

#### • Bit 6 – INTF0: External Interrupt Flag0

When an edge on the INTO pin triggers an interrupt request, the corresponding interrupt flag, INTFO becomes set (one). If the I-bit in SREG and the corresponding interrupt enable bit, INTO in GIMSK, is set (one), the MCU will jump to the interrupt vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag is cleared by writing a logical "1" to it. This flag is always cleared when INTO is configured as level interrupt.

#### • Bits 5..0 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read as zero.

### Timer/Counter Interrupt Mask

Register – TIMSK

| 7 | 6                | 5                        | 4                                                                         | 3                                                                                                 | 2                                                                                                                         | 1                                                                                                                                                 | 0                                                                                                                                                             | _                                                                                                                                                                                     |
|---|------------------|--------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - | -                | -                        | -                                                                         | -                                                                                                 | -                                                                                                                         | TOIE0                                                                                                                                             | -                                                                                                                                                             | TIMSK                                                                                                                                                                                 |
| R | R                | R                        | R                                                                         | R                                                                                                 | R                                                                                                                         | R/W                                                                                                                                               | R                                                                                                                                                             | _                                                                                                                                                                                     |
| 0 | 0                | 0                        | 0                                                                         | 0                                                                                                 | 0                                                                                                                         | 0                                                                                                                                                 | 0                                                                                                                                                             |                                                                                                                                                                                       |
|   | 7<br>-<br>R<br>0 | 7 6<br>– –<br>R R<br>0 0 | 7     6     5       -     -     -       R     R     R       0     0     0 | 7     6     5     4       -     -     -     -       R     R     R     R       0     0     0     0 | 7     6     5     4     3       -     -     -     -     -       R     R     R     R     R       0     0     0     0     0 | 7     6     5     4     3     2       -     -     -     -     -     -       R     R     R     R     R     R       0     0     0     0     0     0 | 7     6     5     4     3     2     1       -     -     -     -     -     TOIE0       R     R     R     R     R     R/W       0     0     0     0     0     0 | 7     6     5     4     3     2     1     0       -     -     -     -     -     TOIE0     -       R     R     R     R     R     R/W     R       0     0     0     0     0     0     0 |

#### • Bits 7..2 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read zero.

#### • Bit 1 – TOIE0: Timer/Counter0 Overflow Interrupt Enable

When the TOIE0 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt (at vector \$002) is executed if an overflow in Timer/Counter0 occurs, i.e., when the Overflow Flag (Timer/Counter0) is set (one) in the Timer/Counter Interrupt Flag Register (TIFR).

#### • Bit 0 - Res: Reserved Bit

This bit is a reserved bit in the AT90S2323/2343 and always reads as zero.

#### Timer/Counter Interrupt FLAG Register – TIFR



#### • Bits 7..2 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read zero.

#### • Bit 1 – TOV0: Timer/Counter0 Overflow Flag

The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logical "1" to the flag. When the SREG I-bit and TOIE0 (Timer/Counter0 Overflow Interrupt Enable) and TOV0 are set (one), the Timer/Counter0 Overflow Interrupt is executed.



activate the interrupt are defined in Table 9. The value on the INT01 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low-level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt.

| Гal | ble | 9. | Interrupt | 0 | Sense | Contro |  |
|-----|-----|----|-----------|---|-------|--------|--|
|-----|-----|----|-----------|---|-------|--------|--|

| ISC01 | ISC00 | Description                                              |
|-------|-------|----------------------------------------------------------|
| 0     | 0     | The low level of INT0 generates an interrupt request.    |
| 0     | 1     | Reserved                                                 |
| 1     | 0     | The falling edge of INT0 generates an interrupt request. |
| 1     | 1     | The rising edge of INT0 generates an interrupt request.  |

**Sleep Modes** To enter the sleep modes, the SE bit in MCUCR must be set (one) and a SLEEP instruction must be executed. If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU awakes, executes the interrupt routine and resumes execution from the instruction following SLEEP. The contents of the register file, SRAM and I/O memory are unaltered. If a reset occurs during Sleep mode, the MCU wakes up and executes from the Reset vector.

Idle Mode When the SM bit is cleared (zero), the SLEEP instruction forces the MCU into the Idle mode, stopping the CPU but allowing Timer/Counters, Watchdog and the interrupt system to continue operating. This enables the MCU to wake up from external triggered interrupts as well as internal ones like Timer Overflow interrupt and Watchdog reset.

**Power-down Mode** When the SM bit is set (one), the SLEEP instruction forces the MCU into the Powerdown mode. In this mode, the external oscillator is stopped while the external interrupts and the Watchdog (if enabled) continue operating. Only an external reset, a Watchdog reset (if enabled), or an external level interrupt on INTO can wake up the MCU.

Note that if a level-triggered interrupt is used for wake-up from Power-down mode, the changed level must be held for some time to wake up the MCU. This makes the MCU less sensitive to noise. The changed level is sampled twice by the Watchdog oscillator clock and if the input has the required level during this time, the MCU will wake up. The period of the Watchdog oscillator is 1 µs (nominal) at 5.0V and 25°C. The frequency of the Watchdog oscillator is voltage-dependent as shown in section "Typical Characteristics" on page 49.

When waking up from Power-down mode, a delay from the wake-up condition occurs until the wake-up becomes effective. This allows the clock to restart and become stable after having been stopped. The wake-up period is equal to the clock reset period, as shown in Table 4 and Table 5 on page 21.

If the wake-up condition disappears before the MCU wakes up and starts to execute, e.g., a low-level on is not held long enough, the interrupt causing the wake-up will not be executed.





The Stop condition provides a Timer Enable/Disable function. The CK down divided modes are scaled directly from the CK oscillator clock. If the external pin modes are used for Timer/Counter0, transitions on PB2/(T0) will clock the counter even if the pin is configured as an output. This feature can give the user software control of the counting.

#### Timer/Counter0 – TCNT0

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | _     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| \$32 (\$52)   | MSB |     |     |     |     |     |     | LSB | TCNT0 |
| Read/Write    | R/W | -     |
| Initial Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |       |

The Timer/Counter0 is realized as an up-counter with read and write access. If the Timer/Counter0 is written and a clock source is present, the Timer/Counter0 continues counting in the timer clock cycle following the write operation.

#### Watchdog Timer

The Watchdog Timer is clocked from a separate On-chip oscillator. By controlling the Watchdog Timer prescaler, the Watchdog reset interval can be adjusted as shown in Table 11. See characterization data for typical values at other  $V_{CC}$  levels. The WDR (Watchdog Reset) instruction resets the Watchdog Timer. Eight different clock cycle periods can be selected to determine the reset period. If the reset period expires without another Watchdog reset, the AT90S2323/2343 resets and executes from the reset vector. For timing details on the Watchdog reset, refer to page 23.

To prevent unintentional disabling of the Watchdog, a special turn-off sequence must be followed when the Watchdog is disabled. Refer to the description of the Watchdog Timer Control Register for details.

#### Figure 31. Watchdog Timer



#### Watchdog Timer Control Register – WDTCR

| Bit           | 7 | 6 | 5 | 4     | 3   | 2    | 1    | 0    | _     |
|---------------|---|---|---|-------|-----|------|------|------|-------|
| \$21 (\$41)   | - | - | - | WDTOE | WDE | WDP2 | WDP1 | WDP0 | WDTCR |
| Read/Write    | R | R | R | R/W   | R/W | R/W  | R/W  | R/W  | -     |
| Initial Value | 0 | 0 | 0 | 0     | 0   | 0    | 0    | 0    |       |

#### Bits 7..5 – Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and will always read as zero.

#### • Bit 4 – WDTOE: Watchdog Turn-off Enable

This bit must be set (one) when the WDE bit is cleared. Otherwise, the Watchdog will not be disabled. Once set, hardware will clear this bit to zero after four clock cycles. Refer to the description of the WDE bit for a Watchdog disable procedure.

#### • Bit 3 – WDE: Watchdog Enable

When the WDE is set (one) the Watchdog Timer is enabled and if the WDE is cleared (zero) the Watchdog Timer function is disabled. WDE can only be cleared if the WDTOE bit is set (one). To disable an enabled Watchdog Timer, the following procedure must be followed:

- 1. In the same operation, write a logical "1" to WDTOE and WDE. A logical "1" must be written to WDE even though it is set to "1" before the disable operation starts.
- 2. Within the next four clock cycles, write a logical "0" to WDE. This disables the Watchdog.

#### • Bits 2..0 – WDP2, WDP1, WDP0: Watchdog Timer Prescaler 2, 1 and 0

The WDP2, WDP1 and WDP0 bits determine the Watchdog Timer prescaling when the Watchdog Timer is enabled. The different prescaling values and their corresponding time-out periods are shown in Table 11.

| WDP2 | WDP1 | WDP0 | Number of WDT<br>Oscillator Cycles | Typical Time-out<br>at V <sub>CC</sub> = 3.0V | Typical Time-out<br>at V <sub>CC</sub> = 5.0V |
|------|------|------|------------------------------------|-----------------------------------------------|-----------------------------------------------|
| 0    | 0    | 0    | 16K cycles                         | 47 ms                                         | 15 ms                                         |
| 0    | 0    | 1    | 32K cycles                         | 94 ms                                         | 30 ms                                         |
| 0    | 1    | 0    | 64K cycles                         | 0.19 s                                        | 60 ms                                         |
| 0    | 1    | 1    | 128K cycles                        | 0.38 s                                        | 0.12 s                                        |
| 1    | 0    | 0    | 256K cycles                        | 0.75 s                                        | 0.24 s                                        |
| 1    | 0    | 1    | 512K cycles                        | 1.5 s                                         | 0.49 s                                        |
| 1    | 1    | 0    | 1,024K cycles                      | 3.0 s                                         | 0.97 s                                        |
| 1    | 1    | 1    | 2,048K cycles                      | 6.0 s                                         | 1.9 s                                         |

#### Table 11. Watchdog Timer Prescale Select

Note: The frequency of the Watchdog oscillator is voltage-dependent as shown in the Electrical Characteristics section.

The WDR (Watchdog Reset) instruction should always be executed before the Watchdog Timer is enabled. This ensures that the reset period will be in accordance with the Watchdog Timer prescale settings. If the Watchdog Timer is enabled without reset, the Watchdog Timer may not start counting from zero.

To avoid unintentional MCU resets, the Watchdog Timer should be disabled or reset before changing the Watchdog Timer Prescale Select.





# Port B Input Pins Address – PINB

| Bit           | 7 | 6 | 5 | 4     | 3     | 2     | 1     | 0     | _    |
|---------------|---|---|---|-------|-------|-------|-------|-------|------|
| \$16 (\$36)   | - | - | - | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | PINB |
| Read/Write    | R | R | R | R     | R     | R     | R     | R     |      |
| Initial Value | 0 | 0 | 0 | N/A   | N/A   | N/A   | N/A   | N/A   |      |

The Port B Input Pins address (PINB) is not a register and this address enables access to the physical value on each Port B pin. When reading PORTB, the Port B Data Latch is read and when reading PINB, the logical values present on the pins are read.

# **Port B as General Digital** All pins in port B have equal functionality when used as digital I/O pins.

PBn, general I/O pin: The DDBn bit in the DDRB register selects the direction of this pin, if DDBn is set (one), PBn is configured as an output pin. If DDBn is cleared (zero), PBn is configured as an input pin. If PORTBn is set (one) when the pin is configured as an input pin, the MOS pull-up resistor is activated. To switch the pull-up resistor off, the PORTBn has to be cleared (zero) or the pin has to be configured as an output pin. The port pins are tri-stated when a reset condition becomes active, even if the clock is not running.

| DDBn | PORTBn | I/O    | Pull-up | Comment                                    |
|------|--------|--------|---------|--------------------------------------------|
| 0    | 0      | Input  | No      | Tri-state (high-Z)                         |
| 0    | 1      | Input  | Yes     | PBn will source current if ext. pulled low |
| 1    | 0      | Output | No      | Push-pull Zero Output                      |
| 1    | 1      | Output | No      | Push-pull One Output                       |

Table 13. DDBn Effects on Port B Pins

Alternate Functions of Port B

**B** The alternate pin functions of Port B are as follows:

#### • CLOCK – Port B, Bit 3

Clock input: AT90S/LS2343 only. When the RCEN fuse is programmed and the device runs from the internal RC oscillator, this pin is a general I/O pin. When the RCEN fuse is unprogrammed, an external clock source must be connected to CLOCK.

#### • SCK/T0 – Port B, Bit 2

In Serial Programming mode, this bit serves as the serial clock input, SCK.

During normal operation, this pin can serve as the external counter clock input. See the timer/counter description for further details. If external timer/counter clocking is selected, activity on this pin will clock the counter even if it is configured as an output.

#### • MISO/INT0 - Port B, Bit 1

In Serial Programming mode, this bit serves as the serial data output, MISO.

During normal operation, this pin can serve as the external interrupt0 input. See the interrupt description for details on how to enable this interrupt. Note that activity on this pin will trigger the interrupt even if the pin is configured as an output.

#### • MOSI – Port B, Bit 0

In Serial Programming mode, this pin serves as the serial data input, MOSI.



- 3. \$002: \$03 (indicates AT90S/LS2343 when signature byte \$001 is \$91)
- Note: When both Lock bits are programmed (Lock mode 3), the signature bytes cannot be read in the low-voltage Serial mode. Reading the signature bytes will return: \$00, \$01 and \$02.

Programming the Flash<br/>and EEPROMAtmel's AT90S2323/2343 offers 2K bytes of In-System Programmable Flash program<br/>memory and 128 bytes of EEPROM data memory.

The AT90S2323/2343 is shipped with the On-chip Flash program and EEPROM data memory arrays in the erased state (i.e., contents = \$FF) and ready to be programmed.

The device supports a high-voltage (12V) Serial Programming mode and a low-voltage Serial Programming mode. The +12V is used for programming enable only and no current of significance is drawn by this pin. The low-voltage Serial Programming mode provides a convenient way to download program and data into the device inside the user's system.

The program and EEPROM memory arrays in the AT90S2323/2343 are programmed byte-by-byte in either programming modes. For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction in the low-voltage Serial Programming mode.

During programming, the supply voltage must be in accordance with Table 15.

| Part       | Low-voltage Serial Programming | High-voltage Serial Programming |
|------------|--------------------------------|---------------------------------|
| AT90S2323  | 4.0 - 6.0V                     | 4.5 - 5.5V                      |
| AT90LS2323 | 2.7 - 6.0V                     | 4.5 - 5.5V                      |
| AT90S2323  | 4.0 - 6.0V                     | 4.5 - 5.5V                      |
| AT90LS2323 | 2.7 - 6.0V                     | 4.5 - 5.5V                      |

 Table 15.
 Supply Voltage during Programming

#### High-voltage Serial Programming

This section describes how to program and verify Flash program memory, EEPROM data memory, Lock bits and Fuse bits in the AT90S2323/2343.

#### Figure 32. High-voltage Serial Programming



### Typical Characteristics

The following charts show typical behavior. These figures are not tested during manufacturing. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. A sine wave generator with rail-to-rail output is used as clock source.

The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency.

The current drawn from capacitive loaded pins may be estimated (for one pin) as  $C_L \bullet V_{CC} \bullet f$  where  $C_L$  = load capacitance,  $V_{CC}$  = operating voltage and f = average switching frequency of I/O pin.

The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates.

The difference between current consumption in Power-down mode with Watchdog Timer enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer.









Figure 42. Idle Supply Current vs. Frequency









Figure 44. Idle Supply Current vs.  $V_{CC}$ 









Figure 46. Power-down Supply Current vs. V<sub>CC</sub>





WATCHDOG OSCILLATOR FREQUENCY vs.  $V_{cc}$ 















### Instruction Set Summary (Continued)

| Mnemonic | Operands | Description                      | Operation                                                          | Flags   | # Clocks |
|----------|----------|----------------------------------|--------------------------------------------------------------------|---------|----------|
|          | operando | Description                      | operation                                                          | Tiago   | # Olocks |
|          |          | Meus hetusen Deristere           |                                                                    | Nana    | 4        |
|          | Ru, Rr   | Nove between Registers           |                                                                    | None    | 1        |
|          | Bd X     |                                  | $Rd \leftarrow K$                                                  | None    | 2        |
|          | Bd X+    | Load Indirect and Post-inc       | $Bd \leftarrow (X) X \leftarrow X + 1$                             | None    | 2        |
| LD       | Rd, -X   | Load Indirect and Pre-dec.       | $X \leftarrow X - 1$ , Bd $\leftarrow (X)$                         | None    | 2        |
| LD       | Rd, Y    | Load Indirect                    | $Rd \leftarrow (Y)$                                                | None    | 2        |
| LD       | Rd, Y+   | Load Indirect and Post-inc.      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                            | None    | 2        |
| LD       | Rd, -Y   | Load Indirect and Pre-dec.       | $Y \leftarrow Y - 1$ , Rd $\leftarrow$ (Y)                         | None    | 2        |
| LDD      | Rd,Y+q   | Load Indirect with Displacement  | $Rd \leftarrow (Y + q)$                                            | None    | 2        |
| LD       | Rd, Z    | Load Indirect                    | $Rd \leftarrow (Z)$                                                | None    | 2        |
| LD       | Rd, Z+   | Load Indirect and Post-inc.      | $Rd \leftarrow (Z), Z \leftarrow Z + 1$                            | None    | 2        |
| LD       | Rd, -Z   | Load Indirect and Pre-dec.       | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                         | None    | 2        |
| LDD      | Rd, Z+q  | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                                            | None    | 2        |
| LDS      | Rd, k    | Load Direct from SRAM            | $Rd \leftarrow (k)$                                                | None    | 2        |
| ST       | X, Rr    | Store Indirect                   | $(X) \leftarrow Rr$                                                | None    | 2        |
| ST       | X+, Rr   | Store Indirect and Post-inc.     | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$             | None    | 2        |
| ST       | -X, Rr   | Store Indirect and Pre-dec.      | $X \leftarrow X - 1$ , (X) $\leftarrow Rr$                         | None    | 2        |
| ST       | Y, Rr    | Store Indirect                   | $(Y) \leftarrow Rr$                                                | None    | 2        |
| ST       | Y+, Rr   | Store Indirect and Post-inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                            | None    | 2        |
| ST       | -Y, Rr   | Store Indirect and Pre-dec.      | $Y \leftarrow Y - 1$ , (Y) $\leftarrow Rr$                         | None    | 2        |
| STD      | Y+q, Rr  | Store Indirect with Displacement | $(Y + q) \leftarrow Rr$                                            | None    | 2        |
| ST       | Z, Rr    | Store Indirect                   | $(Z) \leftarrow Rr$                                                | None    | 2        |
| ST       | Z+, Rr   | Store Indirect and Post-inc.     | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                            | None    | 2        |
| ST       | -Z, Rr   | Store Indirect and Pre-dec.      | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                            | None    | 2        |
| STD      | Z+q, Rr  | Store Indirect with Displacement | $(Z + q) \leftarrow Rr$                                            | None    | 2        |
| STS      | k, Rr    | Store Direct to SRAM             | (k) ← Rr                                                           | None    | 2        |
| LPM      |          | Load Program Memory              | $R0 \leftarrow (Z)$                                                | None    | 3        |
| IN       | Rd, P    | In Port                          |                                                                    | None    | 1        |
| DUDU     | P, Rr    | Out Port                         | $P \leftarrow Rr$                                                  | None    | 1        |
| PUSH     | Rr       | Push Register on Stack           |                                                                    | None    | 2        |
|          |          | Pop Register from Stack          | Rd ← STACK                                                         | None    | 2        |
| SBI      | Ph       | Set Bit in I/O Begister          | $I/O(P h) \leftarrow 1$                                            | None    | 2        |
| CBI      | P b      | Clear Bit in I/O Begister        | $I/O(P b) \leftarrow 0$                                            | None    | 2        |
|          | Bd       | Logical Shift Left               | $Bd(n+1) \leftarrow Bd(n) Bd(0) \leftarrow 0$                      | ZCNV    | 1        |
| LSB      | Bd       | Logical Shift Bight              | $Bd(n) \leftarrow Bd(n+1), Bd(7) \leftarrow 0$                     | Z.C.N.V | 1        |
| BOL      | Bd       | Botate Left through Carry        | $Bd(0) \leftarrow C, Bd(n+1) \leftarrow Bd(n), C \leftarrow Bd(7)$ | Z.C.N.V | 1        |
| ROR      | Rd       | Rotate Right through Carry       | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z.C.N.V | 1        |
| ASR      | Rd       | Arithmetic Shift Right           | $Rd(n) \leftarrow Rd(n+1), n = 06$                                 | Z,C,N,V | 1        |
| SWAP     | Rd       | Swap Nibbles                     | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$               | None    | 1        |
| BSET     | s        | Flag Set                         | $SREG(s) \leftarrow 1$                                             | SREG(s) | 1        |
| BCLR     | s        | Flag Clear                       | $SREG(s) \leftarrow 0$                                             | SREG(s) | 1        |
| BST      | Rr, b    | Bit Store from Register to T     | $T \leftarrow Rr(b)$                                               | Т       | 1        |
| BLD      | Rd, b    | Bit Load from T to Register      | $Rd(b) \leftarrow T$                                               | None    | 1        |
| SEC      |          | Set Carry                        | C ← 1                                                              | С       | 1        |
| CLC      |          | Clear Carry                      | $C \leftarrow 0$                                                   | С       | 1        |
| SEN      |          | Set Negative Flag                | N ← 1                                                              | N       | 1        |
| CLN      |          | Clear Negative Flag              | $N \leftarrow 0$                                                   | N       | 1        |
| SEZ      |          | Set Zero Flag                    | Z ← 1                                                              | Z       | 1        |
| CLZ      |          | Clear Zero Flag                  | Z ← 0                                                              | Z       | 1        |
| SEI      |          | Global Interrupt Enable          | l ← 1                                                              | 1       | 1        |
| CLI      |          | Global Interrupt Disable         | ← 0                                                                | 1       | 1        |
| SES      | +        | Set Signed Test Flag             | S ← 1                                                              | S       | 1        |
| CLS      |          | Clear Signed Test Flag           | <u>S</u> ←0                                                        | S       | 1        |
| SEV      |          | Set Two's Complement Overflow    | V ← 1                                                              | V       | 1        |
| CLV      |          | Clear Two's Complement Overflow  | V ← 0                                                              | V       | 1        |
| SEI      |          | Set I in SREG                    |                                                                    |         | 1        |
|          |          | Clear I in SREG                  |                                                                    |         | 1        |
| SEH      | +        | Set Half-carry Flag in SREG      |                                                                    | н       | 1        |
|          | +        | Clear Half-carry Flag in SREG    | U → H                                                              | H       | 1        |
|          | +        |                                  | (and appointing descer for Older function)                         | None    | 1        |
| WDR      |          | Watchdog Beset                   | (see specific descr. for Sieep function)                           | None    | 1        |
|          |          |                                  |                                                                    | INCHE   | i I      |

### **Ordering Information**

| Power Supply | Speed (MHz) | Ordering Code  | Package | Operation Range |
|--------------|-------------|----------------|---------|-----------------|
| 2.7 - 6.0V   | 4           | AT90LS2323-4PC | 8P3     | Commercial      |
|              |             | AT90LS2323-4SC | 8S2     | (0°C to 70°C)   |
|              |             | AT90LS2323-4PI | 8P3     | Industrial      |
|              |             | AT90LS2323-4SI | 8S2     | (-40°C to 85°C) |
| 4.0 - 6.0V   | 10          | AT90S2323-10PC | 8P3     | Commercial      |
|              |             | AT90S2323-10SC | 8S2     | (0°C to 70°C)   |
|              |             | AT90S2323-10PI | 8P3     | Industrial      |
|              |             | AT90S2323-10SI | 8S2     | (-40°C to 85°C) |
| 2.7 - 6.0V   | 1           | AT90LS2343-1PC | 8P3     | Commercial      |
|              |             | AT90LS2343-1SC | 8S2     | (0°C to 70°C)   |
|              |             | AT90LS2343-1PI | 8P3     | Industrial      |
|              |             | AT90LS2343-1SI | 8S2     | (-40°C to 85°C) |
| 2.7 - 6.0V   | 4           | AT90LS2343-4PC | 8P3     | Commercial      |
|              |             | AT90LS2343-4SC | 8S2     | (0°C to 70°C)   |
|              |             | AT90LS2343-4PI | 8P3     | Industrial      |
|              |             | AT90LS2343-4SI | 8S2     | (-40°C to 85°C) |
| 4.0 - 6.0V   | 10          | AT90S2343-10PC | 8P3     | Commercial      |
|              |             | AT90S2343-10SC | 8S2     | (0°C to 70°C)   |
|              |             | AT90S2343-10PI | 8P3     | Industrial      |
|              |             | AT90S2343-10SI | 8S2     | (-40°C to 85°C) |

Notes: 1. The speed grade refers to maximum clock rate when using an external crystal or external clock drive. The internal RC oscillator has the same nominal clock frequency for all speed grades.

2. In AT90LS2343-1xx, the internal RC oscillator is selected as default MCU clock source (RCEN fuse is programmed) when the device is shipped from Atmel. In AT90LS2343-4xx and AT90S2343-10xx, the default MCU clock source is the clock input pin (RCEN fuse is unprogrammed). The fuse settings can be changed by high voltage serial programming.

|     | Package Type                                                             |
|-----|--------------------------------------------------------------------------|
| 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                  |
| 8S2 | 8-lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC) |

