



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 1MHz                                                                     |
| Connectivity               | SPI                                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 5                                                                        |
| Program Memory Size        | 2KB (1K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 128 x 8                                                                  |
| RAM Size                   | 128 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 6V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 8-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90ls2343-1sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The AVR has Harvard architecture – with separate memories and buses for program and data. The program memory is accessed with a two-stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is in-system downloadable Flash memory.

With the relative jump and call instructions, the whole 1K address space is directly accessed. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction.

During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the stack. The stack is effectively allocated in the general data SRAM and consequently, the stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the reset routine (before subroutines or interrupts are executed). The 8-bit stack pointer (SP) is read/write-accessible in the I/O space.

The 128 bytes data SRAM + register file and I/O registers can be easily accessed through the five different addressing modes supported in the AVR architecture.

The memory spaces in the AVR architecture are all linear and regular memory maps.



Figure 6. Memory Maps

A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the status register. All the different interrupts have a separate interrupt vector in the interrupt vector table at the beginning of the program memory. The different interrupts have priority in accordance with their interrupt vector position. The lower the interrupt vector address, the higher the priority.



Program and Data Addressing Modes The AT90S2323/2343 AVR RISC microcontroller supports powerful and efficient addressing modes for access to the program memory (Flash) and data memory. This section describes the different addressing modes supported by the AVR architecture. In the figures, OP means the operation code part of the instruction word. To simplify, not all figures show the exact location of the addressing bits.

Figure 10. Direct Single Register Addressing

Register Direct, Single Register Rd





**Register Direct, Two Registers** Figure 11. Direct Register Addressing, Two Registers Rd and Rr



Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd).

# AMEL

### Memory Access and Instruction Execution Timing

This section describes the general access timing concepts for instruction execution and internal memory access.

The AVR CPU is driven by the System Clock Ø, directly generated from the external clock signal applied to the CLOCK pin. No internal clock division is used.

Figure 21. shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access register file concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks and functions per power unit.





Figure 22. shows the internal timing concept for the register file. In a single clock cycle an ALU operation using two register operands is executed and the result is stored back to the destination register.





The internal data SRAM access is performed in two System Clock cycles as described in Figure 23.

# AT90S/LS2323/2343



Figure 23. On-chip Data SRAM Access Cycles

### I/O Memory

The I/O space definition of the AT90S2323/2343 is shown in Table 2.

|             | •     |                                       |
|-------------|-------|---------------------------------------|
| Address Hex | Name  | Function                              |
| \$3F (\$5F) | SREG  | Status REGister                       |
| \$3D (\$5D) | SPL   | Stack Pointer Low                     |
| \$3B (\$5B) | GIMSK | General Interrupt MaSK register       |
| \$3A (\$5A) | GIFR  | General Interrupt Flag Register       |
| \$39 (\$59) | TIMSK | Timer/Counter Interrupt MaSK register |
| \$38 (\$58) | TIFR  | Timer/Counter Interrupt Flag register |
| \$35 (\$55) | MCUCR | MCU Control Register                  |
| \$34 (\$54) | MCUSR | MCU Status Register                   |
| \$33 (\$53) | TCCR0 | Timer/Counter0 Control Register       |
| \$32 (\$52) | TCNT0 | Timer/Counter0 (8-bit)                |
| \$21 (\$41) | WDTCR | Watchdog Timer Control Register       |
| \$1E (\$3E) | EEAR  | EEPROM Address Register               |
| \$1D (\$3D) | EEDR  | EEPROM Data Register                  |
| \$1C (\$3C) | EECR  | EEPROM Control Register               |
| \$18 (\$38) | PORTB | Data Register, Port B                 |
| \$17 (\$37) | DDRB  | Data Direction Register, Port B       |
| \$16 (\$36) | PINB  | Input Pins, Port B                    |

Table 2. AT90S2323/2343 I/O Space

Note: Reserved and unused locations are not shown in the table.

All AT90S2323/2343 I/Os and peripherals are placed in the I/O space. The I/O locations are accessed by the IN and OUT instructions transferring data between the 32 generalpurpose working registers and the I/O space. I/O registers within the address range \$00 - \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. Refer to the instruction set section for more details. When using the I/O-specific commands IN





and OUT, the I/O addresses \$00 - \$3F must be used. When addressing I/O registers as SRAM, \$20 must be added to these addresses. All I/O register addresses throughout this document are shown with the SRAM address in parentheses.

For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

Some of the status flags are cleared by writing a logical "1" to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a "1" back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.

The I/O and peripherals control registers are explained in the following sections.

Status Register – SREG The AVR Status Register (SREG) at I/O space location \$3F (\$5F) is defined as:

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |      |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| \$3F (\$5F)   | I   | Т   | Н   | S   | v   | Ν   | Z   | С   | SREG |
| Read/Write    | R/W | -    |
| Initial Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |      |

### • Bit 7 – I: Global Interrupt Enable

The global interrupt enable bit must be set (one) for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the global interrupt enable register is cleared (zero), none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred and is set by the RETI instruction to enable subsequent interrupts.

### • Bit 6 – T: Bit Copy Storage

The bit copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source and destination for the operated bit. A bit from a register in the register file can be copied into T by the BST instruction and a bit in T can be copied into a bit in a register in the register file by the BLD instruction.

### • Bit 5 – H: Half-carry Flag

The half-carry flag H indicates a half-carry in some arithmetic operations. See the Instruction Set description for detailed information.

• Bit 4 – S: Sign Bit, S = N ⊕ V

The S-bit is always an exclusive or between the negative flag N and the two's complement overflow flag V. See the Instruction Set description for detailed information.

### • Bit 3 – V: Two's Complement Overflow Flag

The two's complement overflow flag V supports two's complement arithmetics. See the Instruction Set description for detailed information.

### • Bit 2 – N: Negative Flag

The negative flag N indicates a negative result from an arithmetical or logical operation. See the Instruction Set description for detailed information.

### • Bit 1 – Z: Zero Flag

The zero flag Z indicates a zero result from an arithmetical or logical operation. See the Instruction Set description for detailed information.







### **External Reset**

An external reset is generated by a low level on the  $\overrightarrow{\text{RESET}}$  pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the Reset Threshold Voltage (V<sub>RST</sub>) on its positive edge, the delay timer starts the MCU after the Time-out period t<sub>TOUT</sub> has expired.





### Watchdog Reset

When the Watchdog times out, it will generate a short reset pulse of 1 CPU clock cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period  $t_{TOUT}$ . Refer to page 30 for details on operation of the Watchdog.

Figure 28. Watchdog Reset during Operation



### MCU Status Register – MCUSR

The MCU Status Register provides information on which reset source caused an MCU reset.



• Bits 7..2 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read as zero.

### • Bit 1 – EXTRF: External Reset Flag

After a Power-on Reset, this bit is undefined (X). It will be set by an External Reset. A Watchdog Reset will leave this bit unchanged.

Bit 0 – PORF: Power-on Reset Flag

This bit is set by a Power-on Reset. A Watchdog Reset or an External Reset will leave this bit unchanged.

To summarize, Table 7 shows the value of these two bits after the three modes of reset.

### Table 7. PORF and EXTRF Values after Reset

| Reset Source   | PORF      | EXTRF     |  |  |
|----------------|-----------|-----------|--|--|
| Power-on Reset | 1         | Undefined |  |  |
| External Reset | Unchanged | 1         |  |  |
| Watchdog Reset | Unchanged | Unchanged |  |  |

To make use of these bits to identify a reset condition, the user software should clear both the PORF and EXTRF bits as early as possible in the program. Checking the PORF and EXTRF values is done before the bits are cleared. If the bit is cleared before an External or Watchdog Reset occurs, the source of reset can be found by using the following truth table, Table 8.





### • Bit 0 – Res: Reserved Bit

This bit is a reserved bit in the AT90S2323/2343 and always reads zero.

**External Interrupt** The external interrupt is triggered by the INTO pin. Observe that, if enabled, the interrupt will trigger even if the INTO pin is configured as an output. This feature provides a way of generating a software interrupt. The external interrupt can be triggered by a falling or rising edge or a low level. This is set up as indicated in the specification for the MCU Control Register (MCUCR). When the external interrupt is enabled and is configured as level-triggered, the interrupt will trigger as long as the pin is held low.

The external interrupt is set up as described in the specification for the MCU Control Register (MCUCR).

Interrupt Response Time The interrupt execution response for all the enabled AVR interrupts is four clock cycles minimum. Four clock cycles after the interrupt flag has been set, the program vector address for the actual interrupt handling routine is executed. During these four clock cycles, the Program Counter (2 bytes) is popped back from the stack, the Stack Pointer is incremented by 2 and the I-flag in SREG is set. The vector is a relative jump to the interrupt routine and this jump takes two clock cycles. If an interrupt occurs during execution of a multi-cycle instruction, this instruction is completed before the interrupt is served.

A return from an interrupt handling routine (same as for a subroutine call routine) takes four clock cycles. During these four clock cycles, the Program Counter (2 bytes) is popped back from the stack and the Stack Pointer is incremented by 2. When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served.

MCU Control Register – MCUCR The MCU Control Register contains control bits for general MCU functions.

| Bit           | 7 | 6 | 5   | 4   | 3 | 2 | 1     | 0     |       |
|---------------|---|---|-----|-----|---|---|-------|-------|-------|
| \$35 (\$55)   | - | - | SE  | SM  | - | - | ISC01 | ISC00 | MCUCR |
| Read/Write    | R | R | R/W | R/W | R | R | R/W   | R/W   | •     |
| Initial Value | 0 | 0 | 0   | 0   | 0 | 0 | 0     | 0     |       |

### • Bits 7, 6 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read as zero.

### • Bit 5 – SE: Sleep Enable

The SE bit must be set (one) to make the MCU enter the Sleep mode when the SLEEP instruction is executed. To avoid the MCU entering the Sleep mode, unless it is the programmer's purpose, it is recommended to set the Sleep Enable (SE) bit just before the execution of the SLEEP instruction.

### • Bit 4 – SM: Sleep Mode

This bit selects between the two available sleep modes. When SM is cleared (zero), Idle mode is selected as Sleep mode. When SM is set (one), Power-down mode is selected as sleep mode. For details, refer to the section "Sleep Modes".

• Bits 3, 2 - Res: Reserved Bits

These bits are reserved bits in the AT90S2323/2343 and always read as zero.

### • Bits 1, 0 – ISC01, ISC00: Interrupt Sense Control 0 Bit 1 and Bit 0

The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT0 pin that



## Timer/Counter

The AT90S2323/2343 provides one general-purpose 8-bit Timer/Counter – Timer/Counter0. The Timer/Counter has prescaling selection from the 10-bit prescaling timer. The Timer/Counter can be used either as a timer with an internal clock time base or as a counter with an external pin connection that triggers the counting.

**Timer/Counter Prescaler** 

Figure 29 shows the Timer/Counter prescaler.



The four different prescaled selections are: CK/8, CK/64, CK/256 and CK/1024, where CK is the oscillator clock. CK, external source and stop can also be selected as clock sources.

### 8-bit Timer/Counter0 Figure 30 shows the block diagram for Timer/Counter0.

The 8-bit Timer/Counter0 can select clock source from CK, prescaled CK or an external pin. In addition, it can be stopped as described in the specification for the Timer/Counter0 Control Register (TCCR0). The overflow status flag is found in the Timer/Counter Interrupt Flag Register (TIFR). Control signals are found in the Timer/Counter0 Control Register (TCCR0). The interrupt enable/disable settings for Timer/Counter0 are found in the Timer/Counter Interrupt Mask Register (TIMSK).

When Timer/Counter0 is externally clocked, the external signal is synchronized with the oscillator frequency of the CPU. To ensure proper sampling of the external clock, the minimum time between two external clock transitions must be at least one internal CPU clock period. The external clock signal is sampled on the rising edge of the internal CPU clock.

The 8-bit Timer/Counter0 features both a high-resolution and a high-accuracy usage with the lower prescaling opportunities. Similarly, the high prescaling opportunities make the Timer/Counter0 useful for lower speed functions or exact timing functions with infrequent actions.

# AT90S/LS2323/2343

## I/O Port B

All AVR ports have true read-modify-write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies for changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as input).

For the AT90S/LS2323, Port B is an 3-bit bi-directional I/O port. For the AT90S/LS2343, Port B is a 5-bit bi-directional I/O port.

Please note: Bits 3 and 4 in the description of PORTB, DDRB and PINB do not apply to the AT90S/LS2323. They are read only with a value of 0.

Three I/O memory address locations are allocated for Port B, one each for the Data Register – PORTB, \$18 (\$38), Data Direction Register – DDRB, \$17(\$37) and the Port B Input Pins – PINB, \$16(\$36). The Port B Input Pins address is read-only, while the Data Register and the Data Direction Register are read/write.

All port pins have individually selectable pull-up resistors. The Port B output buffers can sink 20 mA and thus drive LED displays directly. When pins PB0 to PB4 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated.

The Port B pins with alternate functions are shown in Table 12.

| Port Pin | Alternate Functions                                                                        |
|----------|--------------------------------------------------------------------------------------------|
| PB0      | MOSI (Data input line for memory downloading)                                              |
| PB1      | MISO (Data output line for memory uploading)<br>INT0 (External Interrupt0 Input)           |
| PB2      | SCK (Serial clock input for serial programming)<br>TO (Timer/Counter0 counter clock input) |
| PB3      | CLOCK (Clock input, AT90S/LS2343 only)                                                     |

Table 12. Port B Pin Alternate Functions

When the pins are used for the alternate function the DDRB and PORTB register has to be set according to the alternate function description.

### Port B Data Register – PORTB

|                                          | Bit           | 7 | 6 | 5 | 4      | 3      | 2      | 1      | 0      |       |
|------------------------------------------|---------------|---|---|---|--------|--------|--------|--------|--------|-------|
|                                          | \$18 (\$38)   | - | - | - | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | PORTB |
|                                          | Read/Write    | R | R | R | R/W    | R/W    | R/W    | R/W    | R/W    |       |
|                                          | Initial Value | 0 | 0 | 0 | 0      | 0      | 0      | 0      | 0      |       |
| Port B Data Direction Register<br>– DDRB | Bit           | 7 | 6 | 5 | 4      | 3      | 2      | 1      | 0      |       |
|                                          | \$17 (\$37)   | - | - | - | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | DDRB  |
|                                          | Read/Write    | R | R | R | R/W    | R/W    | R/W    | R/W    | R/W    |       |
|                                          | Initial Value | 0 | 0 | 0 | 0      | 0      | 0      | 0      | 0      |       |





- 3. \$002: \$03 (indicates AT90S/LS2343 when signature byte \$001 is \$91)
- Note: When both Lock bits are programmed (Lock mode 3), the signature bytes cannot be read in the low-voltage Serial mode. Reading the signature bytes will return: \$00, \$01 and \$02.

Programming the Flash<br/>and EEPROMAtmel's AT90S2323/2343 offers 2K bytes of In-System Programmable Flash program<br/>memory and 128 bytes of EEPROM data memory.

The AT90S2323/2343 is shipped with the On-chip Flash program and EEPROM data memory arrays in the erased state (i.e., contents = \$FF) and ready to be programmed.

The device supports a high-voltage (12V) Serial Programming mode and a low-voltage Serial Programming mode. The +12V is used for programming enable only and no current of significance is drawn by this pin. The low-voltage Serial Programming mode provides a convenient way to download program and data into the device inside the user's system.

The program and EEPROM memory arrays in the AT90S2323/2343 are programmed byte-by-byte in either programming modes. For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction in the low-voltage Serial Programming mode.

During programming, the supply voltage must be in accordance with Table 15.

| Part       | Low-voltage Serial Programming | High-voltage Serial Programming |
|------------|--------------------------------|---------------------------------|
| AT90S2323  | 4.0 - 6.0V                     | 4.5 - 5.5V                      |
| AT90LS2323 | 2.7 - 6.0V                     | 4.5 - 5.5V                      |
| AT90S2323  | 4.0 - 6.0V                     | 4.5 - 5.5V                      |
| AT90LS2323 | 2.7 - 6.0V                     | 4.5 - 5.5V                      |

 Table 15.
 Supply Voltage during Programming

### High-voltage Serial Programming

This section describes how to program and verify Flash program memory, EEPROM data memory, Lock bits and Fuse bits in the AT90S2323/2343.

### Figure 32. High-voltage Serial Programming



For the EEPROM, an auto-erase cycle is provided within the self-timed Write instruction and there is no need to first execute the Chip Erase instruction. The Chip Erase instruction turns the content of every memory location in both the program and EEPROM arrays into \$FF.

The program and EEPROM memory arrays have separate address spaces: \$0000 to \$03FF for Flash program memory and \$000 to \$07F for EEPROM data memory.

Either an external clock is applied to the XTAL1/PB3 pin or the device must be clocked from the internal RC oscillator (AT90S/LS2343 only). The minimum low and high periods for the serial clock (SCK) input are defined as follows:

Low: > 2 MCU clock cycles

High: > 2 MCU clock cycles

Low-voltage SerialWhen writing serial data to the AT90S2323/2343, data is clocked on the rising edge ofProgramming AlgorithmSCK.

When reading data from the AT90S2323/2343, data is clocked on the falling edge of SCK. See Figure 36, Figure 37 and Table 20 for timing details.

To program and verify the AT90S2323/2343 in the low-voltage Serial Programming mode, the following sequence is recommended (see 4-byte instruction formats in Table 19):

1. Power-up sequence:

Apply power between V<sub>CC</sub> and GND while RESET and SCK are set to "0". (If the programmer cannot guarantee that SCK is held low during power-up, RESET must be given a positive pulse after SCK has been set to "0".) If the device is programmed for external clocking, apply a 0 - 8 MHz clock to the XTAL1/PB3 pin. If the internal RC oscillator is selected as the clock source, no external clock source needs to be applied (AT90S/LS2343 only).

- 2. Wait for at least 20 ms and enable serial programming by sending the Programming Enable serial instruction to the MOSI (PB0) pin. Refer to the above section for minimum low and high periods for the serial clock input, SCK.
- 3. The serial programming instructions will not work if the communication is out of synchronization. When in sync, the second byte (\$53) will echo back when issuing the third byte of the Programming Enable instruction. Whether the echo is correct or not, all four bytes of the instruction must be transmitted. If the \$53 did not echo back, give SCK a positive pulse and issue a new Programming Enable instruction. If the \$53 is not seen within 32 attempts, there is no functional device connected.
- If a Chip Erase is performed (must be done to erase the Flash), wait t<sub>WD\_ERASE</sub> after the instruction, give RESET a positive pulse and start over from step 2. See Table 21 on page 46 for t<sub>WD ERASE</sub> value.
- 5. The Flash or EEPROM array is programmed one byte at a time by supplying the address and data together with the appropriate Write instruction. An EEPROM memory location is first automatically erased before new data is written. Use Data Polling to detect when the next byte in the Flash or EEPROM can be written. If polling is not used, wait t<sub>WD\_PROG</sub> before transmitting the next instruction. See Table 22 on page 46 for t<sub>WD\_PROG</sub> value. In an erased device, no \$FFs in the data file(s) need to be programmed.
- 6. Any memory location can be verified by using the Read instruction, which returns the content at the selected address at the serial output MISO (PB1) pin.



# AT90S/LS2323/2343

|                                              |                   | Instructio         |                   |           |                                                                                                     |
|----------------------------------------------|-------------------|--------------------|-------------------|-----------|-----------------------------------------------------------------------------------------------------|
| Instruction                                  | Byte 1            | Byte 2             | Byte 3            | Byte 4    | Operation                                                                                           |
| Programming<br>Enable                        | 1010 1100         | 0101 0011          | XXXX XXXX         | XXXX XXXX | Enable Serial programming while RESET is low.                                                       |
| Chip Erase                                   | 1010 1100         | 100x xxxx          | XXXX XXXX         | XXXX XXXX | Chip erase both Flash and<br>EEPROM memory arrays.                                                  |
| Read Program<br>Memory                       | 0010 <b>H</b> 000 | 0000 00 <b>aa</b>  | bbbb bbbb         | 0000 0000 | Read <b>H</b> (high or low) data <b>o</b> from program memory at word address <b>a</b> : <b>b</b> . |
| Write Program<br>Memory                      | 0100 <b>H</b> 000 | 0000 00 <b>aa</b>  | bbbb bbbb         | iiii iiii | Write <b>H</b> (high or low) data <b>i</b> to program memory at word address <b>a</b> : <b>b</b> .  |
| Read<br>EEPROM Memory                        | 1010 0000         | 0000 0000          | xbbb bbbb         | 0000 0000 | Read data <b>o</b> from EEPROM memory at address <b>b</b> .                                         |
| Write<br>EEPROM Memory                       | 1100 0000         | 0000 0000          | xbbb bbbb         | iiii iiii | Write data i to EEPROM memory at address b.                                                         |
| Read Lock and<br>Fuse Bits<br>(AT90S/LS2323) | 0101 1000         | XXXX XXXX          | XXXX XXXX         | 12Sx xxxF | Read Lock and Fuse bits.<br>"0" = programmed,<br>"1" = unprogrammed                                 |
| Read Lock and<br>Fuse Bits<br>(AT90S/LS2343) | 0101 1000         | XXXX XXXX          | XXXX XXXX         | 12Sx xxxR | Read Lock and Fuse bits.<br>"0" = programmed,<br>"1" = unprogrammed                                 |
| Write Lock Bits                              | 1010 1100         | 1111 1 <b>21</b> 1 | XXXX XXXX         | XXXX XXXX | Write Lock bits. Set bits <b>1</b> , <b>2</b> = "0" to program Lock bits.                           |
| Write FSTRT Bit<br>(AT90S/LS2323)            | 1010 1100         | 1011 111 <b>F</b>  | XXXX XXXX         | XXXX XXXX | Write FSTRT fuse. Set bit $\mathbf{F} = "0"$ to program, "1" to unprogram. <sup>(2)</sup>           |
| Write RCEN Bit<br>(AT90S/LS2343)             | 1010 1100         | 1011 111 <b>R</b>  | xxxx xxxx         | xxxx xxxx | Write RCEN Fuse. Set bit <b>R</b> = '0' to program, '1' to unprogram. <sup>(2)</sup>                |
| Read Signature<br>Bytes                      | 0011 0000         | xxxx xxxx          | xxxx xx <b>bb</b> | 0000 0000 | Read signature byte <b>o</b> from address <b>b</b> . <sup>(3)</sup>                                 |

| Table 19. | Low-voltage | Serial P | Programming | Instruction | Set | AT90S2323 | 3/2343 |
|-----------|-------------|----------|-------------|-------------|-----|-----------|--------|
|           |             |          |             |             |     |           |        |

Notes: 1. **a** = address high bits

**b** = address low bits

 $\mathbf{H} = 0 - \text{Low byte}, 1 - \text{High byte}$ 

 $\mathbf{o} = data \ out$ 

 $\mathbf{i} = data in$ 

- x = don't care
- **1** = lock bit 1
- **2** = lock bit 2
- **F** = FSTRT Fuse **R** = RCEN Fuse
- $\mathbf{S} = \text{SPIEN Fuse}$

2. When the state of the RCEN/FSTRT bit is changed, the device must be power cycled for the changes to have any effect.

3. The signature bytes are not readable in Lock mode 3, i.e., both Lock bits programmed.





### Low-voltage Serial Programming Characteristics

Figure 37. Low-voltage Serial Programming Timing



**Table 20.** Low-voltage Serial Programming Characteristics,  $T_A = -40^{\circ}C$  to 85°C,  $V_{CC} = 2.7 - 6.0V$  (unless otherwise noted)

| Symbol              | Parameter                                        | Min                   | Тур  | Max  | Units |
|---------------------|--------------------------------------------------|-----------------------|------|------|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency ( $V_{CC} = 2.7 - 4.0V$ )   | 0                     |      | 4.0  | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period (V <sub>CC</sub> = 2.7 - 4.0V) | 250.0                 |      |      | ns    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency ( $V_{CC} = 4.0 - 6.0V$ )   | 0                     |      | 8.0  | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period (V <sub>CC</sub> = 4.0 - 6.0V) | 125.0                 |      |      | ns    |
| t <sub>SHSL</sub>   | SCK Pulse Width High                             | 2.0 t <sub>CLCL</sub> |      |      | ns    |
| t <sub>SLSH</sub>   | SCK Pulse Width Low                              | 2.0 t <sub>CLCL</sub> |      |      | ns    |
| t <sub>ovsH</sub>   | MOSI Setup to SCK High                           | t <sub>CLCL</sub>     |      |      | ns    |
| t <sub>SHOX</sub>   | MOSI Hold after SCK High                         | 2.0 t <sub>CLCL</sub> |      |      | ns    |
| t <sub>SLIV</sub>   | SCK Low to MISO Valid                            | 10.0                  | 16.0 | 32.0 | ns    |

Table 21. Minimum Wait Delay after the Chip Erase Instruction

| Symbol                | 3.2V  | 3.6V  | 4.0V  | 5.0V |
|-----------------------|-------|-------|-------|------|
| t <sub>WD_ERASE</sub> | 18 ms | 14 ms | 12 ms | 8 ms |

Table 22. Minimum Wait Delay after Writing a Flash or EEPROM Location

| Symbol               | 3.2V | 3.6V | 4.0V | 5.0V |
|----------------------|------|------|------|------|
| t <sub>WD_PROG</sub> | 9 ms | 7 ms | 6 ms | 4 ms |

# Typical Characteristics

The following charts show typical behavior. These figures are not tested during manufacturing. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. A sine wave generator with rail-to-rail output is used as clock source.

The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency.

The current drawn from capacitive loaded pins may be estimated (for one pin) as  $C_L \bullet V_{CC} \bullet f$  where  $C_L$  = load capacitance,  $V_{CC}$  = operating voltage and f = average switching frequency of I/O pin.

The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates.

The difference between current consumption in Power-down mode with Watchdog Timer enabled and Power-down mode with Watchdog Timer disabled represents the differential current drawn by the Watchdog Timer.









Figure 46. Power-down Supply Current vs. V<sub>CC</sub>





WATCHDOG OSCILLATOR FREQUENCY vs.  $V_{cc}$ 





Note: Sink and source capabilities of I/O ports are measured on one pin at a time.

Figure 48. Pull-up Resistor Current vs. Input Voltage



Figure 49. Pull-up Resistor Current vs. Input Voltage















# **Packaging Information**

8P3



REV. A 04/11/2001



### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Product Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

### Atmel Grenoble

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

### Atmel Heilbronn

Theresienstrasse 2 POB 3535 D-74025 Heilbronn, Germany TEL (49) 71 31 67 25 94 FAX (49) 71 31 67 24 23

### Atmel Nantes

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 0 2 40 18 18 18 FAX (33) 0 2 40 18 19 60

### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

### Atmel Smart Card ICs

Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

> *e-mail* literature@atmel.com

> Web Site http://www.atmel.com

BBS 1-(408) 436-4309

### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® and AVR® are the registered trademarks of Atmel.

Other terms and product names may be the trademarks of others.

