# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                            |
|----------------------------|-------------------------------------------------------------------|
| Core Processor             | 8051                                                              |
| Core Size                  | 8-Bit                                                             |
| Speed                      | 48 MIPS                                                           |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT                |
| Number of I/O              | 25                                                                |
| Program Memory Size        | 64KB (64K x 8)                                                    |
| Program Memory Type        | FLASH                                                             |
| EEPROM Size                | -                                                                 |
| RAM Size                   | 4.25K x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.25V                                                      |
| Data Converters            | A/D 21x10b                                                        |
| Oscillator Type            | Internal                                                          |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                 |
| Mounting Type              | Surface Mount                                                     |
| Package / Case             | 32-LQFP                                                           |
| Supplier Device Package    | 32-LQFP (7x7)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f389-b-gqr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 20.2. Port I/O Cell Block Diagram                        | 148 |
|-----------------------------------------------------------------|-----|
| Figure 20.3. Peripheral Availability on Port I/O Pins           | 149 |
| Figure 20.4. Crossbar Priority Decoder in Example Configuration |     |
| (No Pins Skipped)                                               | 150 |
| Figure 20.5. Crossbar Priority Decoder in Example Configuration |     |
| (3 Pins Skipped)                                                | 151 |
| Figure 21.1. SMBus Block Diagram                                | 166 |
| Figure 21.2. Typical SMBus Configuration                        | 167 |
| Figure 21.3. SMBus Transaction                                  | 168 |
| Figure 21.4. Typical SMBus SCL Generation                       | 170 |
| Figure 21.5. Typical Master Write Sequence                      | 184 |
| Figure 21.6. Typical Master Read Sequence                       | 185 |
| Figure 21.7. Typical Slave Write Sequence                       | 186 |
| Figure 21.8. Typical Slave Read Sequence                        | 187 |
| Figure 22.1. UART0 Block Diagram                                | 193 |
| Figure 22.2. UART0 Baud Rate Logic                              | 194 |
| Figure 22.3. UART Interconnect Diagram                          | 195 |
| Figure 22.4. 8-Bit UART Timing Diagram                          | 195 |
| Figure 22.5. 9-Bit UART Timing Diagram                          | 196 |
| Figure 22.6. UART Multi-Processor Mode Interconnect Diagram     | 197 |
| Figure 23.1. UART1 Block Diagram                                | 201 |
| Figure 23.2. UART1 Timing Without Parity or Extra Bit           | 203 |
| Figure 23.3. UART1 Timing With Parity                           | 203 |
| Figure 23.4. UART1 Timing With Extra Bit                        | 203 |
| Figure 23.5. Typical UART Interconnect Diagram                  | 204 |
| Figure 23.6. UART Multi-Processor Mode Interconnect Diagram     | 205 |
| Figure 24.1. SPI Block Diagram                                  | 211 |
| Figure 24.2. Multiple-Master Mode Connection Diagram            | 213 |
| Figure 24.3. 3-Wire Single Master and 3-Wire Single Slave Mode  |     |
| Connection Diagram                                              | 213 |
| Figure 24.4. 4-Wire Single Master Mode and 4-Wire Slave Mode    |     |
| Connection Diagram                                              | 214 |
| Figure 24.5. Master Mode Data/Clock Timing                      | 216 |
| Figure 24.6. Slave Mode Data/Clock Timing (CKPHA = 0)           | 216 |
| Figure 24.7. Slave Mode Data/Clock Timing (CKPHA = 1)           | 217 |
| Figure 24.8. SPI Master Timing (CKPHA = 0)                      | 221 |
| Figure 24.9. SPI Master Timing (CKPHA = 1)                      | 221 |
| Figure 24.10. SPI Slave Timing (CKPHA = 0)                      | 222 |
| Figure 24.11. SPI Slave Timing (CKPHA = 1)                      | 222 |
| Figure 25.1. T0 Mode 0 Block Diagram                            | 228 |
| Figure 25.2. T0 Mode 2 Block Diagram                            | 229 |
| Figure 25.3. T0 Mode 3 Block Diagram                            | 230 |
| Figure 25.4. Timer 2 16-Bit Mode Block Diagram                  | 235 |
| Figure 25.5. Timer 2 8-Bit Mode Block Diagram                   | 236 |
| Figure 25.6. Timer 2 Capture Mode (T2SPLIT = 0)                 | 237 |



#### 2.1. Hardware Incompatibilities

While the C8051F388/9/A/B family includes a number of new features not found on the C8051F34x family, there are some differences that should be considered for any design port.

- Clock Multiplier: The C8051F388/9/A/B does not include the 4x clock multiplier from the C8051F34x device families. This change only impacts systems which use the clock multiplier in conjunction with an external oscillator source.
- **USB**: The C8051F388/9/A/B devices do not include the USB module.
- External Oscillator C and RC Modes: The C and RC modes of the oscillator have a divide-by-2 stage on the C8051F388/9/A/B to aid in noise immunity. This was not present on the C8051F34x device family, and any clock generated with C or RC mode will change accordingly.
- Fab Technology: The C8051F388/9/A/B is manufactured using a different technology process than the C8051F34x. As a result, many of the electrical performance parameters will have subtle differences. These differences should not affect most systems but it is nonetheless important to review the electrical parameters for any blocks that are used in the design, and ensure they are compatible with the existing hardware.



#### Table 5.11. Temperature Sensor Electrical Characteristics

 $V_{DD}$  = 3.0 V, -40 to +85 °C unless otherwise specified.

| Parameter                                              | Test Condition | Min      | Тур   | Max | Unit  |  |  |
|--------------------------------------------------------|----------------|----------|-------|-----|-------|--|--|
| Linearity                                              |                | —        | ± 0.5 |     | °C    |  |  |
| Slope                                                  |                | —        | 2.87  | _   | mV/°C |  |  |
| Slope Error*                                           |                | <b>—</b> | ±120  |     | μV/°C |  |  |
| Offset                                                 | Temp = 0 °C    | —        | 764   |     | mV    |  |  |
| Offset Error*                                          | Temp = 0 °C    | —        | ±15   |     | mV    |  |  |
| Note: Represents one standard deviation from the mean. |                |          |       |     |       |  |  |

#### Table 5.12. Voltage Reference Electrical Characteristics

 $V_{DD}$  = 3.0 V; -40 to +85 °C unless otherwise specified.

| Parameter                       | Test Condition                                   | Min  | Тур  | Max             | Unit   |
|---------------------------------|--------------------------------------------------|------|------|-----------------|--------|
| Internal Reference (REFBE       | = 1)                                             |      |      |                 |        |
| Output Voltage                  | 25 °C ambient                                    | 2.38 | 2.42 | 2.46            | V      |
| VREF Short-Circuit Current      |                                                  |      |      | 8               | mA     |
| VREF Temperature<br>Coefficient |                                                  |      | 35   |                 | ppm/°C |
| Load Regulation                 | Load = 0 to 200 µA to GND                        |      | 1.5  | _               | ppm/µA |
| VREF Turn-on Time 1             | 4.7 $\mu$ F tantalum, 0.1 $\mu$ F ceramic bypass |      | 3    | _               | ms     |
| VREF Turn-on Time 2             | 0.1 µF ceramic bypass                            | —    | 100  | —               | μs     |
| Power Supply Rejection          |                                                  | —    | 140  | —               | ppm/V  |
| External Reference (REFBE       | Ξ = 0)                                           |      |      |                 |        |
| Input Voltage Range             |                                                  | 1    |      | V <sub>DD</sub> | V      |
| Input Current                   | Sample Rate = 500 ksps; VREF = 3.0 V             |      | 9    | _               | μA     |
| Power Specifications            |                                                  |      |      |                 |        |
| Supply Current                  |                                                  |      | 75   |                 | μA     |



#### SFR Definition 6.2. ADC0H: ADC0 Data Word MSB

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | ADC0H[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Address = 0xBE; SFR Page = All Pages

| Bit | Name       | Function                                                                                                                                                                                        |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ADC0H[7:0] | ADC0 Data Word High-Order Bits.                                                                                                                                                                 |
|     |            | For AD0LJST = 0: Bits 7–2 will read 000000b. Bits 1–0 are the upper 2 bits of the 10-<br>bit ADC0 Data Word.<br>For AD0LJST = 1: Bits 7–0 are the most-significant bits of the 10-bit ADC0 Data |
|     |            | Word.                                                                                                                                                                                           |

#### SFR Definition 6.3. ADC0L: ADC0 Data Word LSB

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | ADC0L[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Address = 0xBD; SFR Page = All Pages

| Bit | Name       | Function                                                                                                                                                                                                  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ADC0L[7:0] | <b>ADC0 Data Word Low-Order Bits.</b><br>For AD0LJST = 0: Bits 7–0 are the lower 8 bits of the 10-bit Data Word.<br>For AD0LJST = 1: Bits 7–6 are the lower 2 bits of the 10-bit Data Word. Bits 5–0 will |
|     |            |                                                                                                                                                                                                           |



#### 6.4.1. Window Detector Example

Figure 6.6 shows two example window comparisons for right-justified, single-ended data, with ADC0LTH:ADC0LTL = 0x0080 (128d) and ADC0GTH:ADC0GTL = 0x0040 (64d). The input voltage can range from 0 to VREF x (1023/1024) with respect to GND, and is represented by a 10-bit unsigned integer value. In the left example, an AD0WINT interrupt will be generated if the ADC0 conversion word (ADC0H:ADC0L) is within the range defined by ADC0GTH:ADC0GTL and ADC0LTH:ADC0LTL (if 0x0040 < ADC0H:ADC0L < 0x0080). In the right example, and AD0WINT interrupt will be generated if the ADC0 conversion word is outside of the range defined by the ADC0GT and ADC0LT registers (if ADC0H:ADC0L < 0x0040 or ADC0H:ADC0L > 0x0080). Figure 6.7 shows an example using left-justified data with the same comparison values.



Figure 6.6. ADC Window Compare Example: Right-Justified Data



Figure 6.7. ADC Window Compare Example: Left-Justified Data





Figure 8.2. Comparator1 Functional Block Diagram

The Comparator output can be polled in software, used as an interrupt source, and/or routed to a Port pin. When routed to a Port pin, the Comparator output is available asynchronous or synchronous to the system clock; the asynchronous output is available even in STOP mode (with no system clock active). When disabled, the Comparator output (if assigned to a Port I/O pin via the Crossbar) defaults to the logic low state, and the power supply to the comparator is turned off. See Section "20.1. Priority Crossbar Decoder" on page 148 for details on configuring Comparator outputs via the digital Crossbar. Comparator inputs can be externally driven from -0.25 V to (V<sub>DD</sub>) + 0.25 V without damage or upset. The complete Comparator electrical specifications are given in Section "5. Electrical Characteristics" on page 34.

The Comparator response time may be configured in software via the CPTnMD registers (see SFR Definition 8.2 and SFR Definition 8.4). Selecting a longer response time reduces the Comparator supply current.





Figure 8.3. Comparator Hysteresis Plot

The Comparator hysteresis is software-programmable via its Comparator Control register CPTnCN (for n = 0 or 1). The user can program both the amount of hysteresis voltage (referred to the input voltage) and the positive and negative-going symmetry of this hysteresis around the threshold voltage.

The Comparator hysteresis is programmed using Bits 3–0 in the Comparator Control Register CPTnCN (shown in SFR Definition 8.1). The amount of negative hysteresis voltage is determined by the settings of the CPnHYN bits. Settings of 20, 10 or 5 mV of nominal negative hysteresis can be programmed, or negative hysteresis can be disabled. In a similar way, the amount of positive hysteresis is determined by the setting the CPnHYP bits.

Comparator interrupts can be generated on both rising-edge and falling-edge output transitions. (For Interrupt enable and priority control, see Section "16.1. MCU Interrupt Sources and Vectors" on page 113). The CPnFIF flag is set to logic 1 upon a Comparator falling-edge occurrence, and the CPnRIF flag is set to logic 1 upon the Comparator rising-edge occurrence. Once set, these bits remain set until cleared by software. The Comparator rising-edge interrupt mask is enabled by setting CPnRIE to a logic 1. The Comparator falling-edge interrupt mask is enabled by setting CPnFIE to a logic 1.

The output state of the Comparator can be obtained at any time by reading the CPnOUT bit. The Comparator is enabled by setting the CPnEN bit to logic 1, and is disabled by clearing this bit to logic 0.

Note that false rising edges and falling edges can be detected when the comparator is first powered on or if changes are made to the hysteresis or response time control bits. Therefore, it is recommended that the rising-edge and falling-edge flags be explicitly cleared to logic 0 a short time after the comparator is enabled or its mode bits have been changed.



### SFR Definition 8.3. CPT1CN: Comparator1 Control

| Bit   | 7     | 6      | 5      | 4      | 3           | 2 | 1    | 0       |
|-------|-------|--------|--------|--------|-------------|---|------|---------|
| Name  | CP1EN | CP1OUT | CP1RIF | CP1FIF | CP1HYP[1:0] |   | CP1H | /N[1:0] |
| Туре  | R/W   | R      | R/W    | R/W    | R/W         |   | R/   | W       |
| Reset | 0     | 0      | 0      | 0      | 0           | 0 | 0    | 0       |

#### SFR Address = 0x9A; SFR Page = All Pages

| Bit | Name        | Function                                                                      |
|-----|-------------|-------------------------------------------------------------------------------|
| 7   | CP1EN       | Comparator1 Enable Bit.                                                       |
|     |             | 0: Comparator1 Disabled.                                                      |
|     |             | 1: Comparator1 Enabled.                                                       |
| 6   | CP1OUT      | Comparator1 Output State Flag.                                                |
|     |             | 0: Voltage on CP1+ < CP1                                                      |
|     |             | 1: Voltage on CP1+ > CP1                                                      |
| 5   | CP1RIF      | Comparator1 Rising-Edge Flag. Must be cleared by software.                    |
|     |             | 0: No Comparator1 Rising Edge has occurred since this flag was last cleared.  |
|     |             | 1: Comparator1 Rising Edge has occurred.                                      |
| 4   | CP1FIF      | Comparator1 Falling-Edge Flag. Must be cleared by software.                   |
|     |             | 0: No Comparator1 Falling-Edge has occurred since this flag was last cleared. |
|     |             | 1: Comparator1 Falling-Edge has occurred.                                     |
| 3:2 | CP1HYP[1:0] | Comparator1 Positive Hysteresis Control Bits.                                 |
|     |             | 00: Positive Hysteresis Disabled.                                             |
|     |             | 01: Positive Hysteresis = 5 mV.                                               |
|     |             | 10: POSITIVE Hysteresis = 10 mV.<br>11: Positive Hysteresis = 20 mV.          |
| 1.0 |             | Commence of Neurotice United States and Dite                                  |
| 1:0 |             | Comparator1 Negative Hysteresis Control Bits.                                 |
|     |             | 00. Negative Hysteresis Disabled.                                             |
|     |             | 10: Negative Hysteresis = $10 \text{ mV}$ .                                   |
|     |             | 11: Negative Hysteresis = 20 mV.                                              |
|     |             |                                                                               |



### SFR Definition 11.3. SP: Stack Pointer

| Bit   | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------|---|---|---|---|---|---|---|
| Name  | SP[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W     |   |   |   |   |   |   |   |
| Reset | 0       | 0 | 0 | 0 | 0 | 1 | 1 | 1 |

SFR Address = 0x81; SFR Page = All Pages

| Bit | Name    | Function                                                                                                                                                                       |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SP[7:0] | Stack Pointer.                                                                                                                                                                 |
|     |         | The Stack Pointer holds the location of the top of the stack. The stack pointer is incre-<br>mented before every PUSH operation. The SP register defaults to 0x07 after reset. |

#### SFR Definition 11.4. ACC: Accumulator

| Bit   | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------|---|---|---|---|---|---|---|--|
| Name  | ACC[7:0] |   |   |   |   |   |   |   |  |
| Туре  | R/W      |   |   |   |   |   |   |   |  |
| Reset | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
|       |          |   |   |   |   |   |   |   |  |

SFR Address = 0xE0; SFR Page = All Pages; Bit-Addressable

| Bit | Name     | Function                                                    |  |  |  |  |
|-----|----------|-------------------------------------------------------------|--|--|--|--|
| 7:0 | ACC[7:0] | Accumulator.                                                |  |  |  |  |
|     |          | This register is the accumulator for arithmetic operations. |  |  |  |  |

#### SFR Definition 11.5. B: B Register

| Bit   | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|--------|---|---|---|---|---|---|---|--|
| Name  | B[7:0] |   |   |   |   |   |   |   |  |
| Туре  | R/W    |   |   |   |   |   |   |   |  |
| Reset | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

SFR Address = 0xF0; SFR Page = All Pages; Bit-Addressable

| Bit | Name   | Function                                                                        |
|-----|--------|---------------------------------------------------------------------------------|
| 7:0 | B[7:0] | B Register.                                                                     |
|     |        | This register serves as a second accumulator for certain arithmetic operations. |



### 12. Prefetch Engine

The C8051F388/9/A/B family of devices incorporate a 2-byte prefetch engine. Because the access time of the Flash memory is 40 ns, and the minimum instruction time is roughly 20 ns, the prefetch engine is necessary for full-speed code execution. Instructions are read from Flash memory two bytes at a time by the prefetch engine and given to the CIP-51 processor core to execute. When running linear code (code without any jumps or branches), the prefetch engine allows instructions to be executed at full speed. When a code branch occurs, the processor may be stalled for up to two clock cycles while the next set of code bytes is retrieved from Flash memory. It is recommended that the prefetch be used for optimal code execution timing.

Note: The prefetch engine can be disabled when the device is in suspend mode to save power.

#### SFR Definition 12.1. PFE0CN: Prefetch Engine Control

| Bit   | 7 | 6 | 5    | 4 | 3 | 2 | 1 | 0     |
|-------|---|---|------|---|---|---|---|-------|
| Name  |   |   | PFEN |   |   |   |   | FLBWE |
| Туре  | R | R | R/W  | R | R | R | R | R/W   |
| Reset | 0 | 0 | 1    | 0 | 0 | 0 | 0 | 0     |

#### SFR Address = 0xAF; SFR Page = All Pages

| Bit | Name   | Function                                                                                                                                                                                                                                     |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Unused | Read = 00b, Write = don't care.                                                                                                                                                                                                              |
| 5   | PFEN   | <ul><li>Prefetch Enable.</li><li>This bit enables the prefetch engine.</li><li>0: Prefetch engine is disabled.</li><li>1: Prefetch engine is enabled.</li></ul>                                                                              |
| 4:1 | Unused | Read = 0000b. Write = don't care.                                                                                                                                                                                                            |
| 0   | FLBWE  | <ul><li>Flash Block Write Enable.</li><li>This bit allows block writes to Flash memory from software.</li><li>0: Each byte of a software Flash write is written individually.</li><li>1: Flash bytes are written in groups of two.</li></ul> |



| Parameter                      | Description                                                                           | Min*                    | Max*                     | Units |  |  |  |  |  |
|--------------------------------|---------------------------------------------------------------------------------------|-------------------------|--------------------------|-------|--|--|--|--|--|
| T <sub>ACS</sub>               | Address/Control Setup Time                                                            | 0                       | 3 x T <sub>SYSCLK</sub>  | ns    |  |  |  |  |  |
| T <sub>ACW</sub>               | Address/Control Pulse Width                                                           | 1 x T <sub>SYSCLK</sub> | 16 x T <sub>SYSCLK</sub> | ns    |  |  |  |  |  |
| T <sub>ACH</sub>               | Address/Control Hold Time                                                             | 0                       | 3 x T <sub>SYSCLK</sub>  | ns    |  |  |  |  |  |
| T <sub>ALEH</sub>              | Address Latch Enable High Time                                                        | 1 x T <sub>SYSCLK</sub> | 4 x T <sub>SYSCLK</sub>  | ns    |  |  |  |  |  |
| T <sub>ALEL</sub>              | Address Latch Enable Low Time                                                         | 1 x T <sub>SYSCLK</sub> | 4 x T <sub>SYSCLK</sub>  | ns    |  |  |  |  |  |
| T <sub>WDS</sub>               | Write Data Setup Time                                                                 | 1 x T <sub>SYSCLK</sub> | 19 x T <sub>SYSCLK</sub> | ns    |  |  |  |  |  |
| T <sub>WDH</sub>               | Write Data Hold Time                                                                  | 0                       | 3 x T <sub>SYSCLK</sub>  | ns    |  |  |  |  |  |
| T <sub>RDS</sub>               | Read Data Setup Time                                                                  | 20                      |                          | ns    |  |  |  |  |  |
| T <sub>RDH</sub>               | Read Data Hold Time                                                                   | 0                       |                          | ns    |  |  |  |  |  |
| Note: T <sub>SYSCLK</sub> is o | Note: T <sub>SYSCLK</sub> is equal to one period of the device system clock (SYSCLK). |                         |                          |       |  |  |  |  |  |

#### Table 14.1. AC Parameters for External Memory Interface



#### SFR Definition 16.4. EIP1: Extended Interrupt Priority 1

| Bit   | 7   | 6    | 5    | 4     | 3     | 2      | 1        | 0     |
|-------|-----|------|------|-------|-------|--------|----------|-------|
| Name  | PT3 | PCP1 | PCP0 | PPCA0 | PADC0 | PWADC0 | Reserved | PSMB0 |
| Туре  | R/W | R/W  | R/W  | R/W   | R/W   | R/W    | R/W      | R/W   |
| Reset | 0   | 0    | 0    | 0     | 0     | 0      | 0        | 0     |

#### SFR Address = 0xF6; SFR Page = All Pages

| Bit | Name     | Function                                                              |
|-----|----------|-----------------------------------------------------------------------|
| 7   | PT3      | Timer 3 Interrupt Priority Control.                                   |
|     |          | This bit sets the priority of the Timer 3 interrupt.                  |
|     |          | 0: Timer 3 interrupts set to low priority level.                      |
|     |          |                                                                       |
| 6   | PCP1     | Comparator1 (CP1) Interrupt Priority Control.                         |
|     |          | This bit sets the priority of the CP1 interrupt.                      |
|     |          | 0: CP1 interrupt set to low priority level.                           |
|     |          | 1: CP1 Interrupt set to high priority level.                          |
| 5   | PCP0     | Comparator0 (CP0) Interrupt Priority Control.                         |
|     |          | This bit sets the priority of the CP0 interrupt.                      |
|     |          | 0: CP0 interrupt set to low priority level.                           |
|     |          | 1: CP0 interrupt set to high priority level.                          |
| 4   | PPCA0    | Programmable Counter Array (PCA0) Interrupt Priority Control.         |
|     |          | This bit sets the priority of the PCA0 interrupt.                     |
|     |          | 0: PCA0 interrupt set to low priority level.                          |
|     |          | 1: PCA0 interrupt set to high priority level.                         |
| 3   | PADC0    | ADC0 Conversion Complete Interrupt Priority Control.                  |
|     |          | This bit sets the priority of the ADC0 Conversion Complete interrupt. |
|     |          | 0: ADC0 Conversion Complete interrupt set to low priority level.      |
|     |          | 1: ADC0 Conversion Complete interrupt set to high priority level.     |
| 2   | PWADC0   | ADC0 Window Comparator Interrupt Priority Control.                    |
|     |          | This bit sets the priority of the ADC0 Window interrupt.              |
|     |          | 0: ADC0 Window interrupt set to low priority level.                   |
|     |          | 1: ADC0 Window interrupt set to high priority level.                  |
| 1   | Reserved | Read = 0b, Must Write 0b.                                             |
| 0   | PSMB0    | SMBus0 Interrupt Priority Control.                                    |
|     |          | This bit sets the priority of the SMB0 interrupt.                     |
|     |          | 0: SMB0 interrupt set to low priority level.                          |
|     |          | 1: SMB0 interrupt set to high priority level.                         |



#### 16.3. INTO and INT1 External Interrupt Sources

The INTO and INT1 external interrupt sources are configurable as active high or low, edge or level sensitive. The INOPL (INTO Polarity) and IN1PL (INT1 Polarity) bits in the IT01CF register select active high or active low; the IT0 and IT1 bits in TCON (Section "25.1. Timer 0 and Timer 1" on page 227) select level or edge sensitive. The table below lists the possible configurations.

| IT0 | IN0PL | INT0 Interrupt               |
|-----|-------|------------------------------|
| 1   | 0     | Active low, edge sensitive   |
| 1   | 1     | Active high, edge sensitive  |
| 0   | 0     | Active low, level sensitive  |
| 0   | 1     | Active high, level sensitive |

| IT1 | IN1PL | INT1 Interrupt               |
|-----|-------|------------------------------|
| 1   | 0     | Active low, edge sensitive   |
| 1   | 1     | Active high, edge sensitive  |
| 0   | 0     | Active low, level sensitive  |
| 0   | 1     | Active high, level sensitive |

INTO and INT1 are assigned to Port pins as defined in the IT01CF register (see SFR Definition 16.7). Note that INT0 and INT0 Port pin assignments are independent of any Crossbar assignments. INT0 and INT1 will monitor their assigned Port pins without disturbing the peripheral that was assigned the Port pin via the Crossbar. To assign a Port pin only to INT0 and/or INT1, configure the Crossbar to skip the selected pin(s). This is accomplished by setting the associated bit in register PnSKIP (see Section "20.1. Priority Crossbar Decoder" on page 148 for complete details on configuring the Crossbar).

IE0 (TCON.1) and IE1 (TCON.3) serve as the interrupt-pending flags for the INT0 and INT1 external interrupts, respectively. If an INT0 or INT1 external interrupt is configured as edge-sensitive, the corresponding interrupt-pending flag is automatically cleared by the hardware when the CPU vectors to the ISR. When configured as level sensitive, the interrupt-pending flag remains logic 1 while the input is active as defined by the corresponding polarity bit (IN0PL or IN1PL); the flag remains logic 0 while the input is inactive. The external interrupt source must hold the input active until the interrupt request is recognized. It must then deactivate the interrupt request before execution of the ISR completes or another interrupt request will be generated.



### SFR Definition 19.1. CLKSEL: Clock Select

| Bit   | 7 | 6        | 5   | 4 | 3      | 2          | 1 | 0 |
|-------|---|----------|-----|---|--------|------------|---|---|
| Name  |   | Reserved |     |   | OUTCLK | CLKSL[2:0] |   |   |
| Туре  | R |          | R/W |   |        | R/W        |   |   |
| Reset | 0 | 0        | 0   | 0 | 0      | 0          | 0 | 0 |

#### SFR Address = 0xA9; SFR Page = All Pages

| Bit | Name       | Function                                                                                                             |
|-----|------------|----------------------------------------------------------------------------------------------------------------------|
| 7   | Unused     | Read = 0b; Write = don't care                                                                                        |
| 6:4 | Reserved   | Read = 0b; Must Write 000b.                                                                                          |
| 3   | OUTCLK     | Crossbar Clock Out Select.                                                                                           |
|     |            | SYSCLK and SYSCLK synchronized with the Port I/O pins.                                                               |
|     |            | 0: Enabling the Crossbar SYSCLK signal outputs SYSCLK.                                                               |
|     |            | 1: Enabling the Crossbar SYSCLK signal outputs SYSCLK synchronized with the                                          |
|     |            | Port I/O.                                                                                                            |
| 2:0 | CLKSL[2:0] | System Clock Source Select Bits.                                                                                     |
|     |            | 000: SYSCLK derived from the Internal High-Frequency Oscillator / 4 and scaled per the IFCN bits in register OSCICN. |
|     |            | 001: SYSCLK derived from the External Oscillator circuit.                                                            |
|     |            | 010: SYSCLK derived from the Internal High-Frequency Oscillator / 2.                                                 |
|     |            | 011: SYSCLK derived from the Internal High-Frequency Oscillator.                                                     |
|     |            | 100: SYSCLK derived from the Internal Low-Frequency Oscillator and scaled per                                        |
|     |            | the USULD bits in register USULUN.                                                                                   |
|     |            | 101-111: Reserved.                                                                                                   |



#### **21.1. Supporting Documents**

It is assumed the reader is familiar with or has access to the following supporting documents:

- 1. The I<sup>2</sup>C-Bus and How to Use It (including specifications), Philips Semiconductor.
- 2. The I<sup>2</sup>C-Bus Specification—Version 2.0, Philips Semiconductor.
- 3. System Management Bus Specification—Version 1.1, SBS Implementers Forum.

#### 21.2. SMBus Configuration

Figure 21.2 shows a typical SMBus configuration. The SMBus specification allows any recessive voltage between 3.0 V and 5.0 V; different devices on the bus may operate at different voltage levels. The bi-directional SCL (serial clock) and SDA (serial data) lines must be connected to a positive power supply voltage through a pullup resistor or similar circuit. Every device connected to the bus must have an open-drain or open-collector output for both the SCL and SDA lines, so that both are pulled high (recessive state) when the bus is free. The maximum number of devices on the bus is limited only by the requirement that the rise and fall times on the bus not exceed 300 ns and 1000 ns, respectively.



Figure 21.2. Typical SMBus Configuration

#### 21.3. SMBus Operation

Two types of data transfers are possible: data transfers from a master transmitter to an addressed slave receiver (WRITE), and data transfers from an addressed slave transmitter to a master receiver (READ). The master device initiates both types of data transfers and provides the serial clock pulses on SCL. The SMBus interface may operate as a master or a slave, and multiple master devices on the same bus are supported. If two or more masters attempt to initiate a data transfer simultaneously, an arbitration scheme is employed with a single master always winning the arbitration. It is not necessary to specify one device as the Master in a system; any device who transmits a START and a slave address becomes the master for the duration of that transfer.

A typical SMBus transaction consists of a START condition followed by an address byte (Bits7–1: 7-bit slave address; Bit0: R/W direction bit), one or more bytes of data, and a STOP condition. Bytes that are received (by a master or slave) are acknowledged (ACK) with a low SDA during a high SCL (see Figure 21.3). If the receiving device does not ACK, the transmitting device will read a NACK (not acknowledge), which is a high SDA during a high SCL.

The direction bit (R/W) occupies the least-significant bit position of the address byte. The direction bit is set to logic 1 to indicate a "READ" operation and cleared to logic 0 to indicate a "WRITE" operation.



low. With the associated timer enabled and configured to overflow after 25 ms (and SMBnTOE set), the timer interrupt service routine can be used to reset (disable and re-enable) the SMBus in the event of an SCL low timeout.

#### 21.3.5. SCL High (SMBus Free) Timeout

The SMBus specification stipulates that if the SCL and SDA lines remain high for more that 50  $\mu$ s, the bus is designated as free. When the SMBnFTE bit in SMBnCF is set, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods (as defined by the timer configured for the SMBus clock source). If the SMBus is waiting to generate a Master START, the START will be generated following this timeout. A clock source is required for free timeout detection, even in a slave-only implementation.

#### 21.4. Using the SMBus

The SMBus can operate in both Master and Slave modes. The interface provides timing and shifting control for serial transfers; higher level protocol is determined by user software. The SMBus interface provides the following application-independent features:

- Byte-wise serial data transfers
- Clock signal generation on SCL (Master Mode only) and SDA data synchronization
- Timeout/bus error recognition, as defined by the SMB0CF configuration register
- START/STOP timing, detection, and generation
- Bus arbitration
- Interrupt generation
- Status information
- Optional hardware recognition of slave address and automatic acknowledgement of address/data

SMBus interrupts are generated for each data byte or slave address that is transferred. When hardware acknowledgment is disabled, the point at which the interrupt is generated depends on whether the hardware is acting as a data transmitter or receiver. When a transmitter (i.e., sending address/data, receiving an ACK), this interrupt is generated after the ACK cycle so that software may read the received ACK value; when receiving data (i.e., receiving address/data, sending an ACK), this interrupt is generated before the ACK cycle so that software may define the outgoing ACK value. If hardware acknowledgment is enabled, these interrupts are always generated after the ACK cycle. See Section 21.5 for more details on transmission sequences.

Interrupts are also generated to indicate the beginning of a transfer when a master (START generated), or the end of a transfer when a slave (STOP detected). Software should read the SMBnCN (SMBus Control register) to find the cause of the SMBus interrupt. The SMBnCN register is described in Section 21.4.3; Table 21.5 provides a quick SMBnCN decoding reference.

#### 21.4.1. SMBus Configuration Register

The SMBus Configuration register (SMBnCF) is used to enable the SMBus Master and/or Slave modes, select the SMBus clock source, and select the SMBus timing and timeout options. When the ENSMB bit is set, the SMBus is enabled for all master and slave events. Slave events may be disabled by setting the INH bit. With slave events inhibited, the SMBus interface will still monitor the SCL and SDA pins; however, the interface will NACK all received addresses and will not generate any slave interrupts. When the INH bit is set, all slave events will be inhibited following the next START (interrupts will continue for the duration of the current transfer).



### SFR Definition 21.5. SMB1CN: SMBus Control

| Bit   | 7       | 6       | 5    | 4    | 3      | 2        | 1    | 0   |
|-------|---------|---------|------|------|--------|----------|------|-----|
| Name  | MASTER1 | TXMODE1 | STA1 | STO1 | ACKRQ1 | ARBLOST1 | ACK1 | SI1 |
| Туре  | R       | R       | R/W  | R/W  | R      | R        | R/W  | R/W |
| Reset | 0       | 0       | 0    | 0    | 0      | 0        | 0    | 0   |

#### SFR Address = 0xC0; SFR Page = F; Bit-Addressable

| Bit | Name     | Description                                                                                                                                                                                                    | Read                                                                                                                        | Write                                                                                                                                                                                |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MASTER1  | SMBus1 Master/Slave<br>Indicator. This read-only bit<br>indicates when the SMBus1 is<br>operating as a master.                                                                                                 | 0: SMBus1 operating in<br>slave mode.<br>1: SMBus1 operating in<br>master mode.                                             | N/A                                                                                                                                                                                  |
| 6   | TXMODE1  | SMBus1 Transmit Mode<br>Indicator. This read-only bit<br>indicates when the SMBus1 is<br>operating as a transmitter.                                                                                           | 0: SMBus1 in Receiver<br>Mode.<br>1: SMBus1 in Transmitter<br>Mode.                                                         | N/A                                                                                                                                                                                  |
| 5   | STA1     | SMBus1 Start Flag.                                                                                                                                                                                             | 0: No Start or repeated<br>Start detected.<br>1: Start or repeated Start<br>detected.                                       | 0: No Start generated.<br>1: When Configured as a<br>Master, initiates a START<br>or repeated START.                                                                                 |
| 4   | STO1     | SMBus1 Stop Flag.                                                                                                                                                                                              | 0: No Stop condition<br>detected.<br>1: Stop condition detected<br>(if in Slave Mode) or<br>pending (if in Master<br>Mode). | 0: No STOP condition is<br>transmitted.<br>1: When configured as a<br>Master, causes a STOP<br>condition to be transmit-<br>ted after the next ACK<br>cycle.<br>Cleared by Hardware. |
| 3   | ACKRQ1   | SMBus1 Acknowledge<br>Request.                                                                                                                                                                                 | 0: No ACK requested<br>1: ACK requested                                                                                     | N/A                                                                                                                                                                                  |
| 2   | ARBLOST1 | SMBus1 Arbitration Lost<br>Indicator.                                                                                                                                                                          | 0: No arbitration error.<br>1: Arbitration Lost                                                                             | N/A                                                                                                                                                                                  |
| 1   | ACK1     | SMBus1 Acknowledge.                                                                                                                                                                                            | 0: NACK received.<br>1: ACK received.                                                                                       | 0: Send NACK<br>1: Send ACK                                                                                                                                                          |
| 0   | SI1      | SMBus1 Interrupt Flag.<br>This bit is set by hardware<br>under the conditions listed in<br>Table 15.3. SI1 must be<br>cleared by software. While SI1<br>is set, SCL1 is held low and<br>the SMBus1 is stalled. | 0: No interrupt pending<br>1: Interrupt Pending                                                                             | <ul><li>0: Clear interrupt, and initiate next state machine event.</li><li>1: Force interrupt.</li></ul>                                                                             |



### SFR Definition 23.4. SBCON1: UART1 Baud Rate Generator Control

| Bit   | 7   | 6      | 5   | 4   | 3   | 2   | 1    | 0      |
|-------|-----|--------|-----|-----|-----|-----|------|--------|
| Name  |     | SB1RUN |     |     |     |     | SB1P | S[1:0] |
| Туре  | R/W | R/W    | R/W | R/W | R/W | R/W | R/   | W      |
| Reset | 0   | 0      | 0   | 0   | 0   | 0   | 0    | 0      |

SFR Address = 0xAC; SFR Page = All Pages

| Bit | Name       | Function                                                     |
|-----|------------|--------------------------------------------------------------|
| 7   | Reserved   | Read = 0b. Must Write 0b.                                    |
| 6   | SB1RUN     | Baud Rate Generator Enable.                                  |
|     |            | 0: Baud Rate Generator is disabled. UART1 will not function. |
|     |            | 1: Baud Rate Generator is enabled.                           |
| 5:2 | Reserved   | Read = 0000b. Must Write 0000b.                              |
| 1:0 | SB1PS[1:0] | Baud Rate Prescaler Select.                                  |
|     |            | 00: Prescaler = 12                                           |
|     |            | 01: Prescaler = 4                                            |
|     |            | 10: Prescaler = 48                                           |
|     |            | 11: Prescaler = 1                                            |

### SFR Definition 23.5. SBRLH1: UART1 Baud Rate Generator High Byte

| Bit                                      | 7               | 6 | 5 | 4    | 3       | 2 | 1 | 0 |
|------------------------------------------|-----------------|---|---|------|---------|---|---|---|
| Name                                     |                 |   |   | SBRL | H1[7:0] |   |   |   |
| Туре                                     | R/W             |   |   |      |         |   |   |   |
| Reset                                    | 0 0 0 0 0 0 0 0 |   |   |      |         |   |   |   |
| SFR Address = 0xB5; SFR Page = All Pages |                 |   |   |      |         |   |   |   |

| Bit | Name        | Function                                                 |
|-----|-------------|----------------------------------------------------------|
| 7:0 | SBRLH1[7:0] | UART1 Baud Rate Reload High Bits.                        |
|     |             | High Byte of reload value for UART1 Baud Rate Generator. |



### SFR Definition 25.10. TMR2RLL: Timer 2 Reload Register Low Byte

| Bit                              | 7               | 6 | 5 | 4     | 3        | 2 | 1 | 0 |
|----------------------------------|-----------------|---|---|-------|----------|---|---|---|
| Name                             |                 |   |   | TMR2F | RLL[7:0] |   |   |   |
| Туре                             | R/W             |   |   |       |          |   |   |   |
| Reset                            | 0 0 0 0 0 0 0 0 |   |   |       |          |   |   |   |
| SFR Address = 0xCA; SFR Page = 0 |                 |   |   |       |          |   |   |   |

| Bit | Name         | Function                                                    |
|-----|--------------|-------------------------------------------------------------|
| 7:0 | TMR2RLL[7:0] | Timer 2 Reload Register Low Byte.                           |
|     |              | TMR2RLL holds the low byte of the reload value for Timer 2. |

#### SFR Definition 25.11. TMR2RLH: Timer 2 Reload Register High Byte

| Bit               | 7                                               | 6           | 5             | 4              | 3            | 2             | 1    | 0 |
|-------------------|-------------------------------------------------|-------------|---------------|----------------|--------------|---------------|------|---|
| Name TMR2RLH[7:0] |                                                 |             |               |                |              |               |      |   |
| Туре              | e                                               |             |               | R/             | W            |               |      |   |
| Rese              | et 0                                            | 0           | 0             | 0              | 0            | 0             | 0    | 0 |
| SFR A             | Address = 0xCE                                  | 3; SFR Page | e = 0         |                |              |               |      |   |
| Bit               | Name                                            |             |               |                | Function     |               |      |   |
| 7:0               | TMR2RLH[7:0] Timer 2 Reload Register High Byte. |             |               |                |              |               |      |   |
|                   |                                                 | TMR2RL      | H holds the h | high byte of t | he reload va | alue for Time | r 2. |   |

#### SFR Definition 25.12. TMR2L: Timer 2 Low Byte

| Bit   | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-----------------|---|---|---|---|---|---|
| Name  |   | TMR2L[7:0]      |   |   |   |   |   |   |
| Туре  |   | R/W             |   |   |   |   |   |   |
| Reset | 0 | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |

#### SFR Address = 0xCC; SFR Page = 0

| Bit | Name       | Function                                                                                                                                          |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMR2L[7:0] | Timer 2 Low Byte.                                                                                                                                 |
|     |            | In 16-bit mode, the TMR2L register contains the low byte of the 16-bit Timer 2. In 8-<br>bit mode, TMR2L contains the 8-bit low byte timer value. |



#### 26.3.4. Frequency Output Mode

Frequency Output Mode produces a programmable-frequency square wave on the module's associated CEXn pin. The capture/compare module high byte holds the number of PCA clocks to count before the output is toggled. The frequency of the square wave is then defined by Equation 26.1.

$$F_{CEXn} = \frac{F_{PCA}}{2 \times PCA0CPHn}$$

Note: A value of 0x00 in the PCA0CPHn register is equal to 256 for this equation.

#### Equation 26.1. Square Wave Frequency Output

Where  $F_{PCA}$  is the frequency of the clock selected by the CPS2–0 bits in the PCA mode register, PCA0MD. The lower byte of the capture/compare module is compared to the PCA counter low byte; on a match, CEXn is toggled and the offset held in the high byte is added to the matched value in PCA0CPLn. Frequency Output Mode is enabled by setting the ECOMn, TOGn, and PWMn bits in the PCA0CPMn register. Note that the MATn bit should normally be set to 0 in this mode. If the MATn bit is set to 1, the CCFn flag for the channel will be set when the 16-bit PCA0 counter and the 16-bit capture/compare register for the channel are equal.



Figure 26.7. PCA Frequency Output Mode

