Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 29 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x14b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-UFQFN Exposed Pad | | Supplier Device Package | 32-QFN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb10f16e-b-qfn32r | # 3. System Overview #### 3.1 Introduction Figure 3.1. Detailed EFM8LB1 Block Diagram #### Universal Asynchronous Receiver/Transmitter (UART1) UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs. UART1 provides the following features: - · Asynchronous transmissions and receptions - · Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive) - 5, 6, 7, 8, or 9 bit data - · Automatic start and stop generation - · Automatic parity generation and checking - · Single-byte buffer on transmit and receive - · Auto-baud detection - · LIN break and sync field detection - · CTS / RTS hardware flow control #### Serial Peripheral Interface (SPI0) The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disabled to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode. - · Supports 3- or 4-wire master or slave modes - · Supports external clock frequencies up to 12 Mbps in master or slave mode - · Support for all clock phase and polarity modes - 8-bit programmable clock rate (master) - Programmable receive timeout (slave) - · Two byte FIFO on transmit and receive - Can operate in suspend or snooze modes and wake the CPU on reception of a byte - Support for multiple masters on the same data lines #### System Management Bus / I2C (SMB0) The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the $I^2C$ serial bus. The SMBus module includes the following features: - · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds - · Support for master, slave, and multi-master modes - · Hardware synchronization and arbitration for multi-master mode - · Clock low extending (clock stretching) to interface with faster masters - Hardware support for 7-bit slave and general call address recognition - · Firmware support for 10-bit slave address decoding - · Ability to inhibit all slave states - · Programmable data setup/hold times - Transmit and receive FIFOs (one byte) to help increase throughput in faster applications #### I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two byte) to help increase throughput in faster applications - Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO ## 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF ## Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3) The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers. - · Four configurable logic units (CLUs), with direct-pin and internal logic connections - Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations - · Units may be operated synchronously or asynchronously - · May be cascaded together to perform more complicated logic functions - Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels - · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.) - Asynchronous output may be used to wake from low-power states Bootloader Pins for Bootload Communication #### Note: 1. The STK uses these pins for another purpose, so there is a special SMBus bootloader build for the STK only included in *AN945: EFM8 Factory Bootloader User Guide* that uses P1.2 (SDA) and P1.3 (SCL). Table 3.3. Summary of Pins for Bootload Mode Entry | Device Package | Pin for Bootload Mode Entry | |----------------|-----------------------------| | QFN32 | P3.7 / C2D | | QFP32 | P3.7 / C2D | | QFN24 | P3.0 / C2D | | QSOP24 | P3.0 / C2D | # 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise. # 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|----------------|-----|-----|-----------------|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub> | | 2.2 | _ | V <sub>DD</sub> | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 73.5 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 105 | °C | ## Note: - 1. All voltages with respect to GND - 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin. - 3. GPIO levels are undefined whenever VIO is less than 1 V. # 4.1.2 Power Consumption Table 4.2. Power Consumption | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|---------------------|------------------------------------------------------|-----|------|------|------| | Digital Core Supply Current | | | | | | | | Normal Mode-Full speed with code executing from flash | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 72 MHz (HFOSC1) <sup>2</sup> | _ | 12.9 | 15 | mA | | executing from flash | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 4.2 | 5 | mA | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 625 | 1050 | μΑ | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 155 | 575 | μА | | Idle Mode-Core halted with peripherals running | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 72 MHz (HFOSC1) <sup>2</sup> | _ | 9.6 | 11.1 | mA | | erais rummig | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 3.14 | 3.8 | mA | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 520 | 950 | μΑ | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 135 | 550 | μA | | Suspend Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 125 | 545 | μA | | high frequency clocks stopped, Supply monitor off. | | LFO Stopped | _ | 120 | 535 | μA | | Snooze Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 23 | 430 | μA | | high frequency clocks stopped.<br>Regulator in low-power state, Supply monitor off. | | LFO Stopped | _ | 19 | 425 | μΑ | | Stop Mode—Core halted and all clocks stopped,Internal LDO On, Supply monitor off. | I <sub>DD</sub> | | _ | 120 | 535 | μА | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | 2.1 | μА | | Analog Peripheral Supply Curren | ts | | | | 1 | | | High-Frequency Oscillator 0 | I <sub>HFOSC0</sub> | Operating at 24.5 MHz, | _ | 120 | 135 | μA | | | | T <sub>A</sub> = 25 °C | | | | | | High-Frequency Oscillator 1 | I <sub>HFOSC1</sub> | Operating at 72 MHz, | _ | 1285 | 1340 | μΑ | | | | T <sub>A</sub> = 25 °C | | | | | | Low-Frequency Oscillator | I <sub>LFOSC</sub> | Operating at 80 kHz, | _ | 3.7 | 6 | μA | | | | T <sub>A</sub> = 25 °C | | | | | ## 4.1.12 DACs Table 4.12. DACs | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------|-----------------|-----------------|-------------------| | Resolution | N <sub>bits</sub> | | | 12 | | Bits | | Throughput Rate | f <sub>S</sub> | | _ | _ | 200 | ksps | | Integral Nonlinearity | INL | DAC0 and DAC2 | -10 | -1.77 /<br>1.56 | 10 | LSB | | | | DAC1 and DAC3 | -11.5 | -2.73 /<br>1.11 | 11.5 | LSB | | Differential Nonlinearity | DNL | | -1 | _ | 1 | LSB | | Output Noise | VREF = 2.4 V<br>f <sub>S</sub> = 0.1<br>Hz to 300<br>kHz | | _ | 110 | _ | μV <sub>RMS</sub> | | Slew Rate | SLEW | | _ | ±1 | _ | V/µs | | Output Settling Time to 1% Full-<br>scale | t <sub>SETTLE</sub> | V <sub>OUT</sub> change between 25% and 75% Full Scale | _ | 2.6 | 5 | μs | | Power-on Time | t <sub>PWR</sub> | | _ | _ | 10 | μs | | Voltage Reference Range | V <sub>REF</sub> | | 1.15 | _ | V <sub>DD</sub> | V | | Power Supply Rejection Ratio | PSRR | DC, V <sub>OUT</sub> = 50% Full Scale | _ | 78 | _ | dB | | Total Harmonic Distortion | THD | V <sub>OUT</sub> = 10 kHz sine wave, 10% to 90% | 54 | _ | _ | dB | | Offset Error | E <sub>OFF</sub> | VREF = 2.4 V | -8 | 0 | 8 | LSB | | Full-Scale Error | E <sub>FS</sub> | VREF = 2.4 V | -13 | ±5 | 13 | LSB | | External Load Impedance | R <sub>LOAD</sub> | | 2 | _ | _ | kΩ | | External Load Capacitance <sup>1</sup> | C <sub>LOAD</sub> | | _ | _ | 100 | pF | | Load Regulation | | V <sub>OUT</sub> = 50% Full Scale | _ | 100 | 1300 | μV/mA | | | | I <sub>OUT</sub> = -2 to 2 mA | | | | | # Note: 1. No minimum external load capacitance is required. However, under low loading conditions, it is possible for the DAC output to glitch during start-up. If smooth start-up is required, the minimum loading capacitance at the pin should be a minimum of 10 pF. | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 23 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | CMP0P.8 | | | | | | CLU1A.11 | CMP0N.8 | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 24 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | CMP0P.7 | | | | | | CLU1B.10 | CMP0N.7 | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 25 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU10UT | CMP0P.6 | | | | | | CLU0A.12 | CMP0N.6 | | | | | | CLU1A.10 | CMP1P.1 | | | | | | CLU2A.10 | CMP1N.1 | | | | | | CLU3B.12 | | | 26 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU0B.11 | CMP1P.0 | | | | | | CLU1B.9 | CMP1N.0 | | | | | | CLU3A.11 | | | 27 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | | | | | | | CLU0A.11 | | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 28 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | | | | 29 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | | 30 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | 31 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | 32 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Center | GND | Ground | | | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 30 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | 31 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | 32 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | ## 6.3 EFM8LB1x-QFN24 Pin Definitions Figure 6.3. EFM8LB1x-QFN24 Pinout Table 6.3. Pin Definitions for EFM8LB1x-QFN24 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|-------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 12 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 13 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 14 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | | 15 | GND | Ground | | | | | 16 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | | | | | | | CLU1A.11 | | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 17 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | | | | | | | CLU1B.10 | | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 18 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU0A.12 | | | | | | | CLU1A.10 | | | | | | | CLU2A.10 | | | | | | | CLU3B.12 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 19 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU1OUT | CMP1P.1 | | | | | | CLU0B.11 | CMP1N.1 | | | | | | CLU1B.9 | | | | | | | CLU3A.11 | | | 20 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | CMP1P.0 | | | | | | CLU0A.11 | CMP1N.0 | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 21 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | | 22 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | | 23 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 11 | P2.1 | Multifunction I/O | Yes | P2MAT.1 | DAC1 | | | | | | CLU1B.14 | | | | | | | CLU2A.15 | | | | | | | CLU3B.15 | | | 12 | P2.0 | Multifunction I/O | Yes | P2MAT.0 | DAC0 | | | | | | CLU1A.14 | | | | | | | CLU2A.14 | | | | | | | CLU3B.14 | | | 13 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | ADC0.12 | | | | | | CLU0B.15 | CMP1P.6 | | | | | | CLU1B.13 | CMP1N.6 | | | | | | CLU2A.13 | | | 14 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.11 | | | | | | CLU3OUT | CMP1P.5 | | | | | | CLU0A.15 | CMP1N.5 | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | 15 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 16 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 17 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | Dimension Min Typ Max ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. | Dimension | Min | Тур | Max | | | | | | | | | |-----------|------|------|-----|--|--|--|--|--|--|--|--| | aaa | 0.20 | | | | | | | | | | | | bbb | 0.20 | | | | | | | | | | | | ccc | 0.10 | | | | | | | | | | | | ddd | 0.20 | | | | | | | | | | | | theta | 0° | 3.5° | 7° | | | | | | | | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MS-026. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.3 QFP32 Package Marking Figure 8.3. QFP32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-SM-782 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 8. A 2 x 1 array of 0.7 mm x 1.6 mm openings on a 0.9 mm pitch should be used for the center pad. - 9. A No-Clean, Type-3 solder paste is recommended. - 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 9.3 QFN24 Package Marking Figure 9.3. QFN24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # **Table of Contents** | 1. | 1. Feature List | | |----|--------------------------------------------------|--| | 2. | 2. Ordering Information | | | 3. | 3. System Overview | | | | 3.1 Introduction | | | | 3.2 Power | | | | 3.3 I/O | | | | 3.4 Clocking | | | | 3.5 Counters/Timers and PWM | | | | 3.6 Communications and Other Digital Peripherals | | | | 3.7 Analog | | | | 3.8 Reset Sources | | | | 3.9 Debugging | | | | 3.10 Bootloader | | | 1 | 4. Electrical Specifications | | | 4. | 4.1 Electrical Characteristics | | | | 4.1 Recommended Operating Conditions | | | | 4.1.2 Power Consumption | | | | 4.1.3 Reset and Supply Monitor | | | | 4.1.4 Flash Memory | | | | 4.1.5 Power Management Timing | | | | 4.1.7 External Clock Input | | | | 4.1.8 Crystal Oscillator | | | | 4.1.9 ADC | | | | 4.1.10 Voltage Reference | | | | 4.1.12 DACs | | | | 4.1.13 Comparators | | | | 4.1.14 Configurable Logic | | | | 4.1.15 Port I/O | | | | 4.2 Thermal Conditions | | | | 4.3 Absolute Maximum Ratings | | | | · · | | | 5. | 5. Typical Connection Diagrams | | | | 5.1 Power | | | | 5.2 Debug | | | | 5.3 Other Connections | | | 6. | 6. Pin Definitions | | | | 6.1 EFM8LB1x-QFN32 Pin Definitions | | | | 6.2 EFM8LB1x-QFP32 Pin Definitions . | | | | | | | | | | | | | | | | | | | | | | .38 | |----|----------------------------------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----| | | 6.3 EFM8LB1x-QFN24 Pin Definitions . | | | | | | | | | | | | | | | | | | | | | | .43 | | | 6.4 EFM8LB1x-QSOP24 Pin Definitions | | | | | | | | | | | | | | | | | | | | | | .48 | | 7. | QFN32 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 53 | | | 7.1 QFN32 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | .53 | | | 7.2 QFN32 PCB Land Pattern | | | - | | | | | | | | | | | | | | | | | | | .55 | | | 7.3 QFN32 Package Marking | | | | | | | | | | | | | | | | | | | | | | .56 | | 8. | QFP32 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 57 | | | 8.1 QFP32 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | .57 | | | 8.2 QFP32 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | .59 | | | 8.3 QFP32 Package Marking | | | | | | | | | | | | | | | | | | | | | | .60 | | 9. | QFN24 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 61 | | - | 9.1 QFN24 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | | | | 9.2 QFN24 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | | | | 9.3 QFN24 Package Marking | | | | | | | | | | | | | | | | | | | | | | | | 10 | . QSOP24 Package Specifications . | | | | | | | | | | | | | | | | | | | | | | | | | 10.1 QSOP24 Package Dimensions . | | | | | | | | | | | | | | | | | | | | | | | | | 10.2 QSOP24 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | | | | 10.3 QSOP24 Package Marking | | | | | | | | | | | | | | | | | | | | | | | | 11 | . Revision History | | | | | | | | | | | | | | | | | | | | | | | | • | 11.1 Revision 1.01 | | | | | | | | | | | | | | | | | | | | | | | | | 11.2 Revision 1.0 | | | | | | | | | | | | | | | | | | | | | | | | | 11.3 Revision 0.5 | | | | | | | | | | | | | | | | | | | | | | | | | 11.4 Revision 0.4 | | | | | | | | | | | | | | | | | | | | | | | | | 11.5 Revision 0.3 | | | | | | | | | | | | | | | | | | | | | | | | | 11.6 Revision 0.1 | | | | | | | | | | | | | | | | | | | | | | | | | 11.0 1.0 1.0 1.0 1.1 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | .55 | 70