Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 20 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 12x14b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 24-VFQFN Exposed Pad | | Supplier Device Package | 24-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb10f16es0-b-qfn24 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 1. Feature List The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below. - · Core: - Pipelined CIP-51 Core - · Fully compatible with standard 8051 instruction set - · 70% of instructions execute in 1-2 clock cycles - · 72 MHz maximum operating frequency - · Memory: - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM) - · Power: - · Internal LDO regulator for CPU core voltage - · Power-on reset circuit and brownout detectors - I/O: Up to 29 total multifunction I/O pins: - · Up to 25 pins 5 V tolerant under bias - · Selectable state retention through reset events - · Flexible peripheral crossbar for peripheral routing - 5 mA source, 12.5 mA sink allows direct drive of LEDs - · Clock Sources: - Internal 72 MHz oscillator with accuracy of ±2% - Internal 24.5 MHz oscillator with ±2% accuracy - Internal 80 kHz low-frequency oscillator - · External CMOS clock option - External crystal/RC oscillator (up to 25 MHz) - · Analog: - 14/12/10-Bit Analog-to-Digital Converter (ADC) - Internal calibrated temperature sensor (±3 °C) - 4 x 12-Bit Digital-to-Analog Converters (DAC) - 2 x Low-current analog comparators with adjustable reference - · Communications and Digital Peripherals: - 2 x UART, up to 3 Mbaud - SPI™ Master / Slave, up to 12 Mbps - SMBus™/I2C™ Master / Slave, up to 400 kbps - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries - · 4 Configurable Logic Units - · Timers/Counters and PWM: - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes - · 6 x 16-bit general-purpose timers - Independent watchdog timer, clocked from the low frequency oscillator - · On-Chip, Non-Intrusive Debugging - · Full memory and register inspection - · Four hardware breakpoints, single-stepping - · Pre-programmed UART or SMBus bootloader With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant. ## 3. System Overview ### 3.1 Introduction Figure 3.1. Detailed EFM8LB1 Block Diagram #### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 24.5 MHz oscillator divided by 8. The clock control system offers the following features: - Provides clock to core and peripherals. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 72 MHz internal oscillator (HFOSC1), accurate to ±2% over supply and temperature corners. - 80 kHz low-frequency oscillator (LFOSC0). - · External RC, CMOS, and high-frequency crystal clock options (EXTCLK). - · Clock divider with eight settings for flexible clock scaling: - Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. - · HFOSC0 and HFOSC1 include 1.5x pre-scalers for further flexibility. #### 3.5 Counters/Timers and PWM ### **Programmable Counter Array (PCA0)** The programmable counter array (PCA) provides multiple channels of enhanced timer and PWM functionality while requiring less CPU intervention than standard counter/timers. The PCA consists of a dedicated 16-bit counter/timer and one 16-bit capture/compare module for each channel. The counter/timer is driven by a programmable timebase that has flexible external and internal clocking options. Each capture/compare module may be configured to operate independently in one of five modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, or Pulse-Width Modulated (PWM) Output. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the crossbar to port I/O when enabled. - · 16-bit time base - · Programmable clock divisor and clock source selection - Up to six independently-configurable channels - 8, 9, 10, 11 and 16-bit PWM modes (center or edge-aligned operation) - · Output polarity control - · Frequency output mode - · Capture on rising, falling or any edge - · Compare function for arbitrary waveform generation - · Software timer (internal compare) mode - · Can accept hardware "kill" signal from comparator 0 or comparator 1 #### 3.7 Analog #### 14/12/10-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 14-, 12-, and 10-bit modes, integrated track-and hold and a program-mable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - · Up to 20 external inputs - Single-ended 14-bit, 12-bit and 10-bit modes - Supports an output update rate of up to 1 Msps in 12-bit mode - Channel sequencer logic with direct-to-XDATA output transfers - · Operation in a low power mode at lower conversion speeds - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources - · Output data window comparator allows automatic range checking - · Support for output data accumulation - · Conversion complete and window compare interrupts supported - Flexible output data formatting - Includes a fully-internal fast-settling 1.65 V reference and an on-chip precision 2.4 / 1.2 V reference, with support for using the supply as the reference, an external reference and signal ground - · Integrated factory-calibrated temperature sensor ### 12-Bit Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3) The DAC modules are 12-bit Digital-to-Analog Converters with the capability to synchronize multiple outputs together. The DACs are fully configurable under software control. The voltage reference for the DACs is selectable between internal and external reference sources. - · Voltage output with 12-bit performance - Hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources - · Outputs may be configured to persist through reset and maintain output state to avoid system disruption - · Multiple DAC outputs can be synchronized together - DAC pairs (DAC0 and 1 or DAC2 and 3) support complementary output waveform generation - · Outputs may be switched between two levels according to state of configurable logic / PWM input trigger - · Flexible input data formatting - Supports references from internal supply, on-chip precision reference, or external VREF pin #### Low Current Comparators (CMP0, CMP1) An analog comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator includes the following features: - Up to 10 (CMP0) or 9 (CMP1) external positive inputs - Up to 10 (CMP0) or 9 (CMP1) external negative inputs - · Additional input options: - Internal connection to LDO output - · Direct connection to GND - · Direct connection to VDD - · Dedicated 6-bit reference DAC - · Synchronous and asynchronous outputs can be routed to pins via crossbar - Programmable hysteresis between 0 and ±20 mV - · Programmable response time - · Interrupts generated on rising, falling, or both edges - · PWM output kill feature # 4. Electrical Specifications ### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise. ### 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|----------------|-----|-----|-----------------|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub> | | 2.2 | _ | V <sub>DD</sub> | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 73.5 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 105 | °C | - 1. All voltages with respect to GND - 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin. - 3. GPIO levels are undefined whenever VIO is less than 1 V. ### 4.1.3 Reset and Supply Monitor Table 4.3. Reset and Supply Monitor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|-------|------|------| | VDD Supply Monitor Threshold | $V_{VDDM}$ | | 1.95 | 2.05 | 2.15 | V | | Power-On Reset (POR) Threshold | V <sub>POR</sub> | Rising Voltage on VDD | _ | 1.4 | _ | V | | | | Falling Voltage on VDD | 0.75 | _ | 1.36 | V | | VDD Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> > 2.2 V | 10 | _ | _ | μs | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> > V <sub>POR</sub> | 3 | 10 | 31 | ms | | Reset Delay from non-POR source | t <sub>RST</sub> | Time between release of reset source and code execution | _ | 50 | _ | μs | | RST Low Time to Generate Reset | t <sub>RSTL</sub> | | 15 | _ | _ | μs | | Missing Clock Detector Response Time (final rising edge to reset) | t <sub>MCD</sub> | F <sub>SYSCLK</sub> >1 MHz | _ | 0.625 | 1.2 | ms | | Missing Clock Detector Trigger Frequency | F <sub>MCD</sub> | | _ | 7.5 | 13.5 | kHz | | VDD Supply Monitor Turn-On Time | t <sub>MON</sub> | | _ | 2 | _ | μs | ### 4.1.4 Flash Memory Table 4.4. Flash Memory | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------------------------------|--------------------|--------------------------------|-----|------|-----|--------| | Write Time <sup>1</sup> , <sup>2</sup> | t <sub>WRITE</sub> | One Byte, | 19 | 20 | 21 | μs | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | Erase Time <sup>1</sup> , <sup>2</sup> | t <sub>ERASE</sub> | One Page, | 5.2 | 5.35 | 5.5 | ms | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | V <sub>DD</sub> Voltage During Programming <sup>3</sup> | V <sub>PROG</sub> | | 2.2 | _ | 3.6 | V | | Endurance (Write/Erase Cycles) | N <sub>WE</sub> | | 20k | 100k | _ | Cycles | | CRC Calculation Time | t <sub>CRC</sub> | One 256-Byte Block | _ | 5.5 | _ | μs | | | | SYSCLK = 48 MHz | | | | | - 1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles. - 2. The internal High-Frequency Oscillator 0 has a programmable output frequency, which is factory programmed to 24.5 MHz. If user firmware adjusts the oscillator speed, it must be between 22 and 25 MHz during any flash write or erase operation. It is recommended to write the HFO0CAL register back to its reset value when writing or erasing flash. - 3. Flash can be safely programmed at any voltage above the supply monitor threshold (V<sub>VDDM</sub>). - 4. Data Retention Information is published in the Quarterly Quality and Reliability Report. # 4.1.7 External Clock Input Table 4.7. External Clock Input | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------|----------------|-----|-----|-----|------| | External Input CMOS Clock | f <sub>CMOS</sub> | | 0 | _ | 50 | MHz | | Frequency (at EXTCLK pin) | | | | | | | | External Input CMOS Clock High Time | t <sub>CMOSH</sub> | | 9 | _ | _ | ns | | External Input CMOS Clock Low Time | t <sub>CMOSL</sub> | | 9 | _ | _ | ns | # 4.1.8 Crystal Oscillator Table 4.8. Crystal Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|-------------------|----------------|------|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | | 0.02 | _ | 25 | MHz | | Crystal Drive Current | I <sub>XTAL</sub> | XFCN = 0 | _ | 0.5 | _ | μΑ | | | | XFCN = 1 | _ | 1.5 | _ | μΑ | | | | XFCN = 2 | _ | 4.8 | _ | μΑ | | | | XFCN = 3 | _ | 14 | _ | μA | | | | XFCN = 4 | _ | 40 | _ | μΑ | | | | XFCN = 5 | _ | 120 | _ | μΑ | | | | XFCN = 6 | _ | 550 | _ | μΑ | | | | XFCN = 7 | _ | 2.6 | _ | mA | # 4.1.9 ADC Table 4.9. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |----------------------------------|-------------------|------------------------|--------------------|------|----------------------------|------|--| | Resolution | N <sub>bits</sub> | 14 Bit Mode | | 14 | | Bits | | | | | 12 Bit Mode | | 12 | | | | | | | 10 Bit Mode | | 10 | | Bits | | | Throughput Rate | f <sub>S</sub> | 14 Bit Mode | _ | _ | 900 | ksps | | | (High Speed Mode) | | 12 Bit Mode | _ | _ | 1 | Msps | | | | | 10 Bit Mode | _ | _ | 1.125 | Msps | | | Throughput Rate | $f_S$ | 14 Bit Mode | _ | _ | 320 | ksps | | | (Low Power Mode) | | 12 Bit Mode | _ | _ | 340 | ksps | | | | | 10 Bit Mode | _ | _ | 360 | ksps | | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 217.8 <sup>1</sup> | _ | _ | ns | | | | | Low Power Mode | 450 | _ | _ | ns | | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode | _ | _ | 18.36 | MHz | | | | | Low Power Mode | _ | _ | 12.25 | MHz | | | Conversion Time <sup>2</sup> | t <sub>CNV</sub> | 14-Bit Conversion, | | 0.81 | | μs | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | | | | | | | | 12-Bit Conversion, | | 0.7 | | μs | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | | | | | | | | 10-Bit Conversion, | | 0.59 | | μs | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5.2 | _ | pF | | | | | Gain = 0.75 | _ | 3.9 | _ | pF | | | | | Gain = 0.5 | _ | 2.6 | _ | pF | | | | | Gain = 0.25 | _ | 1.3 | _ | pF | | | Input Pin Capacitance | C <sub>IN</sub> | High Quality Input | _ | 20 | _ | pF | | | | | Normal Input | _ | 20 | _ | pF | | | Input Mux Impedance | R <sub>MUX</sub> | High Quality Input | _ | 330 | _ | Ω | | | | | Normal Input | _ | 550 | _ | Ω | | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>IO</sub> | V | | | Input Voltage Range <sup>3</sup> | V <sub>IN</sub> | | 0 | _ | V <sub>REF</sub> /<br>Gain | V | | ### 4.1.11 Temperature Sensor **Table 4.11. Temperature Sensor** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|------------------|-----------------------|------|-----------------|-----|-------| | Uncalibrated Offset | V <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 751 | _ | mV | | Uncalibrated Offset Error <sup>1</sup> | E <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 19 | _ | mV | | Slope | М | | _ | 2.82 | _ | mV/°C | | Slope Error <sup>1</sup> | E <sub>M</sub> | | _ | 29 | _ | μV/°C | | Linearity | LIN | T = 0 °C to 70 °C | _ | -0.1 to<br>0.15 | _ | °C | | | | T = -20 °C to 85 °C | _ | -0.2 to<br>0.35 | _ | °C | | | | T = -40 °C to 105 °C | _ | -0.4 to 0.8 | _ | °C | | Turn-on Time | t <sub>ON</sub> | | _ | 3.5 | _ | μs | | Temp Sensor Error Using Typical | E <sub>TOT</sub> | T = 0 °C to 70 °C | -2.6 | _ | 1.8 | °C | | Slope and Factory-Calibrated Off-<br>set <sup>2, 3</sup> | | T = -20 °C to 85 °C | -2.9 | _ | 2.7 | °C | | | | T = -40 °C to 105 °C | -3.2 | _ | 4.2 | °C | - 1. Represents one standard deviation from the mean. - 2. The factory-calibrated offset value is stored in the read-only area of flash in locations 0xFFD4 (low byte) and 0xFFD5 (high byte). The 14-bit result represents the output of the ADC when sampling the temp sensor using the 1.65 V internal voltage reference. - 3. The temp sensor error includes the offset calibration error, slope error, and linearity error. The values are based upon characterization and are not tested across temperature in production. The values represent three standard deviations above and below the mean. Additional information on achieving high measurement accuracy is available in AN929: Accurate Temperature Sensing with the EFM8 Laser Bee MCU Family. # 4.1.13 Comparators Table 4.13. Comparators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|---------------------|----------------------|----------|------|-----|------| | Response Time, CPMD = 00 | t <sub>RESP0</sub> | +100 mV Differential | _ | 100 | _ | ns | | (Highest Speed) | | -100 mV Differential | _ | 150 | _ | ns | | Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential | _ | 1.5 | _ | μs | | est Power) | | -100 mV Differential | _ | 3.5 | _ | μs | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYP = 01 | _ | 8 | _ | mV | | | | CPHYP = 10 | _ | 16 | _ | mV | | | | CPHYP = 11 | _ | 32 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYN = 01 | _ | -8 | _ | mV | | | | CPHYN = 10 | _ | -16 | _ | mV | | | | CPHYN = 11 | _ | -32 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYP = 01 | _ | 6 | _ | mV | | | | CPHYP = 10 | _ | 12 | _ | mV | | | | CPHYP = 11 | _ | 24 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYN = 01 | _ | -6 | _ | mV | | | | CPHYN = 10 | _ | -12 | _ | mV | | | | CPHYN = 11 | _ | -24 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.7 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYP = 01 | _ | 4.5 | _ | mV | | | | CPHYP = 10 | _ | 9 | _ | mV | | | | CPHYP = 11 | _ | 18 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.6 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYN = 01 | _ | -4.5 | _ | mV | | | | CPHYN = 10 | _ | -9 | _ | mV | | | | CPHYN = 11 | _ | -18 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | <u> </u> | 1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYP = 01 | _ | 4 | _ | mV | | | | CPHYP = 10 | _ | 8 | _ | mV | | | | CPHYP = 11 | <u> </u> | 16 | _ | mV | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|------------------------|-------|------|-----------------------|------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>IO</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Internal Reference DAC Resolution | N <sub>bits</sub> | | | 6 | , | bits | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/° | # 4.1.14 Configurable Logic Table 4.14. Configurable Logic | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|------------------|------------------------------|-----|-----|-------|------| | Propagation Delay | t <sub>DLY</sub> | Through single CLU | _ | _ | 35.3 | ns | | | | Using an external pin | | | | | | | | Through single CLU | _ | 3 | _ | ns | | | | Using an internal connection | | | | | | Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded | _ | _ | 73.5 | MHz | | | | 3 or 4 CLUs Cascaded | _ | _ | 36.75 | MHz | ### 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. Table 4.19. Absolute Maximum Ratings | Parameter | Symbol | Test Condition | Min | Max | Unit | |----------------------------------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | V <sub>DD</sub> | | GND-0.3 | 4.2 | V | | Voltage on VIO <sup>2</sup> | V <sub>IO</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Voltage on I/O pins or RSTb, excluding P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub> | V <sub>IO</sub> > 3.3 V | GND-0.3 | 5.8 | V | | | | V <sub>IO</sub> < 3.3 V | GND-0.3 | V <sub>IO</sub> +2.5 | V | | Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 400 | mA | | Total Current Sourced out of Ground Pin | I <sub>GND</sub> | | 400 | _ | mA | | Current Sourced or Sunk by any I/O Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | T <sub>A</sub> = -40 °C to 105 °C | -40 | 130 | °C | <sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>2.</sup> In certain package configurations, the VIO and VDD supplies are bonded to the same pin. | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 23 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | CMP0P.8 | | | | | | CLU1A.11 | CMP0N.8 | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 24 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | CMP0P.7 | | | | | | CLU1B.10 | CMP0N.7 | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 25 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU10UT | CMP0P.6 | | | | | | CLU0A.12 | CMP0N.6 | | | | | | CLU1A.10 | CMP1P.1 | | | | | | CLU2A.10 | CMP1N.1 | | | | | | CLU3B.12 | | | 26 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU0B.11 | CMP1P.0 | | | | | | CLU1B.9 | CMP1N.0 | | | | | | CLU3A.11 | | | 27 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | | | | | | | CLU0A.11 | | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 28 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | Figure 6.2. EFM8LB1x-QFP32 Pinout Table 6.2. Pin Definitions for EFM8LB1x-QFP32 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|------------------------|---------------------|------------------------------|------------------| | 1 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 2 | GND | Ground | | | | | 3 | VIO | I/O Supply Power Input | | | | | 4 | VDD | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 25 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU1OUT | CMP0P.6 | | | | | | CLU0A.12 | CMP0N.6 | | | | | | CLU1A.10 | CMP1P.1 | | | | | | CLU2A.10 | CMP1N.1 | | | | | | CLU3B.12 | | | 26 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU0B.11 | CMP1P.0 | | | | | | CLU1B.9 | CMP1N.0 | | | | | | CLU3A.11 | | | 27 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | | | | | | | CLU0A.11 | | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 28 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | | 29 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | # 7. QFN32 Package Specifications ### 7.1 QFN32 Package Dimensions Figure 7.1. QFN32 Package Drawing Table 7.1. QFN32 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|------|-----------|------|--| | A | 0.45 | 0.50 | 0.55 | | | A1 | 0.00 | 0.035 | 0.05 | | | b | 0.15 | 0.20 | 0.25 | | | D | | 4.00 BSC. | | | | D2 | 2.80 | 2.90 | 3.00 | | | е | | 0.40 BSC. | | | | Е | | 4.00 BSC. | | | | E2 | 2.80 | 2.90 | 3.00 | | | L | 0.20 | 0.30 | 0.40 | | | aaa | _ | _ | 0.10 | | | bbb | _ | _ | 0.10 | | | ссс | _ | _ | 0.08 | | | ddd | _ | _ | 0.10 | | | eee | _ | _ | 0.10 | | | 999 | _ | _ | 0.05 | | ### 8.3 QFP32 Package Marking Figure 8.3. QFP32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). ### 9.2 QFN24 PCB Land Pattern Figure 9.2. QFN24 PCB Land Pattern Drawing Table 9.2. QFN24 PCB Land Pattern Dimensions | Dimension | Min | Max | | | |-----------|-----------|------|--|--| | C1 | 3. | 3.00 | | | | C2 | 3. | 00 | | | | е | 0.4 | REF | | | | X1 | 0. | 0.20 | | | | X2 | 1.80 | | | | | Y1 | 0.80 | | | | | Y2 | 1.80 | | | | | Y3 | 0.4 | | | | | f | 2.50 REF | | | | | С | 0.25 0.35 | | | | # 10. QSOP24 Package Specifications ### 10.1 QSOP24 Package Dimensions Figure 10.1. QSOP24 Package Drawing Table 10.1. QSOP24 Package Dimensions | Dimension | Min | Тур | Max | |-----------|-------------|-----|------| | Α | _ | _ | 1.75 | | A1 | 0.10 | _ | 0.25 | | b | 0.20 | _ | 0.30 | | С | 0.10 | _ | 0.25 | | D | 8.65 BSC | | | | Е | 6.00 BSC | | | | E1 | 3.90 BSC | | | | е | 0.635 BSC | | | | L | 0.40 — 1.27 | | | | theta | 0° | _ | 8° | | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | 0.18 | | | ccc | | 0.10 | | | ddd | | 0.10 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.