# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                             |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 72MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 29                                                                      |
| Program Memory Size        | 16KB (16K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | ·                                                                       |
| RAM Size                   | 1.25K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                             |
| Data Converters            | A/D 20x14b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-UFQFN Exposed Pad                                                    |
| Supplier Device Package    | 32-QFN (4x4)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f16e-b-qfn32r |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3. System Overview

## 3.1 Introduction



Figure 3.1. Detailed EFM8LB1 Block Diagram

## Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- 13-bit counter/timer mode
- 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features:

- · Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8
- · LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- LFOSC0 capture
- Comparator 0 capture
- Configurable Logic output capture

## Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- · Programmable timeout interval
- · Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

### 3.6 Communications and Other Digital Peripherals

### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- · Asynchronous transmissions and receptions.
- · Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- Automatic start and stop generation.
- · Single-byte FIFO on transmit and receive.

## 3.7 Analog

## 14/12/10-Bit Analog-to-Digital Converter (ADC0)

The ADC is a successive-approximation-register (SAR) ADC with 14-, 12-, and 10-bit modes, integrated track-and hold and a programmable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources.

- Up to 20 external inputs
- · Single-ended 14-bit, 12-bit and 10-bit modes
- Supports an output update rate of up to 1 Msps in 12-bit mode
- Channel sequencer logic with direct-to-XDATA output transfers
- Operation in a low power mode at lower conversion speeds
- Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources
- Output data window comparator allows automatic range checking
- Support for output data accumulation
- Conversion complete and window compare interrupts supported
- Flexible output data formatting
- Includes a fully-internal fast-settling 1.65 V reference and an on-chip precision 2.4 / 1.2 V reference, with support for using the supply as the reference, an external reference and signal ground
- Integrated factory-calibrated temperature sensor

## 12-Bit Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3)

The DAC modules are 12-bit Digital-to-Analog Converters with the capability to synchronize multiple outputs together. The DACs are fully configurable under software control. The voltage reference for the DACs is selectable between internal and external reference sources.

- Voltage output with 12-bit performance
- · Hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources
- Outputs may be configured to persist through reset and maintain output state to avoid system disruption
- Multiple DAC outputs can be synchronized together
- · DAC pairs (DAC0 and 1 or DAC2 and 3) support complementary output waveform generation
- · Outputs may be switched between two levels according to state of configurable logic / PWM input trigger
- Flexible input data formatting
- · Supports references from internal supply, on-chip precision reference, or external VREF pin

## Low Current Comparators (CMP0, CMP1)

An analog comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application.

The comparator includes the following features:

- · Up to 10 (CMP0) or 9 (CMP1) external positive inputs
- Up to 10 (CMP0) or 9 (CMP1) external negative inputs
- Additional input options:
  - Internal connection to LDO output
  - Direct connection to GND
  - Direct connection to VDD
  - Dedicated 6-bit reference DAC
- Synchronous and asynchronous outputs can be routed to pins via crossbar
- Programmable hysteresis between 0 and ±20 mV
- Programmable response time
- Interrupts generated on rising, falling, or both edges
- PWM output kill feature

### 3.8 Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- · External port pins are forced to a known state.
- · Interrupts and timers are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000.

Reset sources on the device include the following:

- Power-on reset
- External reset pin
- Comparator reset
- · Software-triggered reset
- Supply monitor reset (monitors VDD supply)
- · Watchdog timer reset
- · Missing clock detector reset
- · Flash error reset

## 3.9 Debugging

The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol.

## 4.1.5 Power Management Timing

## Table 4.5. Power Management Timing

| Parameter                 | Symbol               | Test Condition  | Min | Тур | Max | Units   |
|---------------------------|----------------------|-----------------|-----|-----|-----|---------|
| Idle Mode Wake-up Time    | t <sub>IDLEWK</sub>  |                 | 2   | _   | 3   | SYSCLKs |
| Suspend Mode Wake-up Time | t <sub>SUS-</sub>    | SYSCLK = HFOSC0 | _   | 170 | _   | ns      |
|                           | PENDWK               | CLKDIV = 0x00   |     |     |     |         |
| Snooze Mode Wake-up Time  | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | _   | 12  | _   | μs      |
|                           |                      | CLKDIV = 0x00   |     |     |     |         |

## 4.1.6 Internal Oscillators

## Table 4.6. Internal Oscillators

| Parameter                    | Symbol                    | Test Condition                    | Min  | Тур  | Мах  | Unit   |
|------------------------------|---------------------------|-----------------------------------|------|------|------|--------|
| High Frequency Oscillator 0  | (24.5 MHz)                |                                   |      |      |      |        |
| Oscillator Frequency         | f <sub>HFOSC0</sub>       | Full Temperature and Supply Range | 24   | 24.5 | 25   | MHz    |
| Power Supply Sensitivity     | PSS <sub>HFOS</sub><br>C0 | T <sub>A</sub> = 25 °C            | -    | 0.5  | _    | %/V    |
| Temperature Sensitivity      | TS <sub>HFOSC0</sub>      | V <sub>DD</sub> = 3.0 V           | _    | 40   | _    | ppm/°C |
| High Frequency Oscillator 1  | (72 MHz)                  |                                   |      |      |      | 1      |
| Oscillator Frequency         | f <sub>HFOSC1</sub>       | Full Temperature and Supply Range | 70.5 | 72   | 73.5 | MHz    |
| Power Supply Sensitivity     | PSS <sub>HFOS</sub><br>C1 | T <sub>A</sub> = 25 °C            | _    | 300  |      | ppm/V  |
| Temperature Sensitivity      | TS <sub>HFOSC1</sub>      | V <sub>DD</sub> = 3.0 V           | _    | 103  | _    | ppm/°C |
| Low Frequency Oscillator (80 | ) kHz)                    |                                   |      |      | 1    | 1      |
| Oscillator Frequency         | f <sub>LFOSC</sub>        | Full Temperature and Supply Range | 75   | 80   | 85   | kHz    |
| Power Supply Sensitivity     | PSS <sub>LFOSC</sub>      | T <sub>A</sub> = 25 °C            |      | 0.05 | _    | %/V    |
| Temperature Sensitivity      | TS <sub>LFOSC</sub>       | V <sub>DD</sub> = 3.0 V           | _    | 65   |      | ppm/°C |

## Table 4.9. ADC

| Parameter                        | Symbol            | Test Condition         | Min                | Тур  | Max                        | Unit |
|----------------------------------|-------------------|------------------------|--------------------|------|----------------------------|------|
| Resolution                       | N <sub>bits</sub> | 14 Bit Mode            |                    | 14   |                            |      |
|                                  |                   | 12 Bit Mode            |                    | 12   |                            |      |
|                                  |                   | 10 Bit Mode            |                    | 10   |                            | Bits |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  |      | 900                        | ksps |
| (High Speed Mode)                |                   | 12 Bit Mode            | _                  |      | 1                          | Msps |
|                                  |                   | 10 Bit Mode            |                    |      | 1.125                      | Msps |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  |      | 320                        | ksps |
| (Low Power Mode)                 |                   | 12 Bit Mode            | _                  |      | 340                        | ksps |
|                                  |                   | 10 Bit Mode            | _                  |      | 360                        | ksps |
| Tracking Time                    | t <sub>TRK</sub>  | High Speed Mode        | 217.8 <sup>1</sup> | _    | _                          | ns   |
|                                  |                   | Low Power Mode         | 450                |      | _                          | ns   |
| Power-On Time                    | t <sub>PWR</sub>  |                        | 1.2                |      | _                          | μs   |
| SAR Clock Frequency              | f <sub>SAR</sub>  | High Speed Mode        | _                  |      | 18.36                      | MHz  |
|                                  |                   | Low Power Mode         | _                  |      | 12.25                      | MHz  |
| Conversion Time <sup>2</sup>     | t <sub>CNV</sub>  | 14-Bit Conversion,     |                    | 0.81 |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,     |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |      |                            |      |
|                                  |                   | 12-Bit Conversion,     |                    | 0.7  |                            |      |
|                                  |                   | SAR Clock =18 MHz,     |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |      |                            |      |
|                                  |                   | 10-Bit Conversion,     |                    | 0.59 |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,     |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |      |                            |      |
| Sample/Hold Capacitor            | C <sub>SAR</sub>  | Gain = 1               | _                  | 5.2  | _                          | pF   |
|                                  |                   | Gain = 0.75            |                    | 3.9  | _                          | pF   |
|                                  |                   | Gain = 0.5             | _                  | 2.6  | _                          | pF   |
|                                  |                   | Gain = 0.25            | _                  | 1.3  | _                          | pF   |
| Input Pin Capacitance            | C <sub>IN</sub>   | High Quality Input     |                    | 20   | _                          | pF   |
|                                  |                   | Normal Input           | _                  | 20   | _                          | pF   |
| Input Mux Impedance              | R <sub>MUX</sub>  | High Quality Input     | _                  | 330  | _                          | Ω    |
|                                  |                   | Normal Input           | _                  | 550  | _                          | Ω    |
| Voltage Reference Range          | V <sub>REF</sub>  |                        | 1                  |      | V <sub>IO</sub>            | V    |
| Input Voltage Range <sup>3</sup> | V <sub>IN</sub>   |                        | 0                  |      | V <sub>REF</sub> /<br>Gain | V    |

## 4.1.16 SMBus

| Parameter                                       | Symbol               | Test Condition | Min             | Тур | Мах              | Unit |
|-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------|
| Standard Mode (100 kHz Class)                   |                      |                |                 |     |                  |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | —   | 70 <sup>2</sup>  | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 70 <sup>2</sup>  | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 9.4             | _   | -                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 4.7             | —   | -                | μs   |
| Repeated START Condition Setup<br>Time          | t <sub>SU:STA</sub>  |                | 9.4             | _   | _                | μs   |
| STOP Condition Setup Time                       | t <sub>su:sтo</sub>  |                | 9.4             |     | _                | μs   |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | _                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 4.7             | —   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 4.7             |     | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 9.4             | _   | 50 <sup>3</sup>  | μs   |
| Fast Mode (400 kHz Class)                       |                      |                |                 |     |                  |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | —   | 256 <sup>2</sup> | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 256 <sup>2</sup> | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 2.6             | —   | -                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 1.3             | _   | -                | μs   |
| Repeated START Condition Setup<br>Time          | t <sub>SU:STA</sub>  |                | 2.6             | _   | -                | μs   |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 2.6             | _   | -                | μs   |
| Data Hold Time                                  | thd:dat              |                | 0               | _   | -                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 1.3             | _   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 1.3             | _   | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 2.6             | _   | 50 <sup>3</sup>  | μs   |

## Table 4.16. SMBus Peripheral Timing Performance (Master Mode)

#### Note:

1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification.

2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications.

3. SMBus has a maximum requirement of 50 µs for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 µs. I2C can support periods longer than 50 µs.

| Parameter                                       | Symbol              | Clocks               |
|-------------------------------------------------|---------------------|----------------------|
| SMBus Operating Frequency                       | f <sub>SMB</sub>    | f <sub>CSO</sub> / 3 |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>    | 2 / f <sub>CSO</sub> |
| Hold Time After (Repeated) START Condition      | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub> | 2 / f <sub>CSO</sub> |
| Clock Low Period                                | t <sub>LOW</sub>    | 1 / f <sub>CSO</sub> |
| Clock High Period                               | t <sub>HIGH</sub>   | 2 / f <sub>CSO</sub> |

## Table 4.17. SMBus Peripheral Timing Formulas (Master Mode)



Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode)

### 4.2 Thermal Conditions

## Table 4.18. Thermal Conditions

| Parameter          | Symbol          | Test Condition  | Min | Тур | Max | Unit |
|--------------------|-----------------|-----------------|-----|-----|-----|------|
| Thermal Resistance | θ <sub>JA</sub> | QFN24 Packages  | _   | 30  | —   | °C/W |
|                    |                 | QFN32 Packages  | —   | 26  | _   | °C/W |
|                    |                 | QFP32 Packages  | —   | 80  | _   | °C/W |
|                    |                 | QSOP24 Packages | _   | 65  | —   | °C/W |
| Note:              |                 |                 |     |     |     |      |

1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad.

## 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.2. Debug Connection Diagram

### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN203: "8-bit MCU Printed Circuit Board Design Notes" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes).

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 29            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |
|               |          |                   |                     | CLU3B.10                        |                  |
| 30            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.9                         |                  |
|               |          |                   |                     | CLU3A.9                         |                  |
| 31            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| 32            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |
| Center        | GND      | Ground            |                     |                                 |                  |

| Pin<br>Number | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|---------------------|---------------------|---------------------------------|------------------|
| 6             | P3.7 /   | Multifunction I/O / |                     |                                 |                  |
|               | C2D      | C2 Debug Data       |                     |                                 |                  |
| 7             | P3.3     | Multifunction I/O   |                     |                                 | DAC3             |
| 8             | P3.2     | Multifunction I/O   |                     |                                 | DAC2             |
| 9             | P3.1     | Multifunction I/O   |                     |                                 | DAC1             |
| 10            | P3.0     | Multifunction I/O   |                     |                                 | DAC0             |
| 11            | P2.6     | Multifunction I/O   |                     |                                 | ADC0.19          |
|               |          |                     |                     |                                 | CMP1P.8          |
|               |          |                     |                     |                                 | CMP1N.8          |
| 12            | P2.5     | Multifunction I/O   |                     | CLU3OUT                         | ADC0.18          |
|               |          |                     |                     |                                 | CMP1P.7          |
|               |          |                     |                     |                                 | CMP1N.7          |
| 13            | P2.4     | Multifunction I/O   |                     |                                 | ADC0.17          |
|               |          |                     |                     |                                 | CMP1P.6          |
|               |          |                     |                     |                                 | CMP1N.6          |
| 14            | P2.3     | Multifunction I/O   | Yes                 | P2MAT.3                         | ADC0.16          |
|               |          |                     |                     | CLU1B.15                        | CMP1P.5          |
|               |          |                     |                     | CLU2B.15                        | CMP1N.5          |
|               |          |                     |                     | CLU3A.15                        |                  |
| 15            | P2.2     | Multifunction I/O   | Yes                 | P2MAT.2                         | ADC0.15          |
|               |          |                     |                     | CLU2OUT                         | CMP1P.4          |
|               |          |                     |                     | CLU1A.15                        | CMP1N.4          |
|               |          |                     |                     | CLU2B.14                        |                  |
|               |          |                     |                     | CLU3A.14                        |                  |
| 16            | P2.1     | Multifunction I/O   | Yes                 | P2MAT.1                         | ADC0.14          |
|               |          |                     |                     | I2C0_SCL                        | CMP1P.3          |
|               |          |                     |                     | CLU1B.14                        | CMP1N.3          |
|               |          |                     |                     | CLU2A.15                        |                  |
|               |          |                     |                     | CLU3B.15                        |                  |
| 17            | P2.0     | Multifunction I/O   | Yes                 | P2MAT.0                         | CMP1P.2          |
|               |          |                     |                     | I2C0_SDA                        | CMP1N.2          |
|               |          |                     |                     | CLU1A.14                        |                  |
|               |          |                     |                     | CLU2A.14                        |                  |
|               |          |                     |                     | CLU3B.14                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 25            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU1OUT                         | CMP0P.6          |
|               |          |                   |                     | CLU0A.12                        | CMP0N.6          |
|               |          |                   |                     | CLU1A.10                        | CMP1P.1          |
|               |          |                   |                     | CLU2A.10                        | CMP1N.1          |
|               |          |                   |                     | CLU3B.12                        |                  |
| 26            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                         | ADC0.5           |
|               |          |                   |                     | INT0.7                          | CMP0P.5          |
|               |          |                   |                     | INT1.7                          | CMP0N.5          |
|               |          |                   |                     | CLU0B.11                        | CMP1P.0          |
|               |          |                   |                     | CLU1B.9                         | CMP1N.0          |
|               |          |                   |                     | CLU3A.11                        |                  |
| 27            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                         | ADC0.4           |
|               |          |                   |                     | CNVSTR                          | CMP0P.4          |
|               |          |                   |                     | INT0.6                          | CMP0N.4          |
|               |          |                   |                     | INT1.6                          |                  |
|               |          |                   |                     | CLU0A.11                        |                  |
|               |          |                   |                     | CLU1B.8                         |                  |
|               |          |                   |                     | CLU3A.10                        |                  |
| 28            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.3           |
|               |          |                   |                     | INT0.5                          | CMP0P.3          |
|               |          |                   |                     | INT1.5                          | CMP0N.3          |
|               |          |                   |                     | UART0_RX                        |                  |
|               |          |                   |                     | CLU0B.10                        |                  |
|               |          |                   |                     | CLU1A.9                         |                  |
|               |          |                   |                     | CLU3B.11                        |                  |
| 29            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |
|               |          |                   |                     | CLU3B.10                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 30            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.9                         |                  |
|               |          |                   |                     | CLU3A.9                         |                  |
| 31            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| 32            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |





| Table 6.3. | Pin Definitions | for EFM8LB1x-QFN24 |
|------------|-----------------|--------------------|
|------------|-----------------|--------------------|

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 1             | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 24            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| Center        | GND      | Ground            |                     |                                 |                  |

#### 8.2 QFP32 PCB Land Pattern



Figure 8.2. QFP32 PCB Land Pattern Drawing

| Table 8.2. | QFP32 PCB La | and Pattern | Dimensions |
|------------|--------------|-------------|------------|
|------------|--------------|-------------|------------|

| Dimension | Min      | Мах  |  |
|-----------|----------|------|--|
| C1        | 8.40     | 8.50 |  |
| C2        | 8.40     | 8.50 |  |
| E         | 0.80 BSC |      |  |
| X1        | 0.55     |      |  |
| Y1        | 1.5      |      |  |

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

# 9. QFN24 Package Specifications

## 9.1 QFN24 Package Dimensions



Figure 9.1. QFN24 Package Drawing

| Table 9.1. | QFN24 Package Dimensions |
|------------|--------------------------|
|------------|--------------------------|

| Dimension | Min       | Тур  | Мах  |  |
|-----------|-----------|------|------|--|
| A         | 0.8       | 0.85 | 0.9  |  |
| A1        | 0.00      | —    | 0.05 |  |
| A2        |           |      |      |  |
| A3        | 0.203 REF |      |      |  |
| b         | 0.15      | 0.2  | 0.25 |  |
| b1        | 0.25      | 0.3  | 0.35 |  |
| D         | 3.00 BSC  |      |      |  |
| E         | 3.00 BSC  |      |      |  |

| Dimension                                                                                                                               | Min                                        | Мах                                            |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------|--|--|
| Note:                                                                                                                                   |                                            |                                                |  |  |
| 1. All dimensions shown are in millimeters (r                                                                                           | nm) unless otherwise noted.                |                                                |  |  |
| 2. Dimensioning and Tolerancing is per the                                                                                              | ANSI Y14.5M-1994 specification.            |                                                |  |  |
| 3. This Land Pattern Design is based on the IPC-SM-782 guidelines.                                                                      |                                            |                                                |  |  |
| <ol> <li>All metal pads are to be non-solder mask<br/>minimum, all the way around the pad.</li> </ol>                                   | defined (NSMD). Clearance between the solo | der mask and the metal pad is to be 60 $\mu m$ |  |  |
| 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. |                                            |                                                |  |  |
| 6. The stencil thickness should be 0.125 mm (5 mils).                                                                                   |                                            |                                                |  |  |
| 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.                                                 |                                            |                                                |  |  |
| 8. A 2 x 1 array of 0.7 mm x 1.6 mm openings on a 0.9 mm pitch should be used for the center pad.                                       |                                            |                                                |  |  |
| 9. A No-Clean, Type-3 solder paste is recom                                                                                             | mended.                                    |                                                |  |  |

10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 9.3 QFN24 Package Marking



Figure 9.3. QFN24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

| Min | Тур  | Мах                  |
|-----|------|----------------------|
|     | 0.20 |                      |
|     | 0.18 |                      |
|     | 0.10 |                      |
|     | 0.10 |                      |
|     | Min  | 0.20<br>0.18<br>0.10 |

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC outline MO-137, variation AE.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



Figure 10.3. QSOP24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).