Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 20 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 12x14b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 24-VFQFN Exposed Pad | | Supplier Device Package | 24-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f32e-b-qfn24 | #### 1. Feature List The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below. - · Core: - Pipelined CIP-51 Core - · Fully compatible with standard 8051 instruction set - · 70% of instructions execute in 1-2 clock cycles - · 72 MHz maximum operating frequency - · Memory: - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM) - · Power: - · Internal LDO regulator for CPU core voltage - · Power-on reset circuit and brownout detectors - I/O: Up to 29 total multifunction I/O pins: - · Up to 25 pins 5 V tolerant under bias - · Selectable state retention through reset events - · Flexible peripheral crossbar for peripheral routing - 5 mA source, 12.5 mA sink allows direct drive of LEDs - · Clock Sources: - Internal 72 MHz oscillator with accuracy of ±2% - Internal 24.5 MHz oscillator with ±2% accuracy - Internal 80 kHz low-frequency oscillator - · External CMOS clock option - External crystal/RC oscillator (up to 25 MHz) - · Analog: - 14/12/10-Bit Analog-to-Digital Converter (ADC) - Internal calibrated temperature sensor (±3 °C) - 4 x 12-Bit Digital-to-Analog Converters (DAC) - 2 x Low-current analog comparators with adjustable reference - · Communications and Digital Peripherals: - 2 x UART, up to 3 Mbaud - SPI™ Master / Slave, up to 12 Mbps - SMBus™/I2C™ Master / Slave, up to 400 kbps - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries - · 4 Configurable Logic Units - · Timers/Counters and PWM: - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes - · 6 x 16-bit general-purpose timers - Independent watchdog timer, clocked from the low frequency oscillator - · On-Chip, Non-Intrusive Debugging - · Full memory and register inspection - · Four hardware breakpoints, single-stepping - · Pre-programmed UART or SMBus bootloader With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant. #### I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two byte) to help increase throughput in faster applications - Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO ## 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF ## Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3) The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers. - · Four configurable logic units (CLUs), with direct-pin and internal logic connections - Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations - · Units may be operated synchronously or asynchronously - · May be cascaded together to perform more complicated logic functions - Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels - · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.) - Asynchronous output may be used to wake from low-power states #### 3.7 Analog #### 14/12/10-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 14-, 12-, and 10-bit modes, integrated track-and hold and a program-mable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - · Up to 20 external inputs - Single-ended 14-bit, 12-bit and 10-bit modes - Supports an output update rate of up to 1 Msps in 12-bit mode - Channel sequencer logic with direct-to-XDATA output transfers - · Operation in a low power mode at lower conversion speeds - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources - · Output data window comparator allows automatic range checking - · Support for output data accumulation - · Conversion complete and window compare interrupts supported - Flexible output data formatting - Includes a fully-internal fast-settling 1.65 V reference and an on-chip precision 2.4 / 1.2 V reference, with support for using the supply as the reference, an external reference and signal ground - · Integrated factory-calibrated temperature sensor ## 12-Bit Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3) The DAC modules are 12-bit Digital-to-Analog Converters with the capability to synchronize multiple outputs together. The DACs are fully configurable under software control. The voltage reference for the DACs is selectable between internal and external reference sources. - · Voltage output with 12-bit performance - Hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources - · Outputs may be configured to persist through reset and maintain output state to avoid system disruption - · Multiple DAC outputs can be synchronized together - DAC pairs (DAC0 and 1 or DAC2 and 3) support complementary output waveform generation - · Outputs may be switched between two levels according to state of configurable logic / PWM input trigger - · Flexible input data formatting - Supports references from internal supply, on-chip precision reference, or external VREF pin #### Low Current Comparators (CMP0, CMP1) An analog comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator includes the following features: - Up to 10 (CMP0) or 9 (CMP1) external positive inputs - Up to 10 (CMP0) or 9 (CMP1) external negative inputs - · Additional input options: - Internal connection to LDO output - · Direct connection to GND - · Direct connection to VDD - · Dedicated 6-bit reference DAC - · Synchronous and asynchronous outputs can be routed to pins via crossbar - Programmable hysteresis between 0 and ±20 mV - · Programmable response time - · Interrupts generated on rising, falling, or both edges - · PWM output kill feature # 4. Electrical Specifications ## 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise. # 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|----------------|-----|-----|-----------------|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub> | | 2.2 | _ | V <sub>DD</sub> | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 73.5 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 105 | °C | - 1. All voltages with respect to GND - 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin. - 3. GPIO levels are undefined whenever VIO is less than 1 V. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|---------------------|------------------------------|-----|------|------|------| | ADC0 <sup>4</sup> | I <sub>ADC</sub> | High Speed Mode | _ | 1275 | 1700 | μA | | | | 1 Msps, 12-bit conversions | | | | | | | | Normal bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | | | Low Power Mode | _ | 390 | 530 | μA | | | | 350 ksps, 12-bit conversions | | | | | | | | Low power bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | Internal ADC0 Reference <sup>5</sup> | I <sub>VREFFS</sub> | High Speed Mode | _ | 700 | 790 | μA | | | | Low Power Mode | _ | 170 | 210 | μA | | On-chip Precision Reference | I <sub>VREFP</sub> | | _ | 75 | _ | μA | | Temperature Sensor | I <sub>TSENSE</sub> | | _ | 68 | 120 | μA | | Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3) <sup>6</sup> | I <sub>DAC</sub> | | _ | 125 | _ | μA | | Comparators (CMP0, CMP1) | I <sub>CMP</sub> | CPMD = 11 | _ | 0.5 | _ | μA | | | | CPMD = 10 | _ | 3 | _ | μA | | | | CPMD = 01 | _ | 10 | _ | μA | | | | CPMD = 00 | _ | 25 | _ | μA | | Comparator Reference | I <sub>CPREF</sub> | | _ | 24 | _ | μA | | Voltage Supply Monitor (VMON0) | I <sub>VMON</sub> | | _ | 15 | 20 | μA | - 1. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. - 2. Includes supply current from internal LDO regulator, supply monitor, and High Frequency Oscillator. - 3. Includes supply current from internal LDO regulator, supply monitor, and Low Frequency Oscillator. - 4. ADC0 power excludes internal reference supply current. - 5. The internal reference is enabled as-needed when operating the ADC in low power mode. Total ADC + Reference current will depend on sampling rate. - 6. DAC supply current for each enabled DA and not including external load on pin. # 4.1.5 Power Management Timing **Table 4.5. Power Management Timing** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------|----------------------|-----------------|-----|-----|-----|---------| | Idle Mode Wake-up Time | t <sub>IDLEWK</sub> | | 2 | _ | 3 | SYSCLKs | | Suspend Mode Wake-up Time | t <sub>SUS-</sub> | SYSCLK = HFOSC0 | _ | 170 | _ | ns | | | PENDWK | CLKDIV = 0x00 | | | | | | Snooze Mode Wake-up Time | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | _ | 12 | _ | μs | | | | CLKDIV = 0x00 | | | | | # 4.1.6 Internal Oscillators **Table 4.6. Internal Oscillators** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | |-----------------------------|----------------------------------------|-----------------------------------|------|------|------|--------|--|--|--| | High Frequency Oscillator 0 | ligh Frequency Oscillator 0 (24.5 MHz) | | | | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | | | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.5 | _ | %/V | | | | | Temperature Sensitivity | TS <sub>HFOSC0</sub> | V <sub>DD</sub> = 3.0 V | _ | 40 | _ | ppm/°C | | | | | High Frequency Oscillator 1 | (72 MHz) | | | | | | | | | | Oscillator Frequency | f <sub>HFOSC1</sub> | Full Temperature and Supply Range | 70.5 | 72 | 73.5 | MHz | | | | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 300 | _ | ppm/V | | | | | Temperature Sensitivity | TS <sub>HFOSC1</sub> | V <sub>DD</sub> = 3.0 V | _ | 103 | _ | ppm/°C | | | | | Low Frequency Oscillator (8 | 0 kHz) | | | 1 | 1 | - | | | | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 75 | 80 | 85 | kHz | | | | | Power Supply Sensitivity | PSS <sub>LFOSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.05 | _ | %/V | | | | | Temperature Sensitivity | TS <sub>LFOSC</sub> | V <sub>DD</sub> = 3.0 V | _ | 65 | _ | ppm/°C | | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|---------------------------------|-------------------|------------|------------------|--------| | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | At 1 kHz | _ | 66 | _ | dB | | | | At 1 MHz | _ | 43 | _ | dB | | DC Performance | | | - | | | | | Integral Nonlinearity | INL | 14 Bit Mode | -3.5 <sup>4</sup> | -1.2 / +5 | 8.5 <sup>4</sup> | LSB | | | | 12 Bit Mode | -1.9 | -0.35 / +1 | 1.9 | LSB | | | | 10 Bit Mode | -0.6 | ±0.2 | 0.6 | LSB | | Differential Nonlinearity (Guaran- | DNL | 14 Bit Mode | -14 | ±1 | 2.5 <sup>4</sup> | LSB | | teed Monotonic) | | 12 Bit Mode | -0.9 | ±0.3 | 0.9 | LSB | | | | 10 Bit Mode | -0.5 | ±0.2 | 0.5 | LSB | | Offset Error <sup>5</sup> | E <sub>OFF</sub> | 14 Bit Mode | -84 | -2.5 | 8 <sup>4</sup> | LSB | | | | 12 Bit Mode | -2 | 0 | 2 | LSB | | | | 10 Bit Mode | -1 | 0 | 1 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | _ | 0.011 | _ | LSB/°C | | Slope Error | E <sub>M</sub> | 14 Bit Mode | -15 <sup>4</sup> | _ | 15 <sup>4</sup> | LSB | | | | 12 Bit Mode | -2.6 | _ | 2.6 | LSB | | | | 10 Bit Mode | -1.1 | _ | 1.1 | LSB | | Dynamic Performance 10 kHz Si | ne Wave Inp | ut 1 dB below full scale, Max t | hroughput, using | g AGND pin | | | | Signal-to-Noise | SNR | 14 Bit Mode | 66 <sup>4</sup> | 72 | _ | dB | | | | 12 Bit Mode | 64 | 68 | _ | dB | | | | 10 Bit Mode | 59 | 61 | _ | dB | | Signal-to-Noise Plus Distortion | SNDR | 14 Bit Mode | 66 <sup>4</sup> | 72 | _ | dB | | | | 12 Bit Mode | 64 | 68 | _ | dB | | | | 10 Bit Mode | 59 | 61 | _ | dB | | Total Harmonic Distortion (Up to | THD | 14 Bit Mode | _ | -74 | _ | dB | | 5th Harmonic) | | 12 Bit Mode | _ | -72 | _ | dB | | | | 10 Bit Mode | _ | -69 | _ | dB | | Spurious-Free Dynamic Range | SFDR | 14 Bit Mode | _ | 74 | _ | dB | | | | 12 Bit Mode | _ | 74 | _ | dB | | | | 10 Bit Mode | _ | 71 | _ | dB | #### Note: - 1. This time is equivalent to four periods of a clock running at 18 MHz + 2%. - 2. Conversion Time does not include Tracking Time. Total Conversion Time is: Total Conversion Time = [RPT × (ADTK + NUMBITS + 1) × T(SARCLK)] + (T(ADCCLK) × 4) where RPT is the number of conversions represented by the ADRPT field and ADCCLK is the clock selected for the ADC. - 3. Absolute input pin voltage is limited by the $V_{IO}$ supply. - 4. Measured with characterization data and not production tested. - 5. The offset is determined using curve fitting since the specification is measured using linear search where the intercept is always positive. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|------------------------|-------|------|-----------------------|------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>IO</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Internal Reference DAC Resolution | N <sub>bits</sub> | | | 6 | , | bits | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/° | # 4.1.14 Configurable Logic Table 4.14. Configurable Logic | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|------------------|------------------------------|-----|-----|-------|------| | Propagation Delay | t <sub>DLY</sub> | Through single CLU | _ | _ | 35.3 | ns | | | | Using an external pin | | | | | | | | Through single CLU | _ | 3 | _ | ns | | | | Using an internal connection | | | | | | Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded | _ | _ | 73.5 | MHz | | | | 3 or 4 CLUs Cascaded | _ | _ | 36.75 | MHz | # 4.1.15 Port I/O Table 4.15. Port I/O | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-----------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | Output High Voltage (High Drive) | V <sub>OH</sub> | $I_{OH}$ = -7 mA, $V_{IO} \ge 3.0 \text{ V}$ | V <sub>IO</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -3.3 mA, 2.2 V $\leq$ V <sub>IO</sub> $<$ 3.0 V | V <sub>IO</sub> x 0.8 | _ | _ | V | | | | $I_{OH}$ = -1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Output Low Voltage (High Drive) | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>IO</sub> ≥ 3.0 V | _ | _ | 0.6 | V | | | | $I_{OL}$ = 7 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V | _ | _ | V <sub>IO</sub> x 0.2 | V | | | | $I_{OL}$ = 3.6 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Output High Voltage (Low Drive) | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>IO</sub> ≥ 3.0 V | V <sub>IO</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -2.25 mA, 2.2 V $\leq$ V <sub>IO</sub> $<$ 3.0 V | V <sub>IO</sub> x 0.8 | _ | _ | V | | | | I <sub>OH</sub> = -1.2 mA, 1.71 V ≤ V <sub>IO</sub> < 2.2 V | | | | | | Output Low Voltage (Low Drive) | V <sub>OL</sub> | $I_{OL}$ = 6.5 mA, $V_{IO} \ge 3.0 \text{ V}$ | _ | _ | 0.6 | V | | | | $I_{OL}$ = 3.5 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V | _ | _ | V <sub>IO</sub> x 0.2 | V | | | | $I_{OL}$ = 1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x | _ | _ | V | | | | | V <sub>IO</sub> | | | | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.3 x | V | | | | | | | V <sub>IO</sub> | | | Pin Capacitance | C <sub>IO</sub> | | _ | 7 | _ | pF | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 3.6 | -30 | -20 | -10 | μΑ | | (V <sub>IN</sub> = 0 V) | | | | | | | | Input Leakage (Pullups off or Analog) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>IO</sub> | -1.1 | | 4 | μΑ | | Input Leakage Current with V <sub>IN</sub> | I <sub>LK</sub> | V <sub>IO</sub> < V <sub>IN</sub> < V <sub>IO</sub> +2.5 V | 0 | 5 | 150 | μΑ | | above V <sub>IO</sub> | | Any pin except P3.0, P3.1, P3.2, or P3.3 | | | | | ## 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. Table 4.19. Absolute Maximum Ratings | Parameter | Symbol | Test Condition | Min | Max | Unit | |------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | V <sub>DD</sub> | | GND-0.3 | 4.2 | V | | Voltage on VIO <sup>2</sup> | V <sub>IO</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Voltage on I/O pins or RSTb, excluding | V <sub>IN</sub> | V <sub>IO</sub> > 3.3 V | GND-0.3 | 5.8 | V | | P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | | V <sub>IO</sub> < 3.3 V | GND-0.3 | V <sub>IO</sub> +2.5 | V | | Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 400 | mA | | Total Current Sourced out of Ground Pin | I <sub>GND</sub> | | 400 | _ | mA | | Current Sourced or Sunk by any I/O Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | T <sub>A</sub> = -40 °C to 105 °C | -40 | 130 | °C | <sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>2.</sup> In certain package configurations, the VIO and VDD supplies are bonded to the same pin. | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 23 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | CMP0P.8 | | | | | | CLU1A.11 | CMP0N.8 | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 24 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | CMP0P.7 | | | | | | CLU1B.10 | CMP0N.7 | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 25 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU10UT | CMP0P.6 | | | | | | CLU0A.12 | CMP0N.6 | | | | | | CLU1A.10 | CMP1P.1 | | | | | | CLU2A.10 | CMP1N.1 | | | | | | CLU3B.12 | | | 26 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU0B.11 | CMP1P.0 | | | | | | CLU1B.9 | CMP1N.0 | | | | | | CLU3A.11 | | | 27 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | | | | | | | CLU0A.11 | | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 28 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|-----------|---------------------|---------------------|------------------------------|------------------| | 2 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 3 | GND | Ground | | | | | 4 | VDD / VIO | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 6 | P3.0 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 7 | P2.3 | Multifunction I/O | Yes | P2MAT.3 | DAC3 | | | | | | CLU1B.15 | | | | | | | CLU2B.15 | | | | | | | CLU3A.15 | | | 8 | P2.2 | Multifunction I/O | Yes | P2MAT.2 | DAC2 | | | | | | CLU1A.15 | | | | | | | CLU2B.14 | | | | | | | CLU3A.14 | | | 9 | P2.1 | Multifunction I/O | Yes | P2MAT.1 | DAC1 | | | | | | CLU1B.14 | | | | | | | CLU2A.15 | | | | | | | CLU3B.15 | | | 10 | P2.0 | Multifunction I/O | Yes | P2MAT.0 | DAC0 | | | | | | CLU1A.14 | | | | | | | CLU2A.14 | | | | | | | CLU3B.14 | | | 11 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.11 | | | | | | CLU3OUT | CMP1P.5 | | | | | | CLU0A.15 | CMP1N.5 | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 24 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | Center | GND | Ground | | | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 11 | P2.1 | Multifunction I/O | Yes | P2MAT.1 | DAC1 | | | | | | CLU1B.14 | | | | | | | CLU2A.15 | | | | | | | CLU3B.15 | | | 12 | P2.0 | Multifunction I/O | Yes | P2MAT.0 | DAC0 | | | | | | CLU1A.14 | | | | | | | CLU2A.14 | | | | | | | CLU3B.14 | | | 13 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | ADC0.12 | | | | | | CLU0B.15 | CMP1P.6 | | | | | | CLU1B.13 | CMP1N.6 | | | | | | CLU2A.13 | | | 14 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.11 | | | | | | CLU3OUT | CMP1P.5 | | | | | | CLU0A.15 | CMP1N.5 | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | 15 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 16 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 17 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | # 7. QFN32 Package Specifications # 7.1 QFN32 Package Dimensions Figure 7.1. QFN32 Package Drawing Table 7.1. QFN32 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | |-----------|------|-----------|------|--|--|--|--|--|--|--| | A | 0.45 | 0.50 | 0.55 | | | | | | | | | A1 | 0.00 | 0.035 | 0.05 | | | | | | | | | b | 0.15 | 0.20 | 0.25 | | | | | | | | | D | | 4.00 BSC. | | | | | | | | | | D2 | 2.80 | 2.90 | 3.00 | | | | | | | | | е | | 0.40 BSC. | | | | | | | | | | Е | | 4.00 BSC. | | | | | | | | | | E2 | 2.80 | 2.80 2.90 | | | | | | | | | | L | 0.20 | 0.30 | 0.40 | | | | | | | | | aaa | _ | | | | | | | | | | | bbb | _ | | | | | | | | | | | ссс | _ | | | | | | | | | | | ddd | _ | _ | 0.10 | | | | | | | | | eee | _ | _ | 0.10 | | | | | | | | | 999 | _ | _ | 0.05 | | | | | | | | #### 8.2 QFP32 PCB Land Pattern Figure 8.2. QFP32 PCB Land Pattern Drawing Table 8.2. QFP32 PCB Land Pattern Dimensions | Dimension | Min | Max | | | | | | | |-----------|----------|------|--|--|--|--|--|--| | C1 | 8.40 | 8.50 | | | | | | | | C2 | 8.40 | 8.50 | | | | | | | | Е | 0.80 BSC | | | | | | | | | X1 | 0.55 | | | | | | | | | Y1 | 1.5 | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## 8.3 QFP32 Package Marking Figure 8.3. QFP32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # **Table of Contents** | 1. | Feature List | | | • | | | | | | | | . 1 | |----|--------------------------------------------|-----|-----|---|--|--|--|--|--|---|--|-----| | 2. | Ordering Information | | | | | | | | | | | . 2 | | 3. | System Overview | | | | | | | | | | | . 4 | | | 3.1 Introduction | | | | | | | | | | | . 4 | | | 3.2 Power | | | | | | | | | | | . 5 | | | 3.3 I/O | | | | | | | | | | | . 5 | | | 3.4 Clocking | | | | | | | | | | | . 6 | | | 3.5 Counters/Timers and PWM | | | | | | | | | | | . 6 | | | 3.6 Communications and Other Digital Perip | her | als | | | | | | | | | . 7 | | | 3.7 Analog | | | | | | | | | | | .10 | | | 3.8 Reset Sources | | | | | | | | | | | | | | 3.9 Debugging | | | | | | | | | | | | | | 3.10 Bootloader | | | | | | | | | | | | | 1 | Electrical Specifications | | | | | | | | | | | | | ٠. | 4.1 Electrical Characteristics | | | | | | | | | | | | | | 4.1.1 Recommended Operating Conditions | | | | | | | | | | | | | | 4.1.2 Power Consumption | | | | | | | | | | | | | | 4.1.3 Reset and Supply Monitor | | | | | | | | | | | .17 | | | 4.1.4 Flash Memory | | | | | | | | | | | | | | 4.1.5 Power Management Timing | | | | | | | | | | | | | | 4.1.6 Internal Oscillators | | | | | | | | | | | | | | 4.1.7 External Clock Input | | | | | | | | | | | | | | 4.1.9 ADC | | | | | | | | | | | | | | 4.1.10 Voltage Reference | | | | | | | | | | | | | | 4.1.11 Temperature Sensor | | | | | | | | | | | | | | 4.1.12 DACs | | | | | | | | | | | | | | 4.1.13 Comparators | | | | | | | | | | | .25 | | | 4.1.14 Configurable Logic | | | | | | | | | | | | | | 4.1.15 Port I/O | | | | | | | | | | | | | | 4.1.16 SMBus | | | | | | | | | | | | | | 4.2 Thermal Conditions | | | | | | | | | • | | .29 | | | 4.3 Absolute Maximum Ratings | | | | | | | | | | | .30 | | 5. | Typical Connection Diagrams | | | | | | | | | | | 31 | | | 5.1 Power | | | | | | | | | | | .31 | | | 5.2 Debug | | | | | | | | | | | .32 | | | 5.3 Other Connections | | | | | | | | | | | .32 | | 6. | Pin Definitions | | | | | | | | | | | 33 | | | 6.1 EFM8LB1x-QFN32 Pin Definitions | | | | | | | | | | | | | _ | | $\overline{}$ | |-----|-------------------------------------|---------------| | | 6.2 EFM8LB1x-QFP32 Pin Definitions | 38 | | | 6.3 EFM8LB1x-QFN24 Pin Definitions | 43 | | | 6.4 EFM8LB1x-QSOP24 Pin Definitions | 48 | | 7. | QFN32 Package Specifications | 53 | | | 7.1 QFN32 Package Dimensions | 53 | | | 7.2 QFN32 PCB Land Pattern | 55 | | | 7.3 QFN32 Package Marking | 56 | | 8. | QFP32 Package Specifications | 57 | | | 8.1 QFP32 Package Dimensions | 57 | | | 8.2 QFP32 PCB Land Pattern | 59 | | | 8.3 QFP32 Package Marking | 60 | | 9. | QFN24 Package Specifications | 61 | | | • . | 61 | | | • | 63 | | | | 64 | | 10 | | 65 | | . • | | 65 | | | | 67 | | | | 68 | | 11 | | 69 | | • • | | <b>69</b> | | | | 69 | | | | 69 | | | | 69 | | | | 69 | | | | 69 | | | | _ | 70 www.silabs.com/loT www.silabs.com/simplicity community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701