



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 28                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2.25К х 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 20x14b; D/A 2x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-TQFP                                                                |
| Supplier Device Package    | 32-QFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f32e-b-qfp32 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.2 Power

All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use.

#### Table 3.1. Power Modes

| Power Mode | Details                                                                                                                                                                                                                                                        | Mode Entry                                                                            | Wake-Up Sources                                                                                                                                                                                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal     | Core and all peripherals clocked and fully operational                                                                                                                                                                                                         |                                                                                       |                                                                                                                                                                                                  |
| Idle       | <ul> <li>Core halted</li> <li>All peripherals clocked and fully operational</li> <li>Code resumes execution on wake event</li> </ul>                                                                                                                           | Set IDLE bit in PCON0                                                                 | Any interrupt                                                                                                                                                                                    |
| Suspend    | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulator in normal bias mode for fast wake</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul>           | <ol> <li>Switch SYSCLK to<br/>HFOSC0</li> <li>Set SUSPEND bit in<br/>PCON1</li> </ol> | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> <li>CLUn Interrupt-Enabled<br/>Event</li> </ul> |
| Stop       | <ul> <li>All internal power nets shut down</li> <li>Pins retain state</li> <li>Exit on any reset source</li> </ul>                                                                                                                                             | 1. Clear STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0                       | Any reset source                                                                                                                                                                                 |
| Snooze     | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulator in low bias current mode for energy savings</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | <ol> <li>Switch SYSCLK to<br/>HFOSC0</li> <li>Set SNOOZE bit in<br/>PCON1</li> </ol>  | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> <li>CLUn Interrupt-Enabled<br/>Event</li> </ul> |
| Shutdown   | <ul> <li>All internal power nets shut down</li> <li>Pins retain state</li> <li>Exit on pin or power-on reset</li> </ul>                                                                                                                                        | 1. Set STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0                         | <ul><li>RSTb pin reset</li><li>Power-on reset</li></ul>                                                                                                                                          |

#### 3.3 I/O

Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option.

The port control block offers the following features:

- Up to 29 multi-functions I/O pins, supporting digital and analog functions.
- · Flexible priority crossbar decoder for digital peripheral assignment.
- Two drive strength settings for each port.
- State retention feature allows pins to retain configuration through most reset sources.
- Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1).
- Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match).

#### 3.8 Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- · External port pins are forced to a known state.
- · Interrupts and timers are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000.

Reset sources on the device include the following:

- Power-on reset
- External reset pin
- Comparator reset
- · Software-triggered reset
- Supply monitor reset (monitors VDD supply)
- · Watchdog timer reset
- · Missing clock detector reset
- · Flash error reset

### 3.9 Debugging

The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol.

# Table 4.9. ADC

| Parameter                        | Symbol            | Test Condition Min Typ Max |                    | Unit |                            |      |
|----------------------------------|-------------------|----------------------------|--------------------|------|----------------------------|------|
| Resolution                       | N <sub>bits</sub> | 14 Bit Mode                |                    | 14   |                            | Bits |
|                                  |                   | 12 Bit Mode                |                    | 12   |                            |      |
|                                  |                   | 10 Bit Mode                |                    | 10   |                            | Bits |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode                | —                  | _    | 900                        | ksps |
| (High Speed Mode)                |                   | 12 Bit Mode                | _                  | _    | 1                          | Msps |
|                                  |                   | 10 Bit Mode                | —                  | —    | 1.125                      | Msps |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode                | —                  | —    | 320                        | ksps |
| (Low Power Mode)                 |                   | 12 Bit Mode                | —                  | _    | 340                        | ksps |
|                                  |                   | 10 Bit Mode                | —                  | —    | 360                        | ksps |
| Tracking Time                    | t <sub>TRK</sub>  | High Speed Mode            | 217.8 <sup>1</sup> | —    | _                          | ns   |
|                                  |                   | Low Power Mode             | 450                | _    | _                          | ns   |
| Power-On Time                    | t <sub>PWR</sub>  |                            | 1.2                | _    | _                          | μs   |
| SAR Clock Frequency              | f <sub>SAR</sub>  | High Speed Mode            | _                  | _    | 18.36                      | MHz  |
|                                  |                   | Low Power Mode             | _                  | _    | 12.25                      | MHz  |
| Conversion Time <sup>2</sup>     | t <sub>CNV</sub>  | 14-Bit Conversion,         |                    | 0.81 |                            |      |
|                                  |                   | SAR Clock =18 MHz,         |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz.     |                    |      |                            |      |
|                                  |                   | 12-Bit Conversion,         |                    | 0.7  |                            |      |
|                                  |                   | SAR Clock =18 MHz,         |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz.     |                    |      |                            |      |
|                                  |                   | 10-Bit Conversion,         |                    | 0.59 |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,         |                    |      |                            |      |
|                                  |                   | System Clock = 72 MHz.     |                    |      |                            |      |
| Sample/Hold Capacitor            | C <sub>SAR</sub>  | Gain = 1                   | _                  | 5.2  | _                          | pF   |
|                                  |                   | Gain = 0.75                | _                  | 3.9  | _                          | pF   |
|                                  |                   | Gain = 0.5                 | —                  | 2.6  | _                          | pF   |
|                                  |                   | Gain = 0.25                | _                  | 1.3  | _                          | pF   |
| Input Pin Capacitance            | C <sub>IN</sub>   | High Quality Input         | _                  | 20   | _                          | pF   |
|                                  |                   | Normal Input               | —                  | 20   | _                          | pF   |
| Input Mux Impedance              | R <sub>MUX</sub>  | High Quality Input         | —                  | 330  | _                          | Ω    |
|                                  |                   | Normal Input               | _                  | 550  | —                          | Ω    |
| Voltage Reference Range          | V <sub>REF</sub>  |                            | 1                  | _    | V <sub>IO</sub>            | V    |
| Input Voltage Range <sup>3</sup> | V <sub>IN</sub>   |                            | 0                  | _    | V <sub>REF</sub> /<br>Gain | V    |

#### 4.1.11 Temperature Sensor

| Parameter                              | Symbol           | Test Condition        | Min  | Тур             | Max | Unit  |
|----------------------------------------|------------------|-----------------------|------|-----------------|-----|-------|
| Uncalibrated Offset                    | V <sub>OFF</sub> | T <sub>A</sub> = 0 °C | —    | 751             | —   | mV    |
| Uncalibrated Offset Error <sup>1</sup> | E <sub>OFF</sub> | T <sub>A</sub> = 0 °C | —    | 19              | _   | mV    |
| Slope                                  | М                |                       | —    | 2.82            | _   | mV/°C |
| Slope Error <sup>1</sup>               | E <sub>M</sub>   |                       |      | 29              | _   | μV/°C |
| Linearity                              | LIN              | T = 0 °C to 70 °C     | _    | -0.1 to<br>0.15 | _   | °C    |
|                                        |                  | T = -20 °C to 85 °C   | —    | -0.2 to<br>0.35 | —   | °C    |
|                                        |                  | T = -40 °C to 105 °C  | —    | -0.4 to 0.8     | —   | °C    |
| Turn-on Time                           | t <sub>ON</sub>  |                       |      | 3.5             | _   | μs    |
| Temp Sensor Error Using Typical        | E <sub>TOT</sub> | T = 0 °C to 70 °C     | -2.6 | —               | 1.8 | °C    |
| set <sup>2, 3</sup>                    |                  | T = -20 °C to 85 °C   | -2.9 |                 | 2.7 | °C    |
|                                        |                  | T = -40 °C to 105 °C  | -3.2 | _               | 4.2 | °C    |

### Table 4.11. Temperature Sensor

# Note:

1. Represents one standard deviation from the mean.

2. The factory-calibrated offset value is stored in the read-only area of flash in locations 0xFFD4 (low byte) and 0xFFD5 (high byte). The 14-bit result represents the output of the ADC when sampling the temp sensor using the 1.65 V internal voltage reference.

3. The temp sensor error includes the offset calibration error, slope error, and linearity error. The values are based upon characterization and are not tested across temperature in production. The values represent three standard deviations above and below the mean. Additional information on achieving high measurement accuracy is available in AN929: Accurate Temperature Sensing with the EFM8 Laser Bee MCU Family.

| Parameter                         | Symbol             | Test Condition         | Min   | Тур  | Max                   | Unit |
|-----------------------------------|--------------------|------------------------|-------|------|-----------------------|------|
| Negative Hysteresis               | HYS <sub>CP-</sub> | CPHYN = 00             | —     | -1.5 | —                     | mV   |
| Mode 3 (CPMD = 11)                |                    | CPHYN = 01             | —     | -4   | _                     | mV   |
|                                   |                    | CPHYN = 10             | —     | -8   | —                     | mV   |
|                                   |                    | CPHYN = 11             | _     | -16  | _                     | mV   |
| Input Range (CP+ or CP-)          | V <sub>IN</sub>    |                        | -0.25 | _    | V <sub>IO</sub> +0.25 | V    |
| Input Pin Capacitance             | C <sub>CP</sub>    |                        |       | 7.5  |                       | pF   |
| Internal Reference DAC Resolution | N <sub>bits</sub>  |                        |       | 6    |                       | bits |
| Common-Mode Rejection Ratio       | CMRR <sub>CP</sub> |                        | —     | 70   | _                     | dB   |
| Power Supply Rejection Ratio      | PSRR <sub>CP</sub> |                        | —     | 72   | —                     | dB   |
| Input Offset Voltage              | V <sub>OFF</sub>   | T <sub>A</sub> = 25 °C | -10   | 0    | 10                    | mV   |
| Input Offset Tempco               | TC <sub>OFF</sub>  |                        | _     | 3.5  | _                     | μV/° |

# 4.1.14 Configurable Logic

# Table 4.14. Configurable Logic

| Parameter          | Symbol           | Test Condition               | Min | Тур | Мах   | Unit |
|--------------------|------------------|------------------------------|-----|-----|-------|------|
| Propagation Delay  | t <sub>DLY</sub> | Through single CLU           | —   | _   | 35.3  | ns   |
|                    |                  | Using an external pin        |     |     |       |      |
|                    |                  | Through single CLU           | —   | 3   | —     | ns   |
|                    |                  | Using an internal connection |     |     |       |      |
| Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded         | —   | _   | 73.5  | MHz  |
|                    |                  | 3 or 4 CLUs Cascaded         |     | _   | 36.75 | MHz  |

# 4.1.15 Port I/O

# Table 4.15. Port I/O

| Parameter                                  | Symbol          | Test Condition                                            | Min                   | Тур | Max                   | Unit |
|--------------------------------------------|-----------------|-----------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Output High Voltage (High Drive)           | V <sub>OH</sub> | $I_{OH}$ = -7 mA, $V_{IO} \ge 3.0$ V                      | V <sub>IO</sub> - 0.7 | _   | _                     | V    |
|                                            |                 | $I_{OH}$ = -3.3 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V              | V <sub>IO</sub> x 0.8 | _   | -                     | V    |
|                                            |                 | $I_{OH}$ = -1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V |                       |     |                       |      |
| Output Low Voltage (High Drive)            | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>IO</sub> ≥ 3.0 V        |                       | _   | 0.6                   | V    |
|                                            |                 | $I_{OL}$ = 7 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V                 | —                     | _   | V <sub>IO</sub> x 0.2 | V    |
|                                            |                 | $I_{OL}$ = 3.6 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V  |                       |     |                       |      |
| Output High Voltage (Low Drive)            | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>IO</sub> ≥ 3.0 V       | V <sub>IO</sub> - 0.7 | _   | —                     | V    |
|                                            |                 | $I_{OH}$ = -2.25 mA, 2.2 V ≤ V <sub>IO</sub> < 3.0 V      | V <sub>IO</sub> x 0.8 | _   | —                     | V    |
|                                            |                 | $I_{OH}$ = -1.2 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V |                       |     |                       |      |
| Output Low Voltage (Low Drive)             | V <sub>OL</sub> | I <sub>OL</sub> = 6.5 mA, V <sub>IO</sub> ≥ 3.0 V         | —                     | _   | 0.6                   | V    |
|                                            |                 | $I_{OL}$ = 3.5 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V               | —                     |     | V <sub>IO</sub> x 0.2 | V    |
|                                            |                 | $I_{OL}$ = 1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V  |                       |     |                       |      |
| Input High Voltage                         | VIH             |                                                           | 0.7 x                 | _   | —                     | V    |
|                                            |                 |                                                           | V <sub>IO</sub>       |     |                       |      |
| Input Low Voltage                          | VIL             |                                                           | _                     |     | 0.3 x                 | V    |
|                                            |                 |                                                           |                       |     | V <sub>IO</sub>       |      |
| Pin Capacitance                            | C <sub>IO</sub> |                                                           |                       | 7   | _                     | pF   |
| Weak Pull-Up Current                       | I <sub>PU</sub> | V <sub>DD</sub> = 3.6                                     | -30                   | -20 | -10                   | μA   |
| (V <sub>IN</sub> = 0 V)                    |                 |                                                           |                       |     |                       |      |
| Input Leakage (Pullups off or Ana-<br>log) | I <sub>LK</sub> | $GND < V_{IN} < V_{IO}$                                   | -1.1                  | _   | 4                     | μΑ   |
| Input Leakage Current with V <sub>IN</sub> | I <sub>LK</sub> | $V_{IO} < V_{IN} < V_{IO} + 2.5 V$                        | 0                     | 5   | 150                   | μA   |
| anove AIO                                  |                 | Any pin except P3.0, P3.1, P3.2, or P3.3                  |                       |     |                       |      |

### 4.1.16 SMBus

| Parameter                                       | Symbol               | Test Condition | Min             | Тур | Max              | Unit |  |  |  |  |
|-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------|--|--|--|--|
| Standard Mode (100 kHz Class)                   |                      |                |                 |     |                  |      |  |  |  |  |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 70 <sup>2</sup>  | kHz  |  |  |  |  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 70 <sup>2</sup>  | kHz  |  |  |  |  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 9.4             | _   | _                | μs   |  |  |  |  |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 4.7             | —   | _                | μs   |  |  |  |  |
| Repeated START Condition Setup<br>Time          | t <sub>SU:STA</sub>  |                | 9.4             |     | _                | μs   |  |  |  |  |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 9.4             | —   | _                | μs   |  |  |  |  |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | —                | μs   |  |  |  |  |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 4.7             | _   | —                | μs   |  |  |  |  |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |  |  |  |  |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 4.7             | _   | _                | μs   |  |  |  |  |
| Clock High Period                               | tніgн                |                | 9.4             | _   | 50 <sup>3</sup>  | μs   |  |  |  |  |
| Fast Mode (400 kHz Class)                       |                      |                |                 |     | 1                |      |  |  |  |  |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 256 <sup>2</sup> | kHz  |  |  |  |  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 256 <sup>2</sup> | kHz  |  |  |  |  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 2.6             | _   | _                | μs   |  |  |  |  |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 1.3             | _   | _                | μs   |  |  |  |  |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 2.6             | _   | _                | μs   |  |  |  |  |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 2.6             | _   | —                | μs   |  |  |  |  |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | —                | μs   |  |  |  |  |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 1.3             | —   | —                | μs   |  |  |  |  |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | —   | —                | ms   |  |  |  |  |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 1.3             | _   | —                | μs   |  |  |  |  |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 2.6             |     | 50 <sup>3</sup>  | μs   |  |  |  |  |

# Table 4.16. SMBus Peripheral Timing Performance (Master Mode)

#### Note:

1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification.

2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications.

3. SMBus has a maximum requirement of 50 µs for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 µs. I2C can support periods longer than 50 µs.

#### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

### Table 4.19. Absolute Maximum Ratings

| Parameter                                                              | Symbol            | Test Condition                    | Min     | Мах                  | Unit |
|------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                                         | T <sub>BIAS</sub> |                                   | -55     | 125                  | °C   |
| Storage Temperature                                                    | T <sub>STG</sub>  |                                   | -65     | 150                  | °C   |
| Voltage on VDD                                                         | V <sub>DD</sub>   |                                   | GND-0.3 | 4.2                  | V    |
| Voltage on VIO <sup>2</sup>                                            | V <sub>IO</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Voltage on I/O pins or RSTb, excluding                                 | V <sub>IN</sub>   | V <sub>IO</sub> > 3.3 V           | GND-0.3 | 5.8                  | V    |
| P3.0-P3.3 (QFN32 and QFP32)                                            |                   | V <sub>IO</sub> < 3.3 V           | GND-0.3 | V <sub>IO</sub> +2.5 | V    |
| Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Total Current Sunk into Supply Pin                                     | I <sub>VDD</sub>  |                                   | —       | 400                  | mA   |
| Total Current Sourced out of Ground Pin                                | I <sub>GND</sub>  |                                   | 400     | _                    | mA   |
| Current Sourced or Sunk by any I/O<br>Pin or RSTb                      | I <sub>IO</sub>   |                                   | -100    | 100                  | mA   |
| Operating Junction Temperature                                         | TJ                | T <sub>A</sub> = -40 °C to 105 °C | -40     | 130                  | °C   |
|                                                                        | -                 | ·                                 |         |                      |      |

#### Note:

1. Exposure to maximum rating conditions for extended periods may affect device reliability.

2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

| Pin    | Pin Name | Description            | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|--------|----------|------------------------|---------------------|---------------------------------|------------------|
| Number | DO O     | Multifum etian 1/0     | N                   | DOMATO                          |                  |
|        | P0.0     |                        | res                 |                                 | VREF             |
|        |          |                        |                     |                                 |                  |
|        |          |                        |                     | IN I 1.0                        |                  |
|        |          |                        |                     | CLU0A.8                         |                  |
|        |          |                        |                     | CLU2A.8                         |                  |
|        |          |                        |                     | CLU3B.8                         |                  |
| 2      | VIO      | I/O Supply Power Input |                     |                                 |                  |
| 3      | VDD      | Supply Power Input     |                     |                                 |                  |
| 4      | RSTb /   | Active-low Reset /     |                     |                                 |                  |
|        | C2CK     | C2 Debug Clock         |                     |                                 |                  |
| 5      | P3.7 /   | Multifunction I/O /    |                     |                                 |                  |
|        | C2D      | C2 Debug Data          |                     |                                 |                  |
| 6      | P3.4     | Multifunction I/O      |                     |                                 |                  |
| 7      | P3.3     | Multifunction I/O      |                     |                                 | DAC3             |
| 8      | P3.2     | Multifunction I/O      |                     |                                 | DAC2             |
| 9      | P3.1     | Multifunction I/O      |                     |                                 | DAC1             |
| 10     | P3.0     | Multifunction I/O      |                     |                                 | DAC0             |
| 11     | P2.6     | Multifunction I/O      |                     |                                 | ADC0.19          |
|        |          |                        |                     |                                 | CMP1P.8          |
|        |          |                        |                     |                                 | CMP1N.8          |
| 12     | P2.5     | Multifunction I/O      |                     | CLU3OUT                         | ADC0.18          |
|        |          |                        |                     |                                 | CMP1P.7          |
|        |          |                        |                     |                                 | CMP1N.7          |
| 13     | P2.4     | Multifunction I/O      |                     |                                 | ADC0.17          |
|        |          |                        |                     |                                 | CMP1P.6          |
|        |          |                        |                     |                                 | CMP1N.6          |
| 14     | P2.3     | Multifunction I/O      | Yes                 | P2MAT.3                         | ADC0.16          |
|        |          |                        |                     | CLU1B.15                        | CMP1P.5          |
|        |          |                        |                     | CLU2B.15                        | CMP1N.5          |
|        |          |                        |                     | CLU3A.15                        |                  |

# Table 6.1. Pin Definitions for EFM8LB1x-QFN32

| Pin | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|-----|----------|-------------------|---------------------|---------------------------------|------------------|
| 15  | P2 2     | Multifunction I/O | Vec                 |                                 | ADC0 15          |
|     | 1 2.2    |                   |                     |                                 | CMP1P 4          |
|     |          |                   |                     |                                 | CMP1N 4          |
|     |          |                   |                     | CLU2B 14                        |                  |
|     |          |                   |                     | CLU3A 14                        |                  |
| 16  | P2.1     | Multifunction I/O | Yes                 | P2MAT.1                         | ADC0.14          |
|     |          |                   |                     | I2C0 SCL                        | CMP1P.3          |
|     |          |                   |                     | CLU1B.14                        | CMP1N.3          |
|     |          |                   |                     | CLU2A.15                        |                  |
|     |          |                   |                     | CLU3B.15                        |                  |
| 17  | P2.0     | Multifunction I/O | Yes                 | P2MAT.0                         | CMP1P.2          |
|     |          |                   |                     | I2C0 SDA                        | CMP1N.2          |
|     |          |                   |                     | <br>CLU1A.14                    |                  |
|     |          |                   |                     | CLU2A.14                        |                  |
|     |          |                   |                     | CLU3B.14                        |                  |
| 18  | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                         | ADC0.13          |
|     |          |                   |                     | CLU0B.15                        | CMP0P.9          |
|     |          |                   |                     | CLU1B.13                        | CMP0N.9          |
|     |          |                   |                     | CLU2A.13                        |                  |
| 19  | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                         | ADC0.12          |
|     |          |                   |                     | CLU0A.15                        |                  |
|     |          |                   |                     | CLU1B.12                        |                  |
|     |          |                   |                     | CLU2A.12                        |                  |
| 20  | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.11          |
|     |          |                   |                     | CLU0B.14                        |                  |
|     |          |                   |                     | CLU1A.13                        |                  |
|     |          |                   |                     | CLU2B.13                        |                  |
| 21  | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.10          |
|     |          |                   |                     | CLU0A.14                        |                  |
|     |          |                   |                     | CLU1A.12                        |                  |
|     |          |                   |                     | CLU2B.12                        |                  |
| 22  | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | ADC0.9           |
|     |          |                   |                     | CLU0B.13                        |                  |
|     |          |                   |                     | CLU1B.11                        |                  |
|     |          |                   |                     | CLU2B.11                        |                  |
|     |          |                   |                     | CLU3A.13                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 30            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.9                         |                  |
|               |          |                   |                     | CLU3A.9                         |                  |
| 31            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| 32            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |

| Pin<br>Number | Pin Name  | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|-----------|---------------------|---------------------|---------------------------------|------------------|
| 2             | P0.2      | Multifunction I/O   | Yes                 | P0MAT.2                         | XTAL1            |
|               |           |                     |                     | INT0.2                          | ADC0.1           |
|               |           |                     |                     | INT1.2                          | CMP0P.1          |
|               |           |                     |                     | CLU0OUT                         | CMP0N.1          |
|               |           |                     |                     | CLU0A.9                         |                  |
|               |           |                     |                     | CLU2B.8                         |                  |
|               |           |                     |                     | CLU3A.8                         |                  |
| 3             | P0.1      | Multifunction I/O   | Yes                 | P0MAT.1                         | ADC0.0           |
|               |           |                     |                     | INT0.1                          | CMP0P.0          |
|               |           |                     |                     | INT1.1                          | CMP0N.0          |
|               |           |                     |                     | CLU0B.8                         | AGND             |
|               |           |                     |                     | CLU2A.9                         |                  |
|               |           |                     |                     | CLU3B.9                         |                  |
| 4             | P0.0      | Multifunction I/O   | Yes                 | P0MAT.0                         | VREF             |
|               |           |                     |                     | INT0.0                          |                  |
|               |           |                     |                     | INT1.0                          |                  |
|               |           |                     |                     | CLU0A.8                         |                  |
|               |           |                     |                     | CLU2A.8                         |                  |
|               |           |                     |                     | CLU3B.8                         |                  |
| 5             | GND       | Ground              |                     |                                 |                  |
| 6             | VDD / VIO | Supply Power Input  |                     |                                 |                  |
| 7             | RSTb /    | Active-low Reset /  |                     |                                 |                  |
|               | C2CK      | C2 Debug Clock      |                     |                                 |                  |
| 8             | P3.0 /    | Multifunction I/O / |                     |                                 |                  |
|               | C2D       | C2 Debug Data       |                     |                                 |                  |
| 9             | P2.3      | Multifunction I/O   | Yes                 | P2MAT.3                         | DAC3             |
|               |           |                     |                     | CLU1B.15                        |                  |
|               |           |                     |                     | CLU2B.15                        |                  |
|               |           |                     |                     | CLU3A.15                        |                  |
| 10            | P2.2      | Multifunction I/O   | Yes                 | P2MAT.2                         | DAC2             |
|               |           |                     |                     | CLU1A.15                        |                  |
|               |           |                     |                     | CLU2B.14                        |                  |
|               |           |                     |                     | CLU3A.14                        |                  |

# 7. QFN32 Package Specifications

### 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32 Package Drawing

| Dimension | Min       | Тур   | Мах  |
|-----------|-----------|-------|------|
| A         | 0.45      | 0.50  | 0.55 |
| A1        | 0.00      | 0.035 | 0.05 |
| b         | 0.15      | 0.20  | 0.25 |
| D         | 4.00 BSC. |       |      |
| D2        | 2.80      | 2.90  | 3.00 |
| е         | 0.40 BSC. |       |      |
| E         | 4.00 BSC. |       |      |
| E2        | 2.80      | 2.90  | 3.00 |
| L         | 0.20      | 0.30  | 0.40 |
| ааа       |           | _     | 0.10 |
| bbb       | _         | —     | 0.10 |
| ссс       |           | —     | 0.08 |
| ddd       | _         | _     | 0.10 |
| eee       | —         | —     | 0.10 |
| 999       |           |       | 0.05 |

### Table 7.1. QFN32 Package Dimensions

| Dimension                                                                                                   | Min | Тур | Мах |  |
|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|
| Note:                                                                                                       |     |     |     |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted.                                     |     |     |     |  |
| 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.                                                       |     |     |     |  |
| 3. This drawing conforms to JEDEC Solid State Outline MO-220.                                               |     |     |     |  |
| 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. |     |     |     |  |

| Dimension                                                                                                                                                           | Min                                                                                     | Мах |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|--|--|--|
| Note:                                                                                                                                                               |                                                                                         |     |  |  |  |
| 1. All dimensions shown are in millimeters                                                                                                                          | (mm) unless otherwise noted.                                                            |     |  |  |  |
| 2. Dimensioning and Tolerancing is per the                                                                                                                          | 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.              |     |  |  |  |
| 3. This Land Pattern Design is based on the                                                                                                                         | 3. This Land Pattern Design is based on the IPC-7351 guidelines.                        |     |  |  |  |
| 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabri-<br>cation Allowance of 0.05mm.      |                                                                                         |     |  |  |  |
| 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. |                                                                                         |     |  |  |  |
| 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release                              |                                                                                         |     |  |  |  |
| 7. The stencil thickness should be 0.125 mm (5 mils).                                                                                                               |                                                                                         |     |  |  |  |
| 8. The ratio of stencil aperture to land pad                                                                                                                        | 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. |     |  |  |  |
| 9. A 2 x 2 array of 1.10 mm square openings on a 1.30 mm pitch should be used for the center pad.                                                                   |                                                                                         |     |  |  |  |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                               | 5                                                                                       |     |  |  |  |

- 10. A No-Clean, Type-3 solder paste is recommended.
- 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

#### 8.2 QFP32 PCB Land Pattern



Figure 8.2. QFP32 PCB Land Pattern Drawing

| Table 8.2. | QFP32 PCB | Land Pattern | Dimensions |
|------------|-----------|--------------|------------|
|------------|-----------|--------------|------------|

| Dimension | Min      | Мах  |  |
|-----------|----------|------|--|
| C1        | 8.40     | 8.50 |  |
| C2        | 8.40     | 8.50 |  |
| E         | 0.80 BSC |      |  |
| X1        | 0.55     |      |  |
| Y1        | 1.5      |      |  |

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

| Dimension | Min      | Тур  | Мах  |
|-----------|----------|------|------|
| е         | 0.40 BSC |      |      |
| e1        | 0.45 BSC |      |      |
| J         | 1.60     | 1.70 | 1.80 |
| К         | 1.60     | 1.70 | 1.80 |
| L         | 0.35     | 0.40 | 0.45 |
| L1        | 0.25     | 0.30 | 0.35 |
| ааа       | _        | 0.10 | —    |
| bbb       | —        | 0.10 | —    |
| ссс       | _        | 0.08 | —    |
| ddd       | _        | 0.1  | _    |
| eee       | —        | 0.1  | —    |

# Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 9.2 QFN24 PCB Land Pattern



Figure 9.2. QFN24 PCB Land Pattern Drawing

# Table 9.2. QFN24 PCB Land Pattern Dimensions

| Dimension | Min      | Мах  |  |
|-----------|----------|------|--|
| C1        | 3.00     |      |  |
| C2        | 3.00     |      |  |
| e         | 0.4 REF  |      |  |
| X1        | 0.20     |      |  |
| X2        | 1.80     |      |  |
| Y1        | 0.80     |      |  |
| Y2        | 1.80     |      |  |
| Y3        | 0.4      |      |  |
| f         | 2.50 REF |      |  |
| с         | 0.25     | 0.35 |  |



Figure 10.3. QSOP24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 11. Revision History

#### 11.1 Revision 1.01

October 21st, 2016

Updated QFN24 center pad stencil description.

#### 11.2 Revision 1.0

September 6th, 2016

Updated part numbers to revision B.

Updated many specifications with full characterization data.

Added a note regarding which DACs are available to Table 2.1 Product Selection Guide on page 2.

Added specifications for 4.1.16 SMBus.

Added bootloader pinout information to 3.10 Bootloader.

Added CRC Calculation Time to 4.1.4 Flash Memory.

### 11.3 Revision 0.5

February 10th, 2016

Updated Figure 5.2 Debug Connection Diagram on page 32 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before.

Added S0 devices and information about the SMBus bootloader in 3.10 Bootloader.

Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader.

Added mention of the pre-programmed bootloaders in 1. Feature List.

Updated all part numbers to revision B.

Added the C oscillator, which is now available on revision B.

Adjusted C1, C2, X2, Y2, and Y1 maximums for 7.2 QFN32 PCB Land Pattern.

Adjusted package markings for QFN32 and QSOP24 packages.

Filled in TBD minimum and maximum values for DAC Differential Nonlinearity in Table 4.12 DACs on page 24.

#### 11.4 Revision 0.4

Updated specification tables based on current device characterization status and production test limits.

Added bootloader section.

Added typical connection diagrams.

Corrected CLU connections in pin function tables.

# 11.5 Revision 0.3

Added information on the bootloader to 3.10 Bootloader.

Updated some characterization TBD values.

# 11.6 Revision 0.1

Initial release.