Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 29 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x14b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-UFQFN Exposed Pad | | Supplier Device Package | 32-QFN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f32es0-b-qfn32r | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 2. Ordering Information Figure 2.1. EFM8LB1 Part Numbering All EFM8LB1 family members have the following features: - CIP-51 Core running up to 72 MHz - Three Internal Oscillators (72 MHz, 24.5 MHz and 80 kHz) - SMBus - · I2C Slave - SPI - · 2 UARTs - · 6-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - · Six 16-bit Timers - · Four Configurable Logic Units - 14-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, temperature sensor, channel sequencer, and direct-to-XRAM data transfer - · Two Analog Comparators - · 16-bit CRC Unit - · AEC-Q100 qualified (pending) In addition to these features, each part number in the EFM8LB1 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. Table 2.1. Product Selection Guide | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs | Comparator 0 Inputs | Comparator 1 Inputs | Bootloader Type | Pb-free (RoHS Compliant) | Temperature Range | Package | |----------------------|-------------------|-------------|---------------------------|---------------|--------------|---------------------|---------------------|-----------------|--------------------------|-------------------|---------| | EFM8LB12F64E-B-QFN32 | 64 | 4352 | 29 | 20 | 4 | 10 | 9 | UART | Yes | -40 to +105 °C | QFN32 | | EFM8LB12F64E-B-QFP32 | 64 | 4352 | 28 | 20 | 4 | 10 | 9 | UART | Yes | -40 to +105 °C | QFP32 | | EFM8LB12F64E-B-QFN24 | 64 | 4352 | 20 | 12 | 4 | 6 | 6 | UART | Yes | -40 to +105 °C | QFN24 | | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs | Comparator 0 Inputs | Comparator 1 Inputs | Bootloader Type | Pb-free (RoHS Compliant) | Temperature Range | Package | |------------------------|-------------------|-------------|---------------------------|---------------|----------------|---------------------|---------------------|-----------------|--------------------------|-------------------|---------| | EFM8LB12F64E-B-QSOP24 | 64 | 4352 | 21 | 13 | 4 | 6 | 7 | UART | Yes | -40 to +105 °C | QSOP24 | | EFM8LB12F64ES0-B-QFN32 | 64 | 4352 | 29 | 20 | 4 | 10 | 9 | SMBus | Yes | -40 to +105 °C | QFN32 | | EFM8LB12F64ES0-B-QFN24 | 64 | 4352 | 20 | 12 | 4 | 6 | 6 | SMBus | Yes | -40 to +105 °C | QFN24 | | EFM8LB12F32E-B-QFN32 | 32 | 2304 | 29 | 20 | 4 | 10 | 9 | UART | Yes | -40 to +105 °C | QFN32 | | EFM8LB12F32E-B-QFP32 | 32 | 2304 | 28 | 20 | 4 | 10 | 9 | UART | Yes | -40 to +105 °C | QFP32 | | EFM8LB12F32E-B-QFN24 | 32 | 2304 | 20 | 12 | 4 | 6 | 6 | UART | Yes | -40 to +105 °C | QFN24 | | EFM8LB12F32E-B-QSOP24 | 32 | 2304 | 21 | 13 | 4 | 6 | 7 | UART | Yes | -40 to +105 °C | QSOP24 | | EFM8LB12F32ES0-B-QFN32 | 32 | 2304 | 29 | 20 | 4 | 10 | 9 | SMBus | Yes | -40 to +105 °C | QFN32 | | EFM8LB12F32ES0-B-QFN24 | 32 | 2304 | 20 | 12 | 4 | 6 | 6 | SMBus | Yes | -40 to +105 °C | QFN24 | | EFM8LB11F32E-B-QFN32 | 32 | 2304 | 29 | 20 | 21 | 10 | 9 | UART | Yes | -40 to +105 °C | QFN32 | | EFM8LB11F32E-B-QFP32 | 32 | 2304 | 28 | 20 | 2 <sup>1</sup> | 10 | 9 | UART | Yes | -40 to +105 °C | QFP32 | | EFM8LB11F32E-B-QFN24 | 32 | 2304 | 20 | 12 | 2 <sup>1</sup> | 6 | 6 | UART | Yes | -40 to +105 °C | QFN24 | | EFM8LB11F32E-B-QSOP24 | 32 | 2304 | 21 | 13 | 2 <sup>1</sup> | 6 | 7 | UART | Yes | -40 to +105 °C | QSOP24 | | EFM8LB11F32ES0-B-QFN32 | 32 | 2304 | 29 | 20 | 2 <sup>1</sup> | 10 | 9 | SMBus | Yes | -40 to +105 °C | QFN32 | | EFM8LB11F32ES0-B-QFN24 | 32 | 2304 | 20 | 12 | 2 <sup>1</sup> | 6 | 6 | SMBus | Yes | -40 to +105 °C | QFN24 | | EFM8LB11F16E-B-QFN32 | 16 | 1280 | 29 | 20 | 2 <sup>1</sup> | 10 | 9 | UART | Yes | -40 to +105 °C | QFN32 | | EFM8LB11F16E-B-QFP32 | 16 | 1280 | 28 | 20 | 2 <sup>1</sup> | 10 | 9 | UART | Yes | -40 to +105 °C | QFP32 | | EFM8LB11F16E-B-QFN24 | 16 | 1280 | 20 | 12 | 2 <sup>1</sup> | 6 | 6 | UART | Yes | -40 to +105 °C | QFN24 | | EFM8LB11F16E-B-QSOP24 | 16 | 1280 | 21 | 13 | 2 <sup>1</sup> | 6 | 7 | UART | Yes | -40 to +105 °C | QSOP24 | | EFM8LB11F16ES0-B-QFN32 | 16 | 1280 | 29 | 20 | 2 <sup>1</sup> | 10 | 9 | SMBus | Yes | -40 to +105 °C | QFN32 | | EFM8LB11F16ES0-B-QFN24 | 16 | 1280 | 20 | 12 | 2 <sup>1</sup> | 6 | 6 | SMBus | Yes | -40 to +105 °C | QFN24 | | EFM8LB10F16E-B-QFN32 | 16 | 1280 | 29 | 20 | 0 | 10 | 9 | UART | Yes | -40 to +105 °C | QFN32 | | EFM8LB10F16E-B-QFP32 | 16 | 1280 | 28 | 20 | 0 | 10 | 9 | UART | Yes | -40 to +105 °C | QFP32 | | EFM8LB10F16E-B-QFN24 | 16 | 1280 | 20 | 12 | 0 | 6 | 6 | UART | Yes | -40 to +105 °C | QFN24 | | EFM8LB10F16E-B-QSOP24 | 16 | 1280 | 21 | 13 | 0 | 6 | 7 | UART | Yes | -40 to +105 °C | QSOP24 | | EFM8LB10F16ES0-B-QFN32 | 16 | 1280 | 29 | 20 | 0 | 10 | 9 | SMBus | Yes | -40 to +105 °C | QFN32 | | EFM8LB10F16ES0-B-QFN24 | 16 | 1280 | 20 | 12 | 0 | 6 | 6 | SMBus | Yes | -40 to +105 °C | QFN24 | # Note: 1. DAC0 and DAC1 are enabled on devices with 2 DACs available. #### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 24.5 MHz oscillator divided by 8. The clock control system offers the following features: - Provides clock to core and peripherals. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 72 MHz internal oscillator (HFOSC1), accurate to ±2% over supply and temperature corners. - 80 kHz low-frequency oscillator (LFOSC0). - · External RC, CMOS, and high-frequency crystal clock options (EXTCLK). - · Clock divider with eight settings for flexible clock scaling: - Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. - · HFOSC0 and HFOSC1 include 1.5x pre-scalers for further flexibility. #### 3.5 Counters/Timers and PWM #### **Programmable Counter Array (PCA0)** The programmable counter array (PCA) provides multiple channels of enhanced timer and PWM functionality while requiring less CPU intervention than standard counter/timers. The PCA consists of a dedicated 16-bit counter/timer and one 16-bit capture/compare module for each channel. The counter/timer is driven by a programmable timebase that has flexible external and internal clocking options. Each capture/compare module may be configured to operate independently in one of five modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, or Pulse-Width Modulated (PWM) Output. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the crossbar to port I/O when enabled. - · 16-bit time base - · Programmable clock divisor and clock source selection - Up to six independently-configurable channels - 8, 9, 10, 11 and 16-bit PWM modes (center or edge-aligned operation) - · Output polarity control - · Frequency output mode - · Capture on rising, falling or any edge - · Compare function for arbitrary waveform generation - · Software timer (internal compare) mode - · Can accept hardware "kill" signal from comparator 0 or comparator 1 #### Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5) Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities. Timer 0 and Timer 1 include the following features: - Standard 8051 timers, supporting backwards-compatibility with firmware and hardware. - · Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin. - · 8-bit auto-reload counter/timer mode - · 13-bit counter/timer mode - · 16-bit counter/timer mode - Dual 8-bit counter/timer mode (Timer 0) Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features: - Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8 - LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes - Timer 4 is a low-power wake source, and can be chained together with Timer 3 - · 16-bit auto-reload timer mode - Dual 8-bit auto-reload timer mode - · External pin capture - · LFOSC0 capture - · Comparator 0 capture - · Configurable Logic output capture #### Watchdog Timer (WDT0) The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset. The Watchdog Timer has the following features: - Programmable timeout interval - · Runs from the low-frequency oscillator - · Lock-out feature to prevent any modification until a system reset #### 3.6 Communications and Other Digital Peripherals ### Universal Asynchronous Receiver/Transmitter (UART0) UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. The UART module provides the following features: - · Asynchronous transmissions and receptions. - Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive). - 8- or 9-bit data. - Automatic start and stop generation. - Single-byte FIFO on transmit and receive. #### 3.8 Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: - · The core halts program execution. - Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset. - · External port pins are forced to a known state. - · Interrupts and timers are disabled. All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000. Reset sources on the device include the following: - · Power-on reset - · External reset pin - · Comparator reset - · Software-triggered reset - · Supply monitor reset (monitors VDD supply) - · Watchdog timer reset - · Missing clock detector reset - · Flash error reset #### 3.9 Debugging The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol. # 4.1.9 ADC Table 4.9. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |----------------------------------|-------------------|------------------------|--------------------|------|----------------------------|------|--| | Resolution | N <sub>bits</sub> | 14 Bit Mode | | 14 | | Bits | | | | | 12 Bit Mode | | 12 | | Bits | | | | | 10 Bit Mode 10 | | | Bits | | | | Throughput Rate | f <sub>S</sub> | 14 Bit Mode | _ | _ | 900 | ksps | | | (High Speed Mode) | | 12 Bit Mode | _ | _ | 1 | Msps | | | | | 10 Bit Mode | _ | _ | 1.125 | Msps | | | Throughput Rate | $f_S$ | 14 Bit Mode | _ | _ | 320 | ksps | | | (Low Power Mode) | | 12 Bit Mode | _ | _ | 340 | ksps | | | | | 10 Bit Mode | _ | _ | 360 | ksps | | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 217.8 <sup>1</sup> | _ | _ | ns | | | | | Low Power Mode | 450 | _ | _ | ns | | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode | _ | _ | 18.36 | MHz | | | | | Low Power Mode | _ | _ | 12.25 | MHz | | | Conversion Time <sup>2</sup> | t <sub>CNV</sub> | 14-Bit Conversion, | | 0.81 | | μs | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | | | | | | | | 12-Bit Conversion, | | 0.7 | | μs | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | 0.59 | | | | | | | 10-Bit Conversion, | | | | | | | | | SAR Clock =18 MHz, | | | | | | | | | System Clock = 72 MHz. | | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5.2 | _ | pF | | | | | Gain = 0.75 | _ | 3.9 | _ | pF | | | | | Gain = 0.5 | _ | 2.6 | _ | pF | | | | | Gain = 0.25 | _ | 1.3 | _ | pF | | | Input Pin Capacitance | C <sub>IN</sub> | High Quality Input | _ | 20 | _ | pF | | | | | Normal Input | _ | 20 | _ | pF | | | Input Mux Impedance | R <sub>MUX</sub> | High Quality Input | _ | 330 | _ | Ω | | | | | | _ | 550 | _ | Ω | | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>IO</sub> | V | | | Input Voltage Range <sup>3</sup> | V <sub>IN</sub> | | 0 | _ | V <sub>REF</sub> /<br>Gain | V | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|------------------------|-------|------|-----------------------|------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>IO</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Internal Reference DAC Resolution | N <sub>bits</sub> | | | 6 | , | bits | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/° | # 4.1.14 Configurable Logic Table 4.14. Configurable Logic | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|------------------|------------------------------|-----|-----|-------|------| | Propagation Delay | t <sub>DLY</sub> | Through single CLU | _ | _ | 35.3 | ns | | | | Using an external pin | | | | | | | | Through single CLU | _ | 3 | _ | ns | | | | Using an internal connection | | | | | | Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded | _ | _ | 73.5 | MHz | | | | 3 or 4 CLUs Cascaded | _ | _ | 36.75 | MHz | # 4.1.15 Port I/O Table 4.15. Port I/O | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-----------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | Output High Voltage (High Drive) | V <sub>OH</sub> | $I_{OH}$ = -7 mA, $V_{IO} \ge 3.0 \text{ V}$ | V <sub>IO</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -3.3 mA, 2.2 V $\leq$ V <sub>IO</sub> $<$ 3.0 V | V <sub>IO</sub> x 0.8 | _ | _ | V | | | | $I_{OH}$ = -1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Output Low Voltage (High Drive) | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>IO</sub> ≥ 3.0 V | _ | _ | 0.6 | V | | | | $I_{OL}$ = 7 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V | _ | _ | V <sub>IO</sub> x 0.2 | V | | | | $I_{OL}$ = 3.6 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Output High Voltage (Low Drive) | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>IO</sub> ≥ 3.0 V | V <sub>IO</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -2.25 mA, 2.2 V $\leq$ V <sub>IO</sub> $<$ 3.0 V | V <sub>IO</sub> x 0.8 | _ | _ | V | | | | I <sub>OH</sub> = -1.2 mA, 1.71 V ≤ V <sub>IO</sub> < 2.2 V | | | | | | Output Low Voltage (Low Drive) | V <sub>OL</sub> | $I_{OL}$ = 6.5 mA, $V_{IO} \ge 3.0 \text{ V}$ | _ | _ | 0.6 | V | | | | $I_{OL}$ = 3.5 mA, 2.2 V ≤ $V_{IO}$ < 3.0 V | _ | _ | V <sub>IO</sub> x 0.2 | V | | | | $I_{OL}$ = 1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x | _ | _ | V | | | | | V <sub>IO</sub> | | | | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.3 x | V | | | | | | | V <sub>IO</sub> | | | Pin Capacitance | C <sub>IO</sub> | | _ | 7 | _ | pF | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 3.6 | -30 | -20 | -10 | μΑ | | (V <sub>IN</sub> = 0 V) | | | | | | | | Input Leakage (Pullups off or Analog) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>IO</sub> | -1.1 | | 4 | μΑ | | Input Leakage Current with V <sub>IN</sub> | I <sub>LK</sub> | V <sub>IO</sub> < V <sub>IN</sub> < V <sub>IO</sub> +2.5 V | 0 | 5 | 150 | μΑ | | above V <sub>IO</sub> | | Any pin except P3.0, P3.1, P3.2, or P3.3 | | | | | Table 4.17. SMBus Peripheral Timing Formulas (Master Mode) | Parameter | Symbol | Clocks | |-------------------------------------------------|---------------------|----------------------| | SMBus Operating Frequency | f <sub>SMB</sub> | f <sub>CSO</sub> / 3 | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | 2 / f <sub>CSO</sub> | | Hold Time After (Repeated) START Condition | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> | | STOP Condition Setup Time | t <sub>SU:STO</sub> | 2 / f <sub>CSO</sub> | | Clock Low Period | t <sub>LOW</sub> | 1 / f <sub>CSO</sub> | | Clock High Period | t <sub>HIGH</sub> | 2 / f <sub>CSO</sub> | #### Note: $<sup>1.\,</sup>f_{CSO}$ is the SMBus peripheral clock source overflow frequency. Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode) #### 4.2 Thermal Conditions **Table 4.18. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|---------------|-----------------|-----|-----|-----|------| | Thermal Resistance | $\theta_{JA}$ | QFN24 Packages | _ | 30 | _ | °C/W | | | | QFN32 Packages | _ | 26 | _ | °C/W | | | | QFP32 Packages | _ | 80 | _ | °C/W | | | | QSOP24 Packages | _ | 65 | _ | °C/W | ## Note: <sup>1.</sup> Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. #### 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. Table 4.19. Absolute Maximum Ratings | Parameter | Symbol | Test Condition | Min | Max | Unit | |------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | V <sub>DD</sub> | | GND-0.3 | 4.2 | V | | Voltage on VIO <sup>2</sup> | V <sub>IO</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Voltage on I/O pins or RSTb, excluding | V <sub>IN</sub> | V <sub>IO</sub> > 3.3 V | GND-0.3 | 5.8 | V | | P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | | V <sub>IO</sub> < 3.3 V | GND-0.3 | V <sub>IO</sub> +2.5 | V | | Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 400 | mA | | Total Current Sourced out of Ground Pin | I <sub>GND</sub> | | 400 | _ | mA | | Current Sourced or Sunk by any I/O Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | T <sub>A</sub> = -40 °C to 105 °C | -40 | 130 | °C | #### Note: <sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>2.</sup> In certain package configurations, the VIO and VDD supplies are bonded to the same pin. | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | | | | 29 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | | 30 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | 31 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | 32 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Center | GND | Ground | | | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 12 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 13 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 14 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | | 15 | GND | Ground | | | | | 16 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | | | | | | | CLU1A.11 | | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 17 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | | | | | | | CLU1B.10 | | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 18 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU0A.12 | | | | | | | CLU1A.10 | | | | | | | CLU2A.10 | | | | | | | CLU3B.12 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|-----------|---------------------|---------------------|------------------------------|------------------| | 2 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | 3 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | 4 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 5 | GND | Ground | | | | | 6 | VDD / VIO | Supply Power Input | | | | | 7 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 8 | P3.0 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 9 | P2.3 | Multifunction I/O | Yes | P2MAT.3 | DAC3 | | | | | | CLU1B.15 | | | | | | | CLU2B.15 | | | | | | | CLU3A.15 | | | 10 | P2.2 | Multifunction I/O | Yes | P2MAT.2 | DAC2 | | | | | | CLU1A.15 | | | | | | | CLU2B.14 | | | | | | | CLU3A.14 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 18 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | | | | | | | CLU1A.11 | | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 19 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | | | | | | | CLU1B.10 | | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 20 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU0A.12 | | | | | | | CLU1A.10 | | | | | | | CLU2A.10 | | | | | | | CLU3B.12 | | | 21 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU10UT | CMP1P.1 | | | | | | CLU0B.11 | CMP1N.1 | | | | | | CLU1B.9 | | | | | | | CLU3A.11 | | | 22 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | CMP1P.0 | | | | | | CLU0A.11 | CMP1N.0 | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 23 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm. - 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 7. The stencil thickness should be 0.125 mm (5 mils). - 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 9. A 2 x 2 array of 1.10 mm square openings on a 1.30 mm pitch should be used for the center pad. - 10. A No-Clean, Type-3 solder paste is recommended. - 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 7.3 QFN32 Package Marking Figure 7.3. QFN32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - · YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # 8. QFP32 Package Specifications # 8.1 QFP32 Package Dimensions Figure 8.1. QFP32 Package Drawing Table 8.1. QFP32 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------------|------|------| | Α | _ | _ | 1.20 | | A1 | 0.05 | _ | 0.15 | | A2 | 0.95 | 1.00 | 1.05 | | b | 0.30 | 0.37 | 0.45 | | С | 0.09 | _ | 0.20 | | D | 9.00 BSC | | | | D1 | 7.00 BSC | | | | е | 0.80 BSC | | | | Е | 9.00 BSC | | | | E1 | 7.00 BSC | | | | L | 0.50 0.60 0.70 | | 0.70 | # 9. QFN24 Package Specifications # 9.1 QFN24 Package Dimensions Figure 9.1. QFN24 Package Drawing Table 9.1. QFN24 Package Dimensions | Dimension | Min | Тур | Max | |-----------|-----------|------|------| | A | 0.8 | 0.85 | 0.9 | | A1 | 0.00 | _ | 0.05 | | A2 | _ | 0.65 | _ | | A3 | 0.203 REF | | | | b | 0.15 | 0.2 | 0.25 | | b1 | 0.25 | 0.3 | 0.35 | | D | 3.00 BSC | | | | Е | 3.00 BSC | | | # 10. QSOP24 Package Specifications # 10.1 QSOP24 Package Dimensions Figure 10.1. QSOP24 Package Drawing Table 10.1. QSOP24 Package Dimensions | Dimension | Min | Тур | Max | |-----------|-----------|-----|------| | A | _ | _ | 1.75 | | A1 | 0.10 | _ | 0.25 | | b | 0.20 | _ | 0.30 | | С | 0.10 | _ | 0.25 | | D | 8.65 BSC | | | | Е | 6.00 BSC | | | | E1 | 3.90 BSC | | | | е | 0.635 BSC | | | | L | 0.40 | _ | 1.27 | | theta | 0° | _ | 8° | ## 10.3 QSOP24 Package Marking Figure 10.3. QSOP24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # **Table of Contents** | 1. | 1. Feature List | | |----|--------------------------------------------------|--| | 2. | 2. Ordering Information | | | 3. | 3. System Overview | | | | 3.1 Introduction | | | | 3.2 Power | | | | 3.3 I/O | | | | 3.4 Clocking | | | | 3.5 Counters/Timers and PWM | | | | 3.6 Communications and Other Digital Peripherals | | | | 3.7 Analog | | | | 3.8 Reset Sources | | | | 3.9 Debugging | | | | 3.10 Bootloader | | | 1 | 4. Electrical Specifications | | | 4. | 4.1 Electrical Characteristics | | | | 4.1 Recommended Operating Conditions | | | | 4.1.2 Power Consumption | | | | 4.1.3 Reset and Supply Monitor | | | | 4.1.4 Flash Memory | | | | 4.1.5 Power Management Timing | | | | 4.1.7 External Clock Input | | | | 4.1.8 Crystal Oscillator | | | | 4.1.9 ADC | | | | 4.1.10 Voltage Reference | | | | 4.1.12 DACs | | | | 4.1.13 Comparators | | | | 4.1.14 Configurable Logic | | | | 4.1.15 Port I/O | | | | 4.2 Thermal Conditions | | | | 4.3 Absolute Maximum Ratings | | | | · · | | | 5. | 5. Typical Connection Diagrams | | | | 5.1 Power | | | | 5.2 Debug | | | | 5.3 Other Connections | | | 6. | 6. Pin Definitions | | | | 6.1 EFM8LB1x-QFN32 Pin Definitions | |