Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 29 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x14b; D/A 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-UFQFN Exposed Pad | | Supplier Device Package | 32-QFN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb12f32es0-b-qfn32 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Normal | Core and all peripherals clocked and fully operational | | | | Idle | Core halted All peripherals clocked and fully operational Code resumes execution on wake event | Set IDLE bit in PCON0 | Any interrupt | | Suspend | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in normal bias mode for fast wake Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event | | Stop | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul> | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source | | Snooze | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in low bias current mode for energy savings Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event | | Shutdown | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul> | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | RSTb pin reset Power-on reset | ## 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option. The port control block offers the following features: - Up to 29 multi-functions I/O pins, supporting digital and analog functions. - Flexible priority crossbar decoder for digital peripheral assignment. - · Two drive strength settings for each port. - State retention feature allows pins to retain configuration through most reset sources. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match). #### I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two byte) to help increase throughput in faster applications - Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO ## 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF ## Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3) The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers. - · Four configurable logic units (CLUs), with direct-pin and internal logic connections - Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations - · Units may be operated synchronously or asynchronously - · May be cascaded together to perform more complicated logic functions - Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels - · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.) - Asynchronous output may be used to wake from low-power states Bootloader Pins for Bootload Communication #### Note: 1. The STK uses these pins for another purpose, so there is a special SMBus bootloader build for the STK only included in *AN945: EFM8 Factory Bootloader User Guide* that uses P1.2 (SDA) and P1.3 (SCL). Table 3.3. Summary of Pins for Bootload Mode Entry | Device Package | Pin for Bootload Mode Entry | |----------------|-----------------------------| | QFN32 | P3.7 / C2D | | QFP32 | P3.7 / C2D | | QFN24 | P3.0 / C2D | | QSOP24 | P3.0 / C2D | # 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise. # 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|----------------|-----|-----|-----------------|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub> | | 2.2 | _ | V <sub>DD</sub> | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 73.5 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 105 | °C | - 1. All voltages with respect to GND - 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin. - 3. GPIO levels are undefined whenever VIO is less than 1 V. # 4.1.5 Power Management Timing **Table 4.5. Power Management Timing** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------|----------------------|-----------------|-----|-----|-----|---------| | Idle Mode Wake-up Time | t <sub>IDLEWK</sub> | | 2 | _ | 3 | SYSCLKs | | Suspend Mode Wake-up Time | t <sub>SUS-</sub> | SYSCLK = HFOSC0 | _ | 170 | _ | ns | | PENDWK | | CLKDIV = 0x00 | | | | | | Snooze Mode Wake-up Time | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | _ | 12 | _ | μs | | | | CLKDIV = 0x00 | | | | | # 4.1.6 Internal Oscillators **Table 4.6. Internal Oscillators** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------|-----------------------------------|------|------|------|--------| | High Frequency Oscillator 0 | (24.5 MHz) | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.5 | _ | %/V | | Temperature Sensitivity | TS <sub>HFOSC0</sub> | V <sub>DD</sub> = 3.0 V | _ | 40 | _ | ppm/°C | | High Frequency Oscillator 1 | (72 MHz) | | | | | | | Oscillator Frequency | f <sub>HFOSC1</sub> | Full Temperature and Supply Range | 70.5 | 72 | 73.5 | MHz | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 300 | _ | ppm/V | | Temperature Sensitivity | TS <sub>HFOSC1</sub> | V <sub>DD</sub> = 3.0 V | _ | 103 | _ | ppm/°C | | Low Frequency Oscillator (8 | 0 kHz) | | - | 1 | 1 | - | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 75 | 80 | 85 | kHz | | Power Supply Sensitivity | PSS <sub>LFOSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.05 | _ | %/V | | Temperature Sensitivity | TS <sub>LFOSC</sub> | V <sub>DD</sub> = 3.0 V | _ | 65 | _ | ppm/°C | # 4.1.9 ADC Table 4.9. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|-------------------|------------------------|--------------------|------|----------------------------|------| | Resolution | N <sub>bits</sub> | 14 Bit Mode | | 14 | | Bits | | | | 12 Bit Mode | | 12 | | | | | | 10 Bit Mode | | 10 | | Bits | | Throughput Rate | $f_S$ | 14 Bit Mode | _ | _ | 900 | ksps | | (High Speed Mode) | | 12 Bit Mode | _ | _ | 1 | Msps | | | | 10 Bit Mode | _ | _ | 1.125 | Msps | | Throughput Rate | $f_S$ | 14 Bit Mode | _ | _ | 320 | ksps | | (Low Power Mode) | | 12 Bit Mode | _ | _ | 340 | ksps | | | | 10 Bit Mode | _ | _ | 360 | ksps | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 217.8 <sup>1</sup> | _ | _ | ns | | | | Low Power Mode | 450 | _ | _ | ns | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode | _ | _ | 18.36 | MHz | | | | Low Power Mode | _ | _ | 12.25 | MHz | | Conversion Time <sup>2</sup> | t <sub>CNV</sub> | 14-Bit Conversion, | | 0.81 | | μs | | | | SAR Clock =18 MHz, | | | | | | | | System Clock = 72 MHz. | | | | | | | | 12-Bit Conversion, | | 0.7 | | | | | | SAR Clock =18 MHz, | | | | | | | | System Clock = 72 MHz. | | | | | | | | 10-Bit Conversion, | | 0.59 | | μs | | | | SAR Clock =18 MHz, | | | | | | | | System Clock = 72 MHz. | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5.2 | _ | pF | | | | Gain = 0.75 | _ | 3.9 | _ | pF | | | | Gain = 0.5 | _ | 2.6 | _ | pF | | | | Gain = 0.25 | _ | 1.3 | _ | pF | | Input Pin Capacitance | C <sub>IN</sub> | High Quality Input | _ | 20 | _ | pF | | | | Normal Input | _ | 20 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | High Quality Input | _ | 330 | _ | Ω | | | | Normal Input | _ | 550 | _ | Ω | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>IO</sub> | V | | Input Voltage Range <sup>3</sup> | V <sub>IN</sub> | | 0 | _ | V <sub>REF</sub> /<br>Gain | V | ## 4.1.12 DACs Table 4.12. DACs | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------|-----------------|-----------------|-------------------| | Resolution | N <sub>bits</sub> | | 12 | | Bits | | | Throughput Rate | f <sub>S</sub> | | _ | _ | 200 | ksps | | Integral Nonlinearity | INL | DAC0 and DAC2 | -10 | -1.77 /<br>1.56 | 10 | LSB | | | | DAC1 and DAC3 | -11.5 | -2.73 /<br>1.11 | 11.5 | LSB | | Differential Nonlinearity | DNL | | -1 | _ | 1 | LSB | | Output Noise | VREF = 2.4 V<br>f <sub>S</sub> = 0.1<br>Hz to 300<br>kHz | | _ | 110 | _ | μV <sub>RMS</sub> | | Slew Rate | SLEW | | _ | ±1 | _ | V/µs | | Output Settling Time to 1% Full-<br>scale | t <sub>SETTLE</sub> | V <sub>OUT</sub> change between 25% and 75% Full Scale | _ | 2.6 | 5 | μs | | Power-on Time | t <sub>PWR</sub> | | _ | _ | 10 | μs | | Voltage Reference Range | V <sub>REF</sub> | | 1.15 | _ | V <sub>DD</sub> | V | | Power Supply Rejection Ratio | PSRR | DC, V <sub>OUT</sub> = 50% Full Scale | _ | 78 | _ | dB | | Total Harmonic Distortion | THD | V <sub>OUT</sub> = 10 kHz sine wave, 10% to 90% | 54 | _ | _ | dB | | Offset Error | E <sub>OFF</sub> | VREF = 2.4 V | -8 | 0 | 8 | LSB | | Full-Scale Error | E <sub>FS</sub> | VREF = 2.4 V | -13 | ±5 | 13 | LSB | | External Load Impedance | R <sub>LOAD</sub> | | 2 | _ | _ | kΩ | | External Load Capacitance <sup>1</sup> | C <sub>LOAD</sub> | | _ | _ | 100 | pF | | Load Regulation | | V <sub>OUT</sub> = 50% Full Scale | _ | 100 | 1300 | μV/mA | | | | I <sub>OUT</sub> = -2 to 2 mA | | | | | # Note: 1. No minimum external load capacitance is required. However, under low loading conditions, it is possible for the DAC output to glitch during start-up. If smooth start-up is required, the minimum loading capacitance at the pin should be a minimum of 10 pF. Table 4.17. SMBus Peripheral Timing Formulas (Master Mode) | Parameter | Symbol | Clocks | |-------------------------------------------------|---------------------|----------------------| | SMBus Operating Frequency | f <sub>SMB</sub> | f <sub>CSO</sub> / 3 | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | 2 / f <sub>CSO</sub> | | Hold Time After (Repeated) START Condition | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> | | STOP Condition Setup Time | t <sub>SU:STO</sub> | 2 / f <sub>CSO</sub> | | Clock Low Period | t <sub>LOW</sub> | 1 / f <sub>CSO</sub> | | Clock High Period | t <sub>HIGH</sub> | 2 / f <sub>CSO</sub> | #### Note: $<sup>1.\,</sup>f_{CSO}$ is the SMBus peripheral clock source overflow frequency. Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode) ## 4.2 Thermal Conditions **Table 4.18. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|---------------|-----------------|-----|-----|-----|------| | Thermal Resistance | $\theta_{JA}$ | QFN24 Packages | | 30 | _ | °C/W | | | | QFN32 Packages | _ | 26 | _ | °C/W | | | | QFP32 Packages | _ | 80 | _ | °C/W | | | | QSOP24 Packages | _ | 65 | _ | °C/W | <sup>1.</sup> Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 30 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | 31 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | 32 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | ## 6.3 EFM8LB1x-QFN24 Pin Definitions Figure 6.3. EFM8LB1x-QFN24 Pinout Table 6.3. Pin Definitions for EFM8LB1x-QFN24 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|-------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 12 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 13 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 14 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | | 15 | GND | Ground | | | | | 16 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | | | | | | | CLU1A.11 | | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 17 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | | | | | | | CLU1B.10 | | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 18 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU0A.12 | | | | | | | CLU1A.10 | | | | | | | CLU2A.10 | | | | | | | CLU3B.12 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 24 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | Center | GND | Ground | | | | ## 6.4 EFM8LB1x-QSOP24 Pin Definitions Figure 6.4. EFM8LB1x-QSOP24 Pinout Table 6.4. Pin Definitions for EFM8LB1x-QSOP24 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | Dimension | Min | Тур | Max | | | | | | | | |-----------|------|--------------|------|--|--|--|--|--|--|--| | е | | 0.40 BSC | | | | | | | | | | e1 | | 0.45 BSC | | | | | | | | | | J | 1.60 | 1.70 | 1.80 | | | | | | | | | К | 1.60 | 1.70 | 1.80 | | | | | | | | | L | 0.35 | 0.40 | 0.45 | | | | | | | | | L1 | 0.25 | 0.25 0.30 | | | | | | | | | | aaa | _ | — 0.10 | | | | | | | | | | bbb | _ | 0.10 | _ | | | | | | | | | ссс | _ | 0.08 | _ | | | | | | | | | ddd | _ | <b>—</b> 0.1 | | | | | | | | | | eee | _ | 0.1 | _ | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | | | | ccc | | 0.10 | | | ddd | | 0.10 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 10.2 QSOP24 PCB Land Pattern Figure 10.2. QSOP24 PCB Land Pattern Drawing Table 10.2. QSOP24 PCB Land Pattern Dimensions | Dimension | Min | Мах | | | | | | | |-----------|-----------|------|--|--|--|--|--|--| | С | 5.20 | 5.30 | | | | | | | | E | 0.635 BSC | | | | | | | | | х | 0.30 | 0.40 | | | | | | | | Υ | 1.50 | 1.60 | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 11. Revision History #### 11.1 Revision 1.01 October 21st, 2016 Updated QFN24 center pad stencil description. #### 11.2 Revision 1.0 September 6th, 2016 Updated part numbers to revision B. Updated many specifications with full characterization data. Added a note regarding which DACs are available to Table 2.1 Product Selection Guide on page 2. Added specifications for 4.1.16 SMBus. Added bootloader pinout information to 3.10 Bootloader. Added CRC Calculation Time to 4.1.4 Flash Memory. #### 11.3 Revision 0.5 February 10th, 2016 Updated Figure 5.2 Debug Connection Diagram on page 32 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before. Added S0 devices and information about the SMBus bootloader in 3.10 Bootloader. Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader. Added mention of the pre-programmed bootloaders in 1. Feature List. Updated all part numbers to revision B. Added the C oscillator, which is now available on revision B. Adjusted C1, C2, X2, Y2, and Y1 maximums for 7.2 QFN32 PCB Land Pattern. Adjusted package markings for QFN32 and QSOP24 packages. Filled in TBD minimum and maximum values for DAC Differential Nonlinearity in Table 4.12 DACs on page 24. #### 11.4 Revision 0.4 Updated specification tables based on current device characterization status and production test limits. Added bootloader section. Added typical connection diagrams. Corrected CLU connections in pin function tables. #### 11.5 Revision 0.3 Added information on the bootloader to 3.10 Bootloader. Updated some characterization TBD values. #### 11.6 Revision 0.1 Initial release. # **Table of Contents** | 1. | Feature List | | | <br> | | | | | | | | | . 1 | |----|--------------------------------------------|-----|-----|------|--|--|---|---|--|--|---|--|-----| | 2. | Ordering Information | | | <br> | | | | | | | | | . 2 | | 3. | System Overview | | | <br> | | | | | | | | | . 4 | | | 3.1 Introduction | | | <br> | | | | | | | | | . 4 | | | 3.2 Power | | | <br> | | | | | | | | | . 5 | | | 3.3 I/O | | | <br> | | | | | | | | | . 5 | | | 3.4 Clocking | | | <br> | | | | | | | | | . 6 | | | 3.5 Counters/Timers and PWM | | | <br> | | | | | | | | | . 6 | | | 3.6 Communications and Other Digital Perip | her | als | <br> | | | | | | | | | . 7 | | | 3.7 Analog | | | <br> | | | | | | | | | .10 | | | 3.8 Reset Sources | | | | | | | | | | | | | | | 3.9 Debugging | | | | | | | | | | | | | | | 3.10 Bootloader | | | | | | | | | | | | | | 1 | Electrical Specifications | | | | | | | | | | | | | | ٠. | 4.1 Electrical Characteristics | | | | | | | | | | | | | | | 4.1.1 Recommended Operating Conditions | | | | | | | | | | | | | | | 4.1.2 Power Consumption | | | | | | | | | | | | | | | 4.1.3 Reset and Supply Monitor | | | <br> | | | | | | | | | .17 | | | 4.1.4 Flash Memory | | | | | | | | | | | | | | | 4.1.5 Power Management Timing | | | | | | | | | | | | | | | 4.1.6 Internal Oscillators | | | | | | | | | | | | | | | 4.1.7 External Clock Input | | | | | | | | | | | | | | | 4.1.9 ADC | | | | | | | | | | | | | | | 4.1.10 Voltage Reference | | | | | | | | | | | | | | | 4.1.11 Temperature Sensor | | | | | | | | | | | | | | | 4.1.12 DACs | | | | | | | | | | | | | | | 4.1.13 Comparators | | | <br> | | | - | | | | | | .25 | | | 4.1.14 Configurable Logic | | | | | | | | | | | | | | | 4.1.15 Port I/O | | | | | | | | | | | | | | | 4.1.16 SMBus | | | | | | | | | | | | | | | 4.2 Thermal Conditions | | | <br> | | | | • | | | • | | .29 | | | 4.3 Absolute Maximum Ratings | | | <br> | | | | | | | | | .30 | | 5. | Typical Connection Diagrams | | | <br> | | | | | | | | | 31 | | | 5.1 Power | | | <br> | | | | | | | | | .31 | | | 5.2 Debug | | | <br> | | | | | | | | | .32 | | | 5.3 Other Connections | | | <br> | | | | | | | | | .32 | | 6. | Pin Definitions | | | <br> | | | | | | | | | 33 | | | 6.1 EFM8LB1x-QFN32 Pin Definitions | | | | | | | | | | | | | | _ | | $\overline{}$ | |-----|-------------------------------------|---------------| | | 6.2 EFM8LB1x-QFP32 Pin Definitions | 38 | | | 6.3 EFM8LB1x-QFN24 Pin Definitions | 43 | | | 6.4 EFM8LB1x-QSOP24 Pin Definitions | 48 | | 7. | QFN32 Package Specifications | 53 | | | 7.1 QFN32 Package Dimensions | 53 | | | 7.2 QFN32 PCB Land Pattern | 55 | | | 7.3 QFN32 Package Marking | 56 | | 8. | QFP32 Package Specifications | 57 | | | 8.1 QFP32 Package Dimensions | 57 | | | 8.2 QFP32 PCB Land Pattern | 59 | | | 8.3 QFP32 Package Marking | 60 | | 9. | QFN24 Package Specifications | 61 | | | • . | 61 | | | • | 63 | | | | 64 | | 10 | | 65 | | . • | | 65 | | | | 67 | | | | 68 | | 11 | | 69 | | • • | | <b>69</b> | | | | 69 | | | | 69 | | | | 69 | | | | 69 | | | | 69 | | | | _ | 70 www.silabs.com/loT www.silabs.com/simplicity community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701