



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                        |
|----------------------------|------------------------------------------------------------------------|
| Product Status             | Obsolete                                                               |
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 20                                                                     |
| Program Memory Size        | 64KB (64K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 4.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 12x14b; D/A 4x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 24-VFQFN Exposed Pad                                                   |
| Supplier Device Package    | 24-QFN (3x3)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb12f64e-b-qfn24 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Ordering Part Number   | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs   | Comparator 0 Inputs | Comparator 1 Inputs | Bootloader Type | Pb-free (RoHS Compliant) | Temperature Range | Package |
|------------------------|-------------------|-------------|---------------------------|---------------|----------------|---------------------|---------------------|-----------------|--------------------------|-------------------|---------|
| EFM8LB12F64E-B-QSOP24  | 64                | 4352        | 21                        | 13            | 4              | 6                   | 7                   | UART            | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB12F64ES0-B-QFN32 | 64                | 4352        | 29                        | 20            | 4              | 10                  | 9                   | SMBus           | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F64ES0-B-QFN24 | 64                | 4352        | 20                        | 12            | 4              | 6                   | 6                   | SMBus           | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB12F32E-B-QFN32   | 32                | 2304        | 29                        | 20            | 4              | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F32E-B-QFP32   | 32                | 2304        | 28                        | 20            | 4              | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB12F32E-B-QFN24   | 32                | 2304        | 20                        | 12            | 4              | 6                   | 6                   | UART            | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB12F32E-B-QSOP24  | 32                | 2304        | 21                        | 13            | 4              | 6                   | 7                   | UART            | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB12F32ES0-B-QFN32 | 32                | 2304        | 29                        | 20            | 4              | 10                  | 9                   | SMBus           | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F32ES0-B-QFN24 | 32                | 2304        | 20                        | 12            | 4              | 6                   | 6                   | SMBus           | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F32E-B-QFN32   | 32                | 2304        | 29                        | 20            | 21             | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F32E-B-QFP32   | 32                | 2304        | 28                        | 20            | 2 <sup>1</sup> | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F32E-B-QFN24   | 32                | 2304        | 20                        | 12            | 2 <sup>1</sup> | 6                   | 6                   | UART            | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F32E-B-QSOP24  | 32                | 2304        | 21                        | 13            | 2 <sup>1</sup> | 6                   | 7                   | UART            | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F32ES0-B-QFN32 | 32                | 2304        | 29                        | 20            | 2 <sup>1</sup> | 10                  | 9                   | SMBus           | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F32ES0-B-QFN24 | 32                | 2304        | 20                        | 12            | 2 <sup>1</sup> | 6                   | 6                   | SMBus           | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F16E-B-QFN32   | 16                | 1280        | 29                        | 20            | 2 <sup>1</sup> | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F16E-B-QFP32   | 16                | 1280        | 28                        | 20            | 2 <sup>1</sup> | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F16E-B-QFN24   | 16                | 1280        | 20                        | 12            | 2 <sup>1</sup> | 6                   | 6                   | UART            | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F16E-B-QSOP24  | 16                | 1280        | 21                        | 13            | 2 <sup>1</sup> | 6                   | 7                   | UART            | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F16ES0-B-QFN32 | 16                | 1280        | 29                        | 20            | 2 <sup>1</sup> | 10                  | 9                   | SMBus           | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F16ES0-B-QFN24 | 16                | 1280        | 20                        | 12            | 2 <sup>1</sup> | 6                   | 6                   | SMBus           | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB10F16E-B-QFN32   | 16                | 1280        | 29                        | 20            | 0              | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB10F16E-B-QFP32   | 16                | 1280        | 28                        | 20            | 0              | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB10F16E-B-QFN24   | 16                | 1280        | 20                        | 12            | 0              | 6                   | 6                   | UART            | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB10F16E-B-QSOP24  | 16                | 1280        | 21                        | 13            | 0              | 6                   | 7                   | UART            | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB10F16ES0-B-QFN32 | 16                | 1280        | 29                        | 20            | 0              | 10                  | 9                   | SMBus           | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB10F16ES0-B-QFN24 | 16                | 1280        | 20                        | 12            | 0              | 6                   | 6                   | SMBus           | Yes                      | -40 to +105 °C    | QFN24   |

## Note:

1. DAC0 and DAC1 are enabled on devices with 2 DACs available.

## 3. System Overview

### 3.1 Introduction



Figure 3.1. Detailed EFM8LB1 Block Diagram

#### 3.2 Power

All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use.

Table 3.1. Power Modes

| Power Mode | Details                                                                                                                                                                                                | Mode Entry                                             | Wake-Up Sources                                                                                                         |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Normal     | Core and all peripherals clocked and fully operational                                                                                                                                                 |                                                        |                                                                                                                         |
| Idle       | <ul><li>Core halted</li><li>All peripherals clocked and fully operational</li><li>Code resumes execution on wake event</li></ul>                                                                       | Set IDLE bit in PCON0                                  | Any interrupt                                                                                                           |
| Suspend    | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in normal bias mode for fast wake Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event           | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event |
| Stop       | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul>                                                                                      | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source                                                                                                        |
| Snooze     | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in low bias current mode for energy savings Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1  | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event |
| Shutdown   | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul>                                                                                    | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0   | RSTb pin reset     Power-on reset                                                                                       |

## 3.3 I/O

Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option.

The port control block offers the following features:

- Up to 29 multi-functions I/O pins, supporting digital and analog functions.
- · Flexible priority crossbar decoder for digital peripheral assignment.
- · Two drive strength settings for each port.
- State retention feature allows pins to retain configuration through most reset sources.
- · Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1).
- · Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match).

#### Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- · Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- · 13-bit counter/timer mode
- · 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features:

- Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8
- LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- · 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- · LFOSC0 capture
- · Comparator 0 capture
- · Configurable Logic output capture

#### Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- Programmable timeout interval
- · Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

### 3.6 Communications and Other Digital Peripherals

## Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- · Asynchronous transmissions and receptions.
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- Automatic start and stop generation.
- Single-byte FIFO on transmit and receive.

#### 3.8 Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- · The core halts program execution.
- Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- · External port pins are forced to a known state.
- · Interrupts and timers are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000.

Reset sources on the device include the following:

- · Power-on reset
- · External reset pin
- · Comparator reset
- · Software-triggered reset
- · Supply monitor reset (monitors VDD supply)
- · Watchdog timer reset
- · Missing clock detector reset
- · Flash error reset

### 3.9 Debugging

The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol.

## 4. Electrical Specifications

### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise.

## 4.1.1 Recommended Operating Conditions

**Table 4.1. Recommended Operating Conditions** 

| Parameter                                     | Symbol              | Test Condition | Min | Тур | Max             | Unit |
|-----------------------------------------------|---------------------|----------------|-----|-----|-----------------|------|
| Operating Supply Voltage on VDD               | $V_{DD}$            |                | 2.2 | _   | 3.6             | V    |
| Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub>     |                | 2.2 | _   | V <sub>DD</sub> | V    |
| System Clock Frequency                        | f <sub>SYSCLK</sub> |                | 0   | _   | 73.5            | MHz  |
| Operating Ambient Temperature                 | T <sub>A</sub>      |                | -40 | _   | 105             | °C   |

## Note:

- 1. All voltages with respect to GND
- 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin.
- 3. GPIO levels are undefined whenever VIO is less than 1 V.

## 4.1.7 External Clock Input

Table 4.7. External Clock Input

| Parameter                           | Symbol             | Test Condition | Min | Тур | Max | Unit |
|-------------------------------------|--------------------|----------------|-----|-----|-----|------|
| External Input CMOS Clock           | f <sub>CMOS</sub>  |                | 0   | _   | 50  | MHz  |
| Frequency (at EXTCLK pin)           |                    |                |     |     |     |      |
| External Input CMOS Clock High Time | t <sub>CMOSH</sub> |                | 9   | _   | _   | ns   |
| External Input CMOS Clock Low Time  | tcmosL             |                | 9   | _   | _   | ns   |

## 4.1.8 Crystal Oscillator

Table 4.8. Crystal Oscillator

| Parameter             | Symbol            | Test Condition | Min  | Тур | Max | Unit |
|-----------------------|-------------------|----------------|------|-----|-----|------|
| Crystal Frequency     | f <sub>XTAL</sub> |                | 0.02 | _   | 25  | MHz  |
| Crystal Drive Current | I <sub>XTAL</sub> | XFCN = 0       | _    | 0.5 | _   | μA   |
|                       |                   | XFCN = 1       | _    | 1.5 | _   | μΑ   |
|                       |                   | XFCN = 2       | _    | 4.8 | _   | μA   |
|                       |                   | XFCN = 3       | _    | 14  | _   | μA   |
|                       |                   | XFCN = 4       | _    | 40  | _   | μA   |
|                       |                   | XFCN = 5       | _    | 120 | _   | μA   |
|                       |                   | XFCN = 6       | _    | 550 | _   | μA   |
|                       |                   | XFCN = 7       | _    | 2.6 | _   | mA   |

## 4.1.9 ADC

Table 4.9. ADC

| Parameter                        | Symbol            | Test Condition         | Min                | Тур          | Max                        | Unit |
|----------------------------------|-------------------|------------------------|--------------------|--------------|----------------------------|------|
| Resolution                       | N <sub>bits</sub> | 14 Bit Mode            |                    | 14           |                            | Bits |
|                                  |                   | 12 Bit Mode            |                    | 12           |                            | Bits |
|                                  |                   | 10 Bit Mode            |                    | 10           |                            | Bits |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  | _            | 900                        | ksps |
| (High Speed Mode)                |                   | 12 Bit Mode            | _                  | _            | 1                          | Msps |
|                                  |                   | 10 Bit Mode            | _                  | _            | 1.125                      | Msps |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  | _            | 320                        | ksps |
| (Low Power Mode)                 |                   | 12 Bit Mode            | _                  | _            | 340                        | ksps |
|                                  |                   | 10 Bit Mode            | _                  | _            | 360                        | ksps |
| Tracking Time                    | t <sub>TRK</sub>  | High Speed Mode        | 217.8 <sup>1</sup> | <del>_</del> | _                          | ns   |
|                                  |                   | Low Power Mode         | 450                | _            | _                          | ns   |
| Power-On Time                    | t <sub>PWR</sub>  |                        | 1.2                | _            | _                          | μs   |
| SAR Clock Frequency              | f <sub>SAR</sub>  | High Speed Mode        | _                  | _            | 18.36                      | MHz  |
|                                  |                   | Low Power Mode         | _                  | _            | 12.25                      | MHz  |
| Conversion Time <sup>2</sup>     | t <sub>CNV</sub>  | 14-Bit Conversion,     |                    | 0.81         |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |              |                            |      |
|                                  |                   | 12-Bit Conversion,     |                    | 0.7          |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |              |                            |      |
|                                  |                   | 10-Bit Conversion,     |                    | 0.59         |                            | μs   |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |
|                                  |                   | System Clock = 72 MHz. |                    |              |                            |      |
| Sample/Hold Capacitor            | C <sub>SAR</sub>  | Gain = 1               | _                  | 5.2          | _                          | pF   |
|                                  |                   | Gain = 0.75            | _                  | 3.9          | _                          | pF   |
|                                  |                   | Gain = 0.5             | _                  | 2.6          | _                          | pF   |
|                                  |                   | Gain = 0.25            | _                  | 1.3          | _                          | pF   |
| Input Pin Capacitance            | C <sub>IN</sub>   | High Quality Input     | _                  | 20           | _                          | pF   |
|                                  |                   | Normal Input           | _                  | 20           | _                          | pF   |
| Input Mux Impedance              | R <sub>MUX</sub>  | High Quality Input     | _                  | 330          | _                          | Ω    |
|                                  |                   | Normal Input           | _                  | 550          | _                          | Ω    |
| Voltage Reference Range          | V <sub>REF</sub>  |                        | 1                  | _            | V <sub>IO</sub>            | V    |
| Input Voltage Range <sup>3</sup> | V <sub>IN</sub>   |                        | 0                  | _            | V <sub>REF</sub> /<br>Gain | V    |

| Parameter                         | Symbol              | Test Condition         | Min   | Тур  | Max                   | Unit |
|-----------------------------------|---------------------|------------------------|-------|------|-----------------------|------|
| Negative Hysteresis               | HYS <sub>CP</sub> - | CPHYN = 00             | _     | -1.5 | _                     | mV   |
| Mode 3 (CPMD = 11)                |                     | CPHYN = 01             | _     | -4   | _                     | mV   |
|                                   |                     | CPHYN = 10             | _     | -8   | _                     | mV   |
|                                   |                     | CPHYN = 11             | _     | -16  | _                     | mV   |
| Input Range (CP+ or CP-)          | V <sub>IN</sub>     |                        | -0.25 | _    | V <sub>IO</sub> +0.25 | V    |
| Input Pin Capacitance             | C <sub>CP</sub>     |                        | _     | 7.5  | _                     | pF   |
| Internal Reference DAC Resolution | N <sub>bits</sub>   |                        |       | 6    | ,                     | bits |
| Common-Mode Rejection Ratio       | CMRR <sub>CP</sub>  |                        | _     | 70   | _                     | dB   |
| Power Supply Rejection Ratio      | PSRR <sub>CP</sub>  |                        | _     | 72   | _                     | dB   |
| Input Offset Voltage              | V <sub>OFF</sub>    | T <sub>A</sub> = 25 °C | -10   | 0    | 10                    | mV   |
| Input Offset Tempco               | TC <sub>OFF</sub>   |                        | _     | 3.5  | _                     | μV/° |

# 4.1.14 Configurable Logic

Table 4.14. Configurable Logic

| Parameter          | Symbol           | Test Condition               | Min | Тур | Max   | Unit |
|--------------------|------------------|------------------------------|-----|-----|-------|------|
| Propagation Delay  | t <sub>DLY</sub> | Through single CLU           | _   | _   | 35.3  | ns   |
|                    |                  | Using an external pin        |     |     |       |      |
|                    |                  | Through single CLU           | _   | 3   | _     | ns   |
|                    |                  | Using an internal connection |     |     |       |      |
| Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded         | _   | _   | 73.5  | MHz  |
|                    |                  | 3 or 4 CLUs Cascaded         | _   | _   | 36.75 | MHz  |

## 4.1.16 SMBus

Table 4.16. SMBus Peripheral Timing Performance (Master Mode)

| Parameter                                       | Symbol               | Test Condition | Min             | Тур | Max              | Unit |
|-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------|
| Standard Mode (100 kHz Class)                   |                      |                |                 |     |                  |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 70 <sup>2</sup>  | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 70 <sup>2</sup>  | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 9.4             | _   | _                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 4.7             | _   | _                | μs   |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 9.4             | _   | _                | μs   |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 9.4             | _   | _                | μs   |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | _                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 4.7             | _   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 4.7             | _   | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 9.4             | _   | 50 <sup>3</sup>  | μs   |
| Fast Mode (400 kHz Class)                       |                      |                |                 |     | ı                |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 256 <sup>2</sup> | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 256 <sup>2</sup> | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 2.6             | _   | _                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 1.3             | _   | _                | μs   |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 2.6             | _   | _                | μs   |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 2.6             | _   | _                | μs   |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | _                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 1.3             | _   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 1.3             | _   | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 2.6             | _   | 50 <sup>3</sup>  | μs   |

#### Note

- 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification.
- 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications.
- 3. SMBus has a maximum requirement of 50  $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50  $\mu$ s. I2C can support periods longer than 50  $\mu$ s.

### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

Table 4.19. Absolute Maximum Ratings

| Parameter                                                              | Symbol            | Test Condition                    | Min     | Max                  | Unit |
|------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                                         | T <sub>BIAS</sub> |                                   | -55     | 125                  | °C   |
| Storage Temperature                                                    | T <sub>STG</sub>  |                                   | -65     | 150                  | °C   |
| Voltage on VDD                                                         | V <sub>DD</sub>   |                                   | GND-0.3 | 4.2                  | V    |
| Voltage on VIO <sup>2</sup>                                            | V <sub>IO</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Voltage on I/O pins or RSTb, excluding                                 | V <sub>IN</sub>   | V <sub>IO</sub> > 3.3 V           | GND-0.3 | 5.8                  | V    |
| P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32)            |                   | V <sub>IO</sub> < 3.3 V           | GND-0.3 | V <sub>IO</sub> +2.5 | V    |
| Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Total Current Sunk into Supply Pin                                     | I <sub>VDD</sub>  |                                   | _       | 400                  | mA   |
| Total Current Sourced out of Ground Pin                                | I <sub>GND</sub>  |                                   | 400     | _                    | mA   |
| Current Sourced or Sunk by any I/O Pin or RSTb                         | I <sub>IO</sub>   |                                   | -100    | 100                  | mA   |
| Operating Junction Temperature                                         | TJ                | T <sub>A</sub> = -40 °C to 105 °C | -40     | 130                  | °C   |

### Note:

<sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability.

<sup>2.</sup> In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

## 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.2. Debug Connection Diagram

### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN203: "8-bit MCU Printed Circuit Board Design Notes" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes).

Table 6.1. Pin Definitions for EFM8LB1x-QFN32

| Pin<br>Number | Pin Name | Description            | Crossbar Capability | Additional Digital Functions | Analog Functions |
|---------------|----------|------------------------|---------------------|------------------------------|------------------|
| 1             | P0.0     | Multifunction I/O      | Yes                 | P0MAT.0                      | VREF             |
|               |          |                        |                     | INT0.0                       |                  |
|               |          |                        |                     | INT1.0                       |                  |
|               |          |                        |                     | CLU0A.8                      |                  |
|               |          |                        |                     | CLU2A.8                      |                  |
|               |          |                        |                     | CLU3B.8                      |                  |
| 2             | VIO      | I/O Supply Power Input |                     |                              |                  |
| 3             | VDD      | Supply Power Input     |                     |                              |                  |
| 4             | RSTb /   | Active-low Reset /     |                     |                              |                  |
|               | C2CK     | C2 Debug Clock         |                     |                              |                  |
| 5             | P3.7 /   | Multifunction I/O /    |                     |                              |                  |
|               | C2D      | C2 Debug Data          |                     |                              |                  |
| 6             | P3.4     | Multifunction I/O      |                     |                              |                  |
| 7             | P3.3     | Multifunction I/O      |                     |                              | DAC3             |
| 8             | P3.2     | Multifunction I/O      |                     |                              | DAC2             |
| 9             | P3.1     | Multifunction I/O      |                     |                              | DAC1             |
| 10            | P3.0     | Multifunction I/O      |                     |                              | DAC0             |
| 11            | P2.6     | Multifunction I/O      |                     |                              | ADC0.19          |
|               |          |                        |                     |                              | CMP1P.8          |
|               |          |                        |                     |                              | CMP1N.8          |
| 12            | P2.5     | Multifunction I/O      |                     | CLU3OUT                      | ADC0.18          |
|               |          |                        |                     |                              | CMP1P.7          |
|               |          |                        |                     |                              | CMP1N.7          |
| 13            | P2.4     | Multifunction I/O      |                     |                              | ADC0.17          |
|               |          |                        |                     |                              | CMP1P.6          |
|               |          |                        |                     |                              | CMP1N.6          |
| 14            | P2.3     | Multifunction I/O      | Yes                 | P2MAT.3                      | ADC0.16          |
|               |          |                        |                     | CLU1B.15                     | CMP1P.5          |
|               |          |                        |                     | CLU2B.15                     | CMP1N.5          |
|               |          |                        |                     | CLU3A.15                     |                  |

| Pin          | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Crossbar Capability | Additional Digital Functions | Analog Functions |
|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------|------------------|
| Number<br>30 | P0.3     | Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Yes                 | P0MAT.3                      | XTAL2            |
|              | 1 0.0    | Waltiful of the Control of the Contr |                     | EXTCLK                       | NI/NEZ           |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | INT0.3                       |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | INT1.3                       |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU0B.9                      |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU2B.9                      |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU3A.9                      |                  |
| 31           | P0.2     | Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Yes                 | P0MAT.2                      | XTAL1            |
| 31           | FU.2     | Waltiful Clion 1/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 165                 | INTO.2                       | ADC0.1           |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | INT1.2                       | CMP0P.1          |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                              |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU0OUT                      | CMP0N.1          |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU0A.9                      |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU2B.8                      |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU3A.8                      |                  |
| 32           | P0.1     | Multifunction I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Yes                 | P0MAT.1                      | ADC0.0           |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | INT0.1                       | CMP0P.0          |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | INT1.1                       | CMP0N.0          |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU0B.8                      | AGND             |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU2A.9                      |                  |
|              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | CLU3B.9                      |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|------------------------------|------------------|
| 18            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                      | ADC0.8           |
|               |          |                   |                     | CLU0A.13                     |                  |
|               |          |                   |                     | CLU1A.11                     |                  |
|               |          |                   |                     | CLU2B.10                     |                  |
|               |          |                   |                     | CLU3A.12                     |                  |
| 19            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                      | ADC0.7           |
|               |          |                   |                     | CLU0B.12                     |                  |
|               |          |                   |                     | CLU1B.10                     |                  |
|               |          |                   |                     | CLU2A.11                     |                  |
|               |          |                   |                     | CLU3B.13                     |                  |
| 20            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                      | ADC0.6           |
|               |          |                   |                     | CLU0A.12                     |                  |
|               |          |                   |                     | CLU1A.10                     |                  |
|               |          |                   |                     | CLU2A.10                     |                  |
|               |          |                   |                     | CLU3B.12                     |                  |
| 21            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                      | ADC0.5           |
|               |          |                   |                     | INT0.7                       | CMP0P.5          |
|               |          |                   |                     | INT1.7                       | CMP0N.5          |
|               |          |                   |                     | CLU10UT                      | CMP1P.1          |
|               |          |                   |                     | CLU0B.11                     | CMP1N.1          |
|               |          |                   |                     | CLU1B.9                      |                  |
|               |          |                   |                     | CLU3A.11                     |                  |
| 22            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                      | ADC0.4           |
|               |          |                   |                     | CNVSTR                       | CMP0P.4          |
|               |          |                   |                     | INT0.6                       | CMP0N.4          |
|               |          |                   |                     | INT1.6                       | CMP1P.0          |
|               |          |                   |                     | CLU0A.11                     | CMP1N.0          |
|               |          |                   |                     | CLU1B.8                      |                  |
|               |          |                   |                     | CLU3A.10                     |                  |
| 23            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                      | ADC0.3           |
|               |          |                   |                     | INT0.5                       | CMP0P.3          |
|               |          |                   |                     | INT1.5                       | CMP0N.3          |
|               |          |                   |                     | UART0_RX                     |                  |
|               |          |                   |                     | CLU0B.10                     |                  |
|               |          |                   |                     | CLU1A.9                      |                  |
|               |          |                   |                     | CLU3B.11                     |                  |

Dimension Min Max

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.
- 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm.
- 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.
- 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 9. A 2 x 2 array of 1.10 mm square openings on a 1.30 mm pitch should be used for the center pad.
- 10. A No-Clean, Type-3 solder paste is recommended.
- 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- · YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

## 8.3 QFP32 Package Marking



Figure 8.3. QFP32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

| Dimension | Min | Тур  | Max |
|-----------|-----|------|-----|
| aaa       |     | 0.20 |     |
| bbb       |     | 0.18 |     |
| ccc       |     | 0.10 |     |
| ddd       |     | 0.10 |     |

## Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC outline MO-137, variation AE.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 10.3 QSOP24 Package Marking



Figure 10.3. QSOP24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

## 11. Revision History

#### 11.1 Revision 1.01

October 21st, 2016

Updated QFN24 center pad stencil description.

#### 11.2 Revision 1.0

September 6th, 2016

Updated part numbers to revision B.

Updated many specifications with full characterization data.

Added a note regarding which DACs are available to Table 2.1 Product Selection Guide on page 2.

Added specifications for 4.1.16 SMBus.

Added bootloader pinout information to 3.10 Bootloader.

Added CRC Calculation Time to 4.1.4 Flash Memory.

#### 11.3 Revision 0.5

February 10th, 2016

Updated Figure 5.2 Debug Connection Diagram on page 32 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before.

Added S0 devices and information about the SMBus bootloader in 3.10 Bootloader.

Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader.

Added mention of the pre-programmed bootloaders in 1. Feature List.

Updated all part numbers to revision B.

Added the C oscillator, which is now available on revision B.

Adjusted C1, C2, X2, Y2, and Y1 maximums for 7.2 QFN32 PCB Land Pattern.

Adjusted package markings for QFN32 and QSOP24 packages.

Filled in TBD minimum and maximum values for DAC Differential Nonlinearity in Table 4.12 DACs on page 24.

### 11.4 Revision 0.4

Updated specification tables based on current device characterization status and production test limits.

Added bootloader section.

Added typical connection diagrams.

Corrected CLU connections in pin function tables.

#### 11.5 Revision 0.3

Added information on the bootloader to 3.10 Bootloader.

Updated some characterization TBD values.

#### 11.6 Revision 0.1

Initial release.