



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                  |
| Core Processor             | CIP-51 8051                                                               |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 72MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 20                                                                        |
| Program Memory Size        | 64KB (64K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 4.25K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                               |
| Data Converters            | A/D 12x14b; D/A 4x12b                                                     |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 24-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 24-QFN (3x3)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb12f64es0-b-qfn24r |

#### 1. Feature List

The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below.

- · Core:
  - Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - · 70% of instructions execute in 1-2 clock cycles
  - · 72 MHz maximum operating frequency
- · Memory:
  - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors
  - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM)
- · Power:
  - · Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 29 total multifunction I/O pins:
  - · Up to 25 pins 5 V tolerant under bias
  - · Selectable state retention through reset events
  - · Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 72 MHz oscillator with accuracy of ±2%
  - Internal 24.5 MHz oscillator with ±2% accuracy
  - Internal 80 kHz low-frequency oscillator
  - · External CMOS clock option
  - External crystal/RC oscillator (up to 25 MHz)

- · Analog:
  - 14/12/10-Bit Analog-to-Digital Converter (ADC)
  - Internal calibrated temperature sensor (±3 °C)
  - 4 x 12-Bit Digital-to-Analog Converters (DAC)
  - 2 x Low-current analog comparators with adjustable reference
- · Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI™ Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
  - · 4 Configurable Logic Units
- · Timers/Counters and PWM:
  - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - · 6 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- · On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - · Four hardware breakpoints, single-stepping
- · Pre-programmed UART or SMBus bootloader

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

## 2. Ordering Information



Figure 2.1. EFM8LB1 Part Numbering

All EFM8LB1 family members have the following features:

- CIP-51 Core running up to 72 MHz
- Three Internal Oscillators (72 MHz, 24.5 MHz and 80 kHz)
- SMBus
- · I2C Slave
- SPI
- 2 UARTs
- 6-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare)
- · Six 16-bit Timers
- · Four Configurable Logic Units
- 14-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, temperature sensor, channel sequencer, and direct-to-XRAM data transfer
- · Two Analog Comparators
- · 16-bit CRC Unit
- · AEC-Q100 qualified (pending)

In addition to these features, each part number in the EFM8LB1 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member.

Table 2.1. Product Selection Guide

| Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs | Comparator 0 Inputs | Comparator 1 Inputs | Bootloader Type | Pb-free (RoHS Compliant) | Temperature Range | Package |
|----------------------|-------------------|-------------|---------------------------|---------------|--------------|---------------------|---------------------|-----------------|--------------------------|-------------------|---------|
| EFM8LB12F64E-B-QFN32 | 64                | 4352        | 29                        | 20            | 4            | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F64E-B-QFP32 | 64                | 4352        | 28                        | 20            | 4            | 10                  | 9                   | UART            | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB12F64E-B-QFN24 | 64                | 4352        | 20                        | 12            | 4            | 6                   | 6                   | UART            | Yes                      | -40 to +105 °C    | QFN24   |

#### 3.2 Power

All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use.

Table 3.1. Power Modes

| Power Mode | Details                                                                                                                                                                                                | Mode Entry                                             | Wake-Up Sources                                                                                                         |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Normal     | Core and all peripherals clocked and fully operational                                                                                                                                                 |                                                        |                                                                                                                         |
| Idle       | <ul><li>Core halted</li><li>All peripherals clocked and fully operational</li><li>Code resumes execution on wake event</li></ul>                                                                       | Set IDLE bit in PCON0                                  | Any interrupt                                                                                                           |
| Suspend    | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in normal bias mode for fast wake Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event           | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event |
| Stop       | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul>                                                                                      | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source                                                                                                        |
| Snooze     | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in low bias current mode for energy savings Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1  | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event |
| Shutdown   | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul>                                                                                    | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0   | RSTb pin reset     Power-on reset                                                                                       |

## 3.3 I/O

Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option.

The port control block offers the following features:

- Up to 29 multi-functions I/O pins, supporting digital and analog functions.
- · Flexible priority crossbar decoder for digital peripheral assignment.
- · Two drive strength settings for each port.
- State retention feature allows pins to retain configuration through most reset sources.
- · Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1).
- · Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match).

Bootloader Pins for Bootload Communication

#### Note:

1. The STK uses these pins for another purpose, so there is a special SMBus bootloader build for the STK only included in *AN945: EFM8 Factory Bootloader User Guide* that uses P1.2 (SDA) and P1.3 (SCL).

Table 3.3. Summary of Pins for Bootload Mode Entry

| Device Package | Pin for Bootload Mode Entry |
|----------------|-----------------------------|
| QFN32          | P3.7 / C2D                  |
| QFP32          | P3.7 / C2D                  |
| QFN24          | P3.0 / C2D                  |
| QSOP24         | P3.0 / C2D                  |

| Parameter                                                          | Symbol              | Test Condition               | Min | Тур  | Max  | Unit |
|--------------------------------------------------------------------|---------------------|------------------------------|-----|------|------|------|
| ADC0 <sup>4</sup>                                                  | I <sub>ADC</sub>    | High Speed Mode              | _   | 1275 | 1700 | μA   |
|                                                                    |                     | 1 Msps, 12-bit conversions   |     |      |      |      |
|                                                                    |                     | Normal bias settings         |     |      |      |      |
|                                                                    |                     | V <sub>DD</sub> = 3.0 V      |     |      |      |      |
|                                                                    |                     | Low Power Mode               | _   | 390  | 530  | μA   |
|                                                                    |                     | 350 ksps, 12-bit conversions |     |      |      |      |
|                                                                    |                     | Low power bias settings      |     |      |      |      |
|                                                                    |                     | V <sub>DD</sub> = 3.0 V      |     |      |      |      |
| Internal ADC0 Reference <sup>5</sup>                               | I <sub>VREFFS</sub> | High Speed Mode              | _   | 700  | 790  | μA   |
|                                                                    |                     | Low Power Mode               | _   | 170  | 210  | μA   |
| On-chip Precision Reference                                        | I <sub>VREFP</sub>  |                              | _   | 75   | _    | μA   |
| Temperature Sensor                                                 | I <sub>TSENSE</sub> |                              | _   | 68   | 120  | μA   |
| Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3) <sup>6</sup> | I <sub>DAC</sub>    |                              | _   | 125  | _    | μΑ   |
| Comparators (CMP0, CMP1)                                           | I <sub>CMP</sub>    | CPMD = 11                    | _   | 0.5  | _    | μA   |
|                                                                    |                     | CPMD = 10                    | _   | 3    | _    | μA   |
|                                                                    |                     | CPMD = 01                    | _   | 10   | _    | μA   |
|                                                                    |                     | CPMD = 00                    | _   | 25   | _    | μA   |
| Comparator Reference                                               | I <sub>CPREF</sub>  |                              | _   | 24   | _    | μA   |
| Voltage Supply Monitor (VMON0)                                     | I <sub>VMON</sub>   |                              | _   | 15   | 20   | μA   |

- 1. Currents are additive. For example, where  $I_{DD}$  is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.
- 2. Includes supply current from internal LDO regulator, supply monitor, and High Frequency Oscillator.
- 3. Includes supply current from internal LDO regulator, supply monitor, and Low Frequency Oscillator.
- 4. ADC0 power excludes internal reference supply current.
- 5. The internal reference is enabled as-needed when operating the ADC in low power mode. Total ADC + Reference current will depend on sampling rate.
- 6. DAC supply current for each enabled DA and not including external load on pin.

# 4.1.9 ADC

Table 4.9. ADC

| Parameter                        | Symbol            | Test Condition         | Min                | Тур          | Max                        | Unit |  |
|----------------------------------|-------------------|------------------------|--------------------|--------------|----------------------------|------|--|
| Resolution                       | N <sub>bits</sub> | 14 Bit Mode            |                    | 14           |                            | Bits |  |
|                                  |                   | 12 Bit Mode            |                    | 12           |                            | Bits |  |
|                                  |                   | 10 Bit Mode            |                    | 10           |                            |      |  |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  | _            | 900                        | ksps |  |
| (High Speed Mode)                |                   | 12 Bit Mode            | _                  | _            | 1                          | Msps |  |
|                                  |                   | 10 Bit Mode            | _                  | _            | 1.125                      | Msps |  |
| Throughput Rate                  | f <sub>S</sub>    | 14 Bit Mode            | _                  | _            | 320                        | ksps |  |
| (Low Power Mode)                 |                   | 12 Bit Mode            | _                  | _            | 340                        | ksps |  |
|                                  |                   | 10 Bit Mode            | _                  | _            | 360                        | ksps |  |
| Tracking Time                    | t <sub>TRK</sub>  | High Speed Mode        | 217.8 <sup>1</sup> | <del>_</del> | _                          | ns   |  |
|                                  |                   | Low Power Mode         | 450                | _            | _                          | ns   |  |
| Power-On Time                    | t <sub>PWR</sub>  |                        | 1.2                | _            | _                          | μs   |  |
| SAR Clock Frequency              | f <sub>SAR</sub>  | High Speed Mode        | _                  |              | 18.36                      | MHz  |  |
|                                  |                   | Low Power Mode         | _                  | _            | 12.25                      | MHz  |  |
| Conversion Time <sup>2</sup>     | t <sub>CNV</sub>  | 14-Bit Conversion,     |                    | 0.81         |                            | μs   |  |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |  |
|                                  |                   | System Clock = 72 MHz. |                    |              |                            |      |  |
|                                  |                   | 12-Bit Conversion,     |                    | 0.7          |                            |      |  |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |  |
|                                  |                   | System Clock = 72 MHz. |                    | 0.59         |                            |      |  |
|                                  |                   | 10-Bit Conversion,     |                    |              |                            |      |  |
|                                  |                   | SAR Clock =18 MHz,     |                    |              |                            |      |  |
|                                  |                   | System Clock = 72 MHz. |                    |              |                            |      |  |
| Sample/Hold Capacitor            | C <sub>SAR</sub>  | Gain = 1               | _                  | 5.2          | _                          | pF   |  |
|                                  |                   | Gain = 0.75            | _                  | 3.9          | _                          | pF   |  |
|                                  |                   | Gain = 0.5             | _                  | 2.6          | _                          | pF   |  |
|                                  |                   | Gain = 0.25            | _                  | 1.3          | _                          | pF   |  |
| Input Pin Capacitance            | C <sub>IN</sub>   | High Quality Input     | _                  | 20           | _                          | pF   |  |
|                                  |                   | Normal Input           | _                  | 20           | _                          | pF   |  |
| Input Mux Impedance              | R <sub>MUX</sub>  | High Quality Input     | _                  | 330          | _                          | Ω    |  |
|                                  |                   | Normal Input           | _                  | 550          | _                          | Ω    |  |
| Voltage Reference Range          | V <sub>REF</sub>  |                        | 1                  | _            | V <sub>IO</sub>            | V    |  |
| Input Voltage Range <sup>3</sup> | V <sub>IN</sub>   |                        | 0                  | _            | V <sub>REF</sub> /<br>Gain | V    |  |

#### 4.1.11 Temperature Sensor

Table 4.11. Temperature Sensor

| Parameter                                                | Symbol           | Test Condition        | Min  | Тур             | Max | Unit  |
|----------------------------------------------------------|------------------|-----------------------|------|-----------------|-----|-------|
| Uncalibrated Offset                                      | V <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _    | 751             | _   | mV    |
| Uncalibrated Offset Error <sup>1</sup>                   | E <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _    | 19              | _   | mV    |
| Slope                                                    | М                |                       | _    | 2.82            | _   | mV/°C |
| Slope Error <sup>1</sup>                                 | E <sub>M</sub>   |                       | _    | 29              | _   | μV/°C |
| Linearity                                                | LIN              | T = 0 °C to 70 °C     | _    | -0.1 to 0.15    | _   | °C    |
|                                                          |                  | T = -20 °C to 85 °C   | _    | -0.2 to<br>0.35 | _   | °C    |
|                                                          |                  | T = -40 °C to 105 °C  | _    | -0.4 to 0.8     | _   | °C    |
| Turn-on Time                                             | t <sub>ON</sub>  |                       | _    | 3.5             | _   | μs    |
| Temp Sensor Error Using Typical                          | Етот             | T = 0 °C to 70 °C     | -2.6 | _               | 1.8 | °C    |
| Slope and Factory-Calibrated Off-<br>set <sup>2, 3</sup> |                  | T = -20 °C to 85 °C   | -2.9 | _               | 2.7 | °C    |
|                                                          |                  | T = -40 °C to 105 °C  | -3.2 | _               | 4.2 | °C    |

- 1. Represents one standard deviation from the mean.
- 2. The factory-calibrated offset value is stored in the read-only area of flash in locations 0xFFD4 (low byte) and 0xFFD5 (high byte). The 14-bit result represents the output of the ADC when sampling the temp sensor using the 1.65 V internal voltage reference.
- 3. The temp sensor error includes the offset calibration error, slope error, and linearity error. The values are based upon characterization and are not tested across temperature in production. The values represent three standard deviations above and below the mean. Additional information on achieving high measurement accuracy is available in AN929: Accurate Temperature Sensing with the EFM8 Laser Bee MCU Family.

# 4.1.13 Comparators

Table 4.13. Comparators

| Parameter                      | Symbol              | Test Condition       | Min      | Тур  | Max | Unit |
|--------------------------------|---------------------|----------------------|----------|------|-----|------|
| Response Time, CPMD = 00       | t <sub>RESP0</sub>  | +100 mV Differential | _        | 100  | _   | ns   |
| (Highest Speed)                |                     | -100 mV Differential | _        | 150  | _   | ns   |
| Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub>  | +100 mV Differential | _        | 1.5  | _   | μs   |
| est Power)                     |                     | -100 mV Differential | _        | 3.5  | _   | μs   |
| Positive Hysteresis            | HYS <sub>CP+</sub>  | CPHYP = 00           | _        | 0.4  | _   | mV   |
| Mode 0 (CPMD = 00)             |                     | CPHYP = 01           | _        | 8    | _   | mV   |
|                                |                     | CPHYP = 10           | _        | 16   | _   | mV   |
|                                |                     | CPHYP = 11           | _        | 32   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP</sub> - | CPHYN = 00           | _        | -0.4 | _   | mV   |
| Mode 0 (CPMD = 00)             |                     | CPHYN = 01           | _        | -8   | _   | mV   |
|                                |                     | CPHYN = 10           | _        | -16  | _   | mV   |
|                                |                     | CPHYN = 11           | _        | -32  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub>  | CPHYP = 00           | _        | 0.5  | _   | mV   |
| Mode 1 (CPMD = 01)             |                     | CPHYP = 01           | _        | 6    | _   | mV   |
|                                |                     | CPHYP = 10           | _        | 12   | _   | mV   |
|                                |                     | CPHYP = 11           | _        | 24   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP</sub> - | CPHYN = 00           | _        | -0.5 | _   | mV   |
| Mode 1 (CPMD = 01)             |                     | CPHYN = 01           | _        | -6   | _   | mV   |
|                                |                     | CPHYN = 10           | _        | -12  | _   | mV   |
|                                |                     | CPHYN = 11           | _        | -24  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub>  | CPHYP = 00           | _        | 0.7  | _   | mV   |
| Mode 2 (CPMD = 10)             |                     | CPHYP = 01           | _        | 4.5  | _   | mV   |
|                                |                     | CPHYP = 10           | _        | 9    | _   | mV   |
|                                |                     | CPHYP = 11           | _        | 18   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP</sub> - | CPHYN = 00           | _        | -0.6 | _   | mV   |
| Mode 2 (CPMD = 10)             |                     | CPHYN = 01           | _        | -4.5 | _   | mV   |
|                                |                     | CPHYN = 10           | _        | -9   | _   | mV   |
|                                |                     | CPHYN = 11           | _        | -18  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub>  | CPHYP = 00           | <u> </u> | 1.5  | _   | mV   |
| Mode 3 (CPMD = 11)             |                     | CPHYP = 01           | _        | 4    | _   | mV   |
|                                |                     | CPHYP = 10           | _        | 8    | _   | mV   |
|                                |                     | CPHYP = 11           | <u> </u> | 16   | _   | mV   |

| Parameter                         | Symbol              | Test Condition         | Min   | Тур  | Max                   | Unit |
|-----------------------------------|---------------------|------------------------|-------|------|-----------------------|------|
| Negative Hysteresis               | HYS <sub>CP</sub> - | CPHYN = 00             | _     | -1.5 | _                     | mV   |
| Mode 3 (CPMD = 11)                |                     | CPHYN = 01             | _     | -4   | _                     | mV   |
|                                   |                     | CPHYN = 10             | _     | -8   | _                     | mV   |
|                                   |                     | CPHYN = 11             | _     | -16  | _                     | mV   |
| Input Range (CP+ or CP-)          | V <sub>IN</sub>     |                        | -0.25 | _    | V <sub>IO</sub> +0.25 | V    |
| Input Pin Capacitance             | C <sub>CP</sub>     |                        | _     | 7.5  | _                     | pF   |
| Internal Reference DAC Resolution | N <sub>bits</sub>   |                        |       | 6    | ,                     | bits |
| Common-Mode Rejection Ratio       | CMRR <sub>CP</sub>  |                        | _     | 70   | _                     | dB   |
| Power Supply Rejection Ratio      | PSRR <sub>CP</sub>  |                        | _     | 72   | _                     | dB   |
| Input Offset Voltage              | V <sub>OFF</sub>    | T <sub>A</sub> = 25 °C | -10   | 0    | 10                    | mV   |
| Input Offset Tempco               | TC <sub>OFF</sub>   |                        | _     | 3.5  | _                     | μV/° |

# 4.1.14 Configurable Logic

Table 4.14. Configurable Logic

| Parameter          | Symbol           | Test Condition               | Min | Тур | Max   | Unit |
|--------------------|------------------|------------------------------|-----|-----|-------|------|
| Propagation Delay  | t <sub>DLY</sub> | Through single CLU           | _   | _   | 35.3  | ns   |
|                    |                  | Using an external pin        |     |     |       |      |
|                    |                  | Through single CLU           | _   | 3   | _     | ns   |
|                    |                  | Using an internal connection |     |     |       |      |
| Clocking Frequency | F <sub>CLK</sub> | 1 or 2 CLUs Cascaded         | _   | _   | 73.5  | MHz  |
|                    |                  | 3 or 4 CLUs Cascaded         | _   | _   | 36.75 | MHz  |

## 4.1.16 SMBus

Table 4.16. SMBus Peripheral Timing Performance (Master Mode)

| Parameter                                       | Symbol               | Test Condition | Min             | Тур | Max              | Unit |
|-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------|
| Standard Mode (100 kHz Class)                   |                      |                |                 |     |                  |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 70 <sup>2</sup>  | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 70 <sup>2</sup>  | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 9.4             | _   | _                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 4.7             | _   | _                | μs   |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 9.4             | _   | _                | μs   |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 9.4             | _   | _                | μs   |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | _                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 4.7             | _   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 4.7             | _   | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 9.4             | _   | 50 <sup>3</sup>  | μs   |
| Fast Mode (400 kHz Class)                       |                      |                |                 |     | ı                |      |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 256 <sup>2</sup> | kHz  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 256 <sup>2</sup> | kHz  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 2.6             | _   | _                | μs   |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 1.3             | _   | _                | μs   |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 2.6             | _   | _                | μs   |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 2.6             | _   | _                | μs   |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | _                | μs   |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 1.3             | _   | _                | μs   |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 1.3             | _   | _                | μs   |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 2.6             | _   | 50 <sup>3</sup>  | μs   |

#### Note

- 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification.
- 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications.
- 3. SMBus has a maximum requirement of 50  $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50  $\mu$ s. I2C can support periods longer than 50  $\mu$ s.

#### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 30 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

Table 4.19. Absolute Maximum Ratings

| Parameter                                                              | Symbol            | Test Condition                    | Min     | Max                  | Unit |
|------------------------------------------------------------------------|-------------------|-----------------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                                         | T <sub>BIAS</sub> |                                   | -55     | 125                  | °C   |
| Storage Temperature                                                    | T <sub>STG</sub>  |                                   | -65     | 150                  | °C   |
| Voltage on VDD                                                         | V <sub>DD</sub>   |                                   | GND-0.3 | 4.2                  | V    |
| Voltage on VIO <sup>2</sup>                                            | V <sub>IO</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Voltage on I/O pins or RSTb, excluding                                 | V <sub>IN</sub>   | V <sub>IO</sub> > 3.3 V           | GND-0.3 | 5.8                  | V    |
| P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32)            |                   | V <sub>IO</sub> < 3.3 V           | GND-0.3 | V <sub>IO</sub> +2.5 | V    |
| Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub>   |                                   | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Total Current Sunk into Supply Pin                                     | I <sub>VDD</sub>  |                                   | _       | 400                  | mA   |
| Total Current Sourced out of Ground Pin                                | I <sub>GND</sub>  |                                   | 400     | _                    | mA   |
| Current Sourced or Sunk by any I/O Pin or RSTb                         | I <sub>IO</sub>   |                                   | -100    | 100                  | mA   |
| Operating Junction Temperature                                         | TJ                | T <sub>A</sub> = -40 °C to 105 °C | -40     | 130                  | °C   |

<sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability.

<sup>2.</sup> In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

#### 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.2. Debug Connection Diagram

#### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN203: "8-bit MCU Printed Circuit Board Design Notes" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes).

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital Functions | Analog Functions |  |  |  |  |  |  |
|---------------|----------|-------------------|---------------------|------------------------------|------------------|--|--|--|--|--|--|
| 23            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                      | ADC0.8           |  |  |  |  |  |  |
|               |          |                   |                     | CLU0A.13                     | CMP0P.8          |  |  |  |  |  |  |
|               |          |                   |                     | CLU1A.11                     | CMP0N.8          |  |  |  |  |  |  |
|               |          |                   |                     | CLU2B.10                     |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU3A.12                     |                  |  |  |  |  |  |  |
| 24            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                      | ADC0.7           |  |  |  |  |  |  |
|               |          |                   |                     | CLU0B.12                     | CMP0P.7          |  |  |  |  |  |  |
|               |          |                   |                     | CLU1B.10                     | CMP0N.7          |  |  |  |  |  |  |
|               |          |                   |                     | CLU2A.11                     |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU3B.13                     |                  |  |  |  |  |  |  |
| 25            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                      | ADC0.6           |  |  |  |  |  |  |
|               |          |                   |                     | CLU10UT                      | CMP0P.6          |  |  |  |  |  |  |
|               |          |                   |                     | CLU0A.12                     | CMP0N.6          |  |  |  |  |  |  |
|               |          |                   |                     | CLU1A.10                     | CMP1P.1          |  |  |  |  |  |  |
|               |          |                   |                     | CLU2A.10                     | CMP1N.1          |  |  |  |  |  |  |
|               |          |                   |                     | CLU3B.12                     |                  |  |  |  |  |  |  |
| 26            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                      | ADC0.5           |  |  |  |  |  |  |
|               |          |                   |                     | INT0.7                       | CMP0P.5          |  |  |  |  |  |  |
|               |          |                   |                     | INT1.7                       | CMP0N.5          |  |  |  |  |  |  |
|               |          |                   |                     | CLU0B.11                     | CMP1P.0          |  |  |  |  |  |  |
|               |          |                   |                     | CLU1B.9                      | CMP1N.0          |  |  |  |  |  |  |
|               |          |                   |                     | CLU3A.11                     |                  |  |  |  |  |  |  |
| 27            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                      | ADC0.4           |  |  |  |  |  |  |
|               |          |                   |                     | CNVSTR                       | CMP0P.4          |  |  |  |  |  |  |
|               |          |                   |                     | INT0.6                       | CMP0N.4          |  |  |  |  |  |  |
|               |          |                   |                     | INT1.6                       |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU0A.11                     |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU1B.8                      |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU3A.10                     |                  |  |  |  |  |  |  |
| 28            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                      | ADC0.3           |  |  |  |  |  |  |
|               |          |                   |                     | INT0.5                       | CMP0P.3          |  |  |  |  |  |  |
|               |          |                   |                     | INT1.5                       | CMP0N.3          |  |  |  |  |  |  |
|               |          |                   |                     | UART0_RX                     |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU0B.10                     |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU1A.9                      |                  |  |  |  |  |  |  |
|               |          |                   |                     | CLU3B.11                     |                  |  |  |  |  |  |  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|------------------------------|------------------|
| 11            | P2.1     | Multifunction I/O | Yes                 | P2MAT.1                      | DAC1             |
|               |          |                   |                     | CLU1B.14                     |                  |
|               |          |                   |                     | CLU2A.15                     |                  |
|               |          |                   |                     | CLU3B.15                     |                  |
| 12            | P2.0     | Multifunction I/O | Yes                 | P2MAT.0                      | DAC0             |
|               |          |                   |                     | CLU1A.14                     |                  |
|               |          |                   |                     | CLU2A.14                     |                  |
|               |          |                   |                     | CLU3B.14                     |                  |
| 13            | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                      | ADC0.12          |
|               |          |                   |                     | CLU0B.15                     | CMP1P.6          |
|               |          |                   |                     | CLU1B.13                     | CMP1N.6          |
|               |          |                   |                     | CLU2A.13                     |                  |
| 14            | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                      | ADC0.11          |
|               |          |                   |                     | CLU3OUT                      | CMP1P.5          |
|               |          |                   |                     | CLU0A.15                     | CMP1N.5          |
|               |          |                   |                     | CLU1B.12                     |                  |
|               |          |                   |                     | CLU2A.12                     |                  |
| 15            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                      | ADC0.10          |
|               |          |                   |                     | CLU2OUT                      | CMP1P.4          |
|               |          |                   |                     | CLU0B.14                     | CMP1N.4          |
|               |          |                   |                     | CLU1A.13                     |                  |
|               |          |                   |                     | CLU2B.13                     |                  |
| 16            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                      | ADC0.9           |
|               |          |                   |                     | I2C0_SCL                     | CMP1P.3          |
|               |          |                   |                     | CLU0A.14                     | CMP1N.3          |
|               |          |                   |                     | CLU1A.12                     |                  |
|               |          |                   |                     | CLU2B.12                     |                  |
| 17            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                      | CMP1P.2          |
|               |          |                   |                     | I2C0_SDA                     | CMP1N.2          |
|               |          |                   |                     | CLU0B.13                     |                  |
|               |          |                   |                     | CLU1B.11                     |                  |
|               |          |                   |                     | CLU2B.11                     |                  |
|               |          |                   |                     | CLU3A.13                     |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|------------------------------|------------------|
| 18            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                      | ADC0.8           |
|               |          |                   |                     | CLU0A.13                     |                  |
|               |          |                   |                     | CLU1A.11                     |                  |
|               |          |                   |                     | CLU2B.10                     |                  |
|               |          |                   |                     | CLU3A.12                     |                  |
| 19            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                      | ADC0.7           |
|               |          |                   |                     | CLU0B.12                     |                  |
|               |          |                   |                     | CLU1B.10                     |                  |
|               |          |                   |                     | CLU2A.11                     |                  |
|               |          |                   |                     | CLU3B.13                     |                  |
| 20            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                      | ADC0.6           |
|               |          |                   |                     | CLU0A.12                     |                  |
|               |          |                   |                     | CLU1A.10                     |                  |
|               |          |                   |                     | CLU2A.10                     |                  |
|               |          |                   |                     | CLU3B.12                     |                  |
| 21            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                      | ADC0.5           |
|               |          |                   |                     | INT0.7                       | CMP0P.5          |
|               |          |                   |                     | INT1.7                       | CMP0N.5          |
|               |          |                   |                     | CLU10UT                      | CMP1P.1          |
|               |          |                   |                     | CLU0B.11                     | CMP1N.1          |
|               |          |                   |                     | CLU1B.9                      |                  |
|               |          |                   |                     | CLU3A.11                     |                  |
| 22            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                      | ADC0.4           |
|               |          |                   |                     | CNVSTR                       | CMP0P.4          |
|               |          |                   |                     | INT0.6                       | CMP0N.4          |
|               |          |                   |                     | INT1.6                       | CMP1P.0          |
|               |          |                   |                     | CLU0A.11                     | CMP1N.0          |
|               |          |                   |                     | CLU1B.8                      |                  |
|               |          |                   |                     | CLU3A.10                     |                  |
| 23            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                      | ADC0.3           |
|               |          |                   |                     | INT0.5                       | CMP0P.3          |
|               |          |                   |                     | INT1.5                       | CMP0N.3          |
|               |          |                   |                     | UART0_RX                     |                  |
|               |          |                   |                     | CLU0B.10                     |                  |
|               |          |                   |                     | CLU1A.9                      |                  |
|               |          |                   |                     | CLU3B.11                     |                  |

Dimension Min Max

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on the IPC-7351 guidelines.
- 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm.
- 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.
- 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 9. A 2 x 2 array of 1.10 mm square openings on a 1.30 mm pitch should be used for the center pad.
- 10. A No-Clean, Type-3 solder paste is recommended.
- 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

| Dimension | Min      | Тур      | Max  |  |  |  |  |  |  |
|-----------|----------|----------|------|--|--|--|--|--|--|
| е         | 0.40 BSC |          |      |  |  |  |  |  |  |
| e1        |          | 0.45 BSC |      |  |  |  |  |  |  |
| J         | 1.60     | 1.70     | 1.80 |  |  |  |  |  |  |
| К         | 1.60     | 1.70     | 1.80 |  |  |  |  |  |  |
| L         | 0.35     | 0.40     | 0.45 |  |  |  |  |  |  |
| L1        | 0.25     | 0.30     | 0.35 |  |  |  |  |  |  |
| aaa       | _        | 0.10     | _    |  |  |  |  |  |  |
| bbb       | _        | 0.10     | _    |  |  |  |  |  |  |
| ccc       | _        | 0.08     | _    |  |  |  |  |  |  |
| ddd       | _        | 0.1      | _    |  |  |  |  |  |  |
| eee       | _        | 0.1      | _    |  |  |  |  |  |  |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 10. QSOP24 Package Specifications

# 10.1 QSOP24 Package Dimensions



Figure 10.1. QSOP24 Package Drawing

Table 10.1. QSOP24 Package Dimensions

| Dimension | Min      | Тур       | Max  |  |  |  |  |  |  |
|-----------|----------|-----------|------|--|--|--|--|--|--|
| A         | _        | _         | 1.75 |  |  |  |  |  |  |
| A1        | 0.10     | _         | 0.25 |  |  |  |  |  |  |
| b         | 0.20     | _         | 0.30 |  |  |  |  |  |  |
| С         | 0.10     | _         | 0.25 |  |  |  |  |  |  |
| D         |          | 8.65 BSC  |      |  |  |  |  |  |  |
| Е         | 6.00 BSC |           |      |  |  |  |  |  |  |
| E1        |          | 3.90 BSC  |      |  |  |  |  |  |  |
| е         |          | 0.635 BSC |      |  |  |  |  |  |  |
| L         | 0.40     | _         | 1.27 |  |  |  |  |  |  |
| theta     | 0°       | _         | 8°   |  |  |  |  |  |  |

# 11. Revision History

#### 11.1 Revision 1.01

October 21st, 2016

Updated QFN24 center pad stencil description.

#### 11.2 Revision 1.0

September 6th, 2016

Updated part numbers to revision B.

Updated many specifications with full characterization data.

Added a note regarding which DACs are available to Table 2.1 Product Selection Guide on page 2.

Added specifications for 4.1.16 SMBus.

Added bootloader pinout information to 3.10 Bootloader.

Added CRC Calculation Time to 4.1.4 Flash Memory.

#### 11.3 Revision 0.5

February 10th, 2016

Updated Figure 5.2 Debug Connection Diagram on page 32 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before.

Added S0 devices and information about the SMBus bootloader in 3.10 Bootloader.

Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader.

Added mention of the pre-programmed bootloaders in 1. Feature List.

Updated all part numbers to revision B.

Added the C oscillator, which is now available on revision B.

Adjusted C1, C2, X2, Y2, and Y1 maximums for 7.2 QFN32 PCB Land Pattern.

Adjusted package markings for QFN32 and QSOP24 packages.

Filled in TBD minimum and maximum values for DAC Differential Nonlinearity in Table 4.12 DACs on page 24.

#### 11.4 Revision 0.4

Updated specification tables based on current device characterization status and production test limits.

Added bootloader section.

Added typical connection diagrams.

Corrected CLU connections in pin function tables.

#### 11.5 Revision 0.3

Added information on the bootloader to 3.10 Bootloader.

Updated some characterization TBD values.

#### 11.6 Revision 0.1

Initial release.

# **Table of Contents**

| 1. | Feature List                                             | •    |    |  |   |  |  |  |  |   |  |   | . 1 |
|----|----------------------------------------------------------|------|----|--|---|--|--|--|--|---|--|---|-----|
| 2. | Ordering Information                                     |      |    |  |   |  |  |  |  |   |  |   | . 2 |
| 3. | System Overview                                          |      |    |  |   |  |  |  |  |   |  |   | . 4 |
|    | 3.1 Introduction                                         |      |    |  |   |  |  |  |  |   |  |   | . 4 |
|    | 3.2 Power                                                |      |    |  |   |  |  |  |  |   |  |   | . 5 |
|    | 3.3 I/O                                                  |      |    |  |   |  |  |  |  |   |  |   | . 5 |
|    | 3.4 Clocking                                             |      |    |  |   |  |  |  |  |   |  |   | . 6 |
|    | 3.5 Counters/Timers and PWM                              |      |    |  |   |  |  |  |  |   |  |   | . 6 |
|    | 3.6 Communications and Other Digital Peripho             | eral | S. |  |   |  |  |  |  |   |  |   | . 7 |
|    | 3.7 Analog                                               |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 3.8 Reset Sources                                        |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 3.9 Debugging                                            |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 3.10 Bootloader                                          |      |    |  |   |  |  |  |  |   |  |   |     |
| 4  | Electrical Specifications                                |      |    |  |   |  |  |  |  |   |  |   |     |
| 4. | 4.1 Electrical Characteristics                           |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.1 Recommended Operating Conditions                   |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.2 Power Consumption                                  |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.3 Reset and Supply Monitor                           |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.4 Flash Memory                                       |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.5 Power Management Timing 4.1.6 Internal Oscillators |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.7 External Clock Input                               |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.8 Crystal Oscillator                                 |      |    |  |   |  |  |  |  |   |  |   | .19 |
|    | 4.1.9 ADC                                                |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.10 Voltage Reference                                 |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.12 DACs                                              |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.13 Comparators                                       |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.14 Configurable Logic                                |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.1.15 Port I/O                                          |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.2 Thermal Conditions                                   |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 4.3 Absolute Maximum Ratings                             |      |    |  |   |  |  |  |  |   |  |   |     |
|    | Ç                                                        |      |    |  |   |  |  |  |  |   |  |   |     |
| 5. | Typical Connection Diagrams                              |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 5.1 Power                                                |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 5.2 Debug                                                |      |    |  |   |  |  |  |  |   |  |   |     |
|    | 5.3 Other Connections                                    |      |    |  | • |  |  |  |  | - |  | - | .32 |
| 6. | Pin Definitions                                          |      |    |  |   |  |  |  |  |   |  |   | 33  |
|    | 6.1 EFM8LB1x-QFN32 Pin Definitions                       |      |    |  |   |  |  |  |  |   |  |   | .33 |