Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC11 | | Core Size | 8-Bit | | Speed | 3MHz | | Connectivity | SCI, SPI | | Peripherals | POR, WDT | | Number of I/O | 30 | | Program Memory Size | - | | Program Memory Type | ROMIess | | EEPROM Size | 512 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.75V ~ 5.25V | | Data Converters | A/D 8x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 68-LCC (J-Lead) | | Supplier Device Package | 68-PLCC (24.21x24.21) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68hc11f1cfn3r2 | Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Figure 1-1 MC68HC11F1 Block Diagram #### 2.11.2 Port B Port B is an 8-bit output-only port. In single-chip modes, port B pins are general-purpose output pins (PB[7:0]). In expanded modes, port B pins act as the high-order address lines (ADDR[15:8]) of the address bus. PORTB can be read at any time. Reads of PORTB return the pin driver input level. If PORTB is written, the data is stored in internal latches. It drives the pins only in single-chip or bootstrap mode. In expanded operating modes, port B pins are the high-order address outputs (ADDR[15:8]). Refer to **SECTION 6 PARALLEL INPUT/OUTPUT**. #### 2.11.3 Port C Port C is an 8-bit general-purpose I/O port with a data register (PORTC) and a data direction register (DDRC). In single-chip modes, port C pins are general-purpose I/O pins (PC[7:0]). In expanded modes, port C pins are configured as data bus pins (DA-TA[7:0]). PORTC can be read at any time. Inputs return the pin level; outputs return the pin driver input level. If PORTC is written, the data is stored in internal latches. It drives the pins only if they are configured as outputs in single-chip or bootstrap mode. Port C pins are general-purpose inputs out of reset in single-chip and bootstrap modes. In expanded and test modes, these pins are data bus lines out of reset. The CWOM control bit in the OPT2 register disables port C's P-channel output drivers. Because the N-channel driver is not affected by CWOM, setting CWOM causes port C to become an open-drain-type output port suitable for wired-OR operation. In wired-OR mode, (PORTC bits are at logic level zero), pins are actively driven low by the N-channel driver. When a port C bit is at logic level one, the associated pin is in a high-impedance state, as neither the N-channel nor the P-channel devices are active. It is customary to have an external pull-up resistor on lines that are driven by open-drain devices. Port C can only be configured for wired-OR operation when the MCU is in single-chip or bootstrap modes. Refer to **SECTION 6 PARALLEL INPUT/OUTPUT**. #### 2.11.4 Port D Port D, a 6-bit general-purpose I/O port, has a data register (PORTD) and a data direction register (DDRD). The six port D lines (D[5:0]) can be used for general-purpose I/O, for the serial communications interface (SCI) and serial peripheral interface (SPI) subsystems. PORTD can be read at any time. Inputs return the pin level; outputs return the pin driver input level. If PORTD is written, the data is stored in internal latches and can be driven only if port D is configured for general-purpose output. The DWOM control bit in the SPCR register disables port D's P-channel output drivers. Because the N-channel driver is not affected by DWOM, setting DWOM causes port D to become an open-drain-type output port suitable for wired-OR operation. In wired- ### 3.1.6.3 Zero (Z) The Z bit is set if the result of an arithmetic, logic, or data manipulation operation is zero. Otherwise, the Z bit is cleared. Compare instructions do an internal implied subtraction and the condition codes, including Z, reflect the results of that subtraction. A few operations (INX, DEX, INY, and DEY) affect the Z bit and no other condition flags. For these operations, only = and - conditions can be determined. ### 3.1.6.4 Negative (N) The N bit is set if the result of an arithmetic, logic, or data manipulation operation is negative (MSB = 1). Otherwise, the N bit is cleared. A result is said to be negative if its most significant bit (MSB) is a one. A quick way to test whether the contents of a memory location has the MSB set is to load it into an accumulator and then check the status of the N bit. ### 3.1.6.5 Interrupt Mask (I) The interrupt request (IRQ) mask (I bit) is a global mask that disables all maskable interrupt sources. While the I bit is set, interrupts can become pending, but the operation of the CPU continues uninterrupted until the I bit is cleared. After any reset, the I bit is set by default and can only be cleared by a software instruction. When an interrupt is recognized, the I bit is set after the registers are stacked, but before the interrupt vector is fetched. After the interrupt has been serviced, a return from interrupt instruction is normally executed, restoring the registers to the values that were present before the interrupt occurred. Normally, the I bit is zero after a return from interrupt is executed. Although the I bit can be cleared within an interrupt service routine, "nesting" interrupts in this way should only be done when there is a clear understanding of latency and of the arbitration mechanism. Refer to **SECTION 5 RESETS AND INTERRUPTS**. # 3.1.6.6 Half Carry (H) The H bit is set when a carry occurs between bits 3 and 4 of the arithmetic logic unit during an ADD, ABA, or ADC instruction. Otherwise, the H bit is cleared. Half carry is used during BCD operations. #### 3.1.6.7 X Interrupt Mask (X) The $\overline{\text{XIRQ}}$ mask (X) bit disables interrupts from the $\overline{\text{XIRQ}}$ pin. After any reset, X is set by default and must be cleared by a software instruction. When an $\overline{\text{XIRQ}}$ interrupt is recognized, the X and I bits are set after the registers are stacked, but before the interrupt vector is fetched. After the interrupt has been serviced, an RTI instruction is normally executed, causing the registers to be restored to the values that were present before the interrupt occurred. The X interrupt mask bit is set only by hardware (RESET or $\overline{\text{XIRQ}}$ acknowledge). X is cleared only by program instruction (TAP, where the associated bit of A is zero; or RTI, where bit 6 of the value loaded into the CCR from the stack has been cleared). There is no hardware action for clearing X. | ROWE | LDAB | #\$0E | ROW=1, ERASE=1, EELAT=1, EEPGM=0 | |------|------|--------|--------------------------------------------| | | STAB | \$103B | Set to ROW erase mode | | | STAB | 0,X | Store any data to any address in ROW | | | LDAB | #\$0F | ROW=1, ERASE=1, EELAT=1, EEPGM=1 | | | STAB | \$103B | Turn on high voltage | | | JSR | DLY10 | Delay 10 ms | | | CLR | \$103B | Turn off high voltage and set to READ mode | ### 4.4.1.4 EEPROM Byte Erase The following is an example of how to erase a single byte of EEPROM and assumes that index register X contains the address of the byte to be erased. | BYTEE | LDAB | #\$16 | BYTE=1, ROW=0, ERASE=1, EELAT=1, EEPGM=0 | |-------|------|--------|--------------------------------------------| | | STAB | \$103B | Set to BYTE erase mode | | | STAB | 0,X | Store any data to address to be erased | | | LDAB | #\$17 | BYTE=1, ROW=0, ERASE=1, EELAT=1, EEPGM=1 | | | STAB | \$103B | Turn on high voltage | | | JSR | DLY10 | Delay 10 ms | | | CLR | \$103B | Turn off high voltage and set to READ mode | # 4.4.2 PPROG EEPROM Programming Control Register Bits in PPROG register control parameters associated with EEPROM programming. # **PPROG** — EEPROM Programming Control \$103B | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|------|---|------|-----|-------|-------|-------| | | ODD | EVEN | _ | BYTE | ROW | ERASE | EELAT | EEPGM | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ODD — Program Odd Rows in Half of EEPROM (TEST) EVEN — Program Even Rows in Half of EEPROM (TEST) Bit 5 — Not implemented Always reads zero BYTE — Byte/Other EEPROM Erase Mode 0 = Row or bulk erase mode used 1 = Erase only one byte of EEPROM ROW — Row/All EEPROM Erase Mode (only valid when BYTE = 0) 0 = All 512 bytes of EEPROM erased 1 = Erase only one 16-byte row of EEPROM Figure 4-4 Address Map for General-Purpose Chip Select **CSSTRH** — Chip Select Clock Stretch Select \$105C | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | | IO1SA | IO1SB | IO2SA | IO2SB | GSTHA | GSTHB | PSTHA | PSTHB | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 4-8 Chip Select Clock Stretch Control | Bit A | Bit B | Clock Stretch Selected | |-------|-------|------------------------| | 0 | 0 | None | | 0 | 1 | 1 cycle | | 1 | 0 | 2 cycles | | 1 | 1 | 3 cycles | IO1SA-IO1SB — I/O Chip Select 1 Clock Stretch Select Refer to **Table 4-8**. IO2SA-IO2SB — I/O Chip Select 2 Clock Stretch Select Refer to **Table 4-8**. GSTHA-GSTHB — General-Purpose Chip Select Clock Stretch Select Refer to **Table 4-8**. PSTHA-PSTHB — Program Chip Select Clock Stretch Select Refer to **Table 4-8**. ### **5.2.1 Central Processing Unit** After reset, the CPU fetches the reset vector from the appropriate address during the first three cycles, and begins executing instructions. The stack pointer and other CPU registers are indeterminate immediately after reset; however, the X and I interrupt mask bits in the condition code register (CCR) are set to mask any interrupt requests. Also, the S bit in the CCR is set to inhibit the STOP mode. ### 5.2.2 Memory Map After reset, the INIT register is initialized to \$01, putting the 1024 bytes of RAM at locations \$0000 through \$03FF, and the control registers at locations \$1000 through \$105F. The EE[3:0] bits in the CONFIG register control the location of the 512-byte EEPROM array. #### 5.2.3 Parallel I/O When a reset occurs in expanded operating modes, port B, C, and F pins used for parallel I/O are dedicated to the expansion bus. If a reset occurs during a single-chip operating mode, all ports are configured as general-purpose high-impedance inputs. #### NOTE Do not confuse pin function with the electrical state of the pin at reset. All general-purpose I/O pins configured as inputs at reset are in a high-impedance state. Port data registers reflect the port's functional state at reset. The pin function is mode dependent. ### **5.2.4 Timer** During reset, the timer system is initialized to a count of \$0000. The prescaler bits are cleared, and all output compare registers are initialized to \$FFFF. All input capture registers are indeterminate after reset. The output compare 1 mask (OC1M) register is cleared so that successful OC1 compares do not affect any I/O pins. The other four output compares are configured so that they do not affect any I/O pins on successful compares. All input capture edge-detector circuits are configured for capture disabled operation. The timer overflow interrupt flag and all eight timer function interrupt flags are cleared. All nine timer interrupts are disabled because their mask bits have been cleared. The I4/O5 bit in the PACTL register is cleared to configure the I4/O5 function as OC5; however, the OM5–OL5 control bits in the TCTL1 register are clear so OC5 does not control the PA3 pin. #### 5.2.5 Real-Time Interrupt (RTI) The real-time interrupt flag (RTIF) is cleared and automatic hardware interrupts are masked. The rate control bits are cleared after reset and can be initialized by software before the real-time interrupt (RTI) system is used. #### 5.2.6 Pulse Accumulator The pulse accumulator system is disabled at reset so that the pulse accumulator input (PAI) pin defaults to being a general-purpose input pin. ## **5.2.7 Computer Operating Properly (COP)** The COP watchdog system is enabled if the NOCOP control bit in the CONFIG register is cleared, and disabled if NOCOP is set. The COP rate is set for the shortest duration time-out. # 5.2.8 Serial Communications Interface (SCI) The reset condition of the SCI system is independent of the operating mode. All transmit and receive interrupts are masked and both the transmitter and receiver are disabled so the port pins default to being general-purpose I/O lines. The SCI frame format is initialized to an 8-bit character size. The send break and receiver wakeup functions are disabled. The TDRE and TC status bits in the SCI status register are both set, indicating that there is no transmit data in either the transmit data register or the transmit serial shift register. The RDRF, IDLE, OR, NF, FE, PF, and RAF receive-related status bits are cleared. ### 5.2.9 Serial Peripheral Interface (SPI) The SPI system is disabled by reset. The port pins associated with this function default to being general-purpose I/O lines. # 5.2.10 Analog-to-Digital Converter The A/D converter configuration is indeterminate after reset. The ADPU bit is cleared by reset, which disables the A/D system. The conversion complete flag is cleared by reset. # 5.2.11 System The EEPROM programming controls are disabled, so the memory system is configured for normal read operation. PSEL[3:0] are initialized with the binary value %0101, causing the external $\overline{IRQ}$ pin to have the highest I-bit interrupt priority. The $\overline{IRQ}$ pin is configured for level-sensitive operation (for wired-OR systems). The RBOOT, SMOD, and MDA bits in the HPRIO register reflect the status of the MODB and MODA inputs at the rising edge of reset. The DLY control bit is set to specify that an oscillator startup delay is imposed upon recovery from STOP mode. The clock monitor system is disabled because CME and FCME are cleared. #### 5.3 Reset and Interrupt Priority Resets and interrupts have a hardware priority that determines which reset or interrupt is serviced first when simultaneous requests occur. Any maskable interrupt can be given priority over other maskable interrupts. The first six interrupt sources are not maskable. The priority arrangement for these sources is as follows: Figure 5-2 Processing Flow Out of Reset (2 of 2) # **SECTION 7 SERIAL COMMUNICATIONS INTERFACE** The serial communications interface (SCI) is a universal asynchronous receiver transmitter (UART), one of two independent serial I/O subsystems in the MC68HC11F1 MCU. It has a standard nonreturn to zero (NRZ) format (one start bit, eight or nine data bits, and one stop bit). Several baud rates are available. The SCI transmitter and receiver are independent, but use the same data format and bit rate. #### 7.1 Data Format The serial data format requires the following conditions: - 1. An idle-line in the high state before transmission or reception of a message. - 2. A start bit, logic zero, transmitted or received, that indicates the start of each character. - 3. Data that is transmitted and received least significant bit (LSB) first. - 4. A stop bit, logic one, used to indicate the end of a frame. (A frame consists of a start bit, a character of eight or nine data bits, and a stop bit.) - 5. A break (defined as the transmission or reception of a logic zero for some multiple number of frames). Selection of the word length is controlled by the M bit of SCI control register SCCR1. # 7.2 Transmit Operation The SCI transmitter includes a parallel transmit data register (SCDR) and a serial shift register. The contents of the serial shift register can only be written through the SCDR. This double buffered operation allows a character to be shifted out serially while another character is waiting in the SCDR to be transferred into the serial shift register. The output of the serial shift register is applied to TxD as long as transmission is in progress or the transmit enable (TE) bit of serial communication control register 2 (SCCR2) is set. The block diagram, **Figure 7-1**, shows the transmit serial shift register and the buffer logic at the top of the figure. ### OR — Overrun Error Flag OR is set if a new character is received before a previously received character is read from SCDR. Clear the OR flag by reading SCSR and then reading SCDR. 0 = No overrun 1 = Overrun detected # NF — Noise Error Flag NF is set if majority sample logic detects anything other than a unanimous decision. Clear NF by reading SCSR and then reading SCDR. 0 = Unanimous decision 1 = Noise detected # FE — Framing Error FE is set when a zero is detected where a stop bit was expected. Clear the FE flag by reading SCSR and then reading SCDR. 0 = Stop bit detected 1 = Zero detected # Bit 0 — Not implemented Always reads zero ### 7.6.5 Baud Rate Register Use this register to select different baud rates for the SCI system. The SCP[1:0] bits select the prescaler rate for the SCR[2:0] bits. Together, these five bits provide multiple baud rate combinations for a given crystal frequency. Normally, this register is written once during initialization. The prescaler is set to its fastest rate by default out of reset, and can be changed at any time. Refer to **Table 7-1** and **Table 7-2** for normal baud rate selections. **BAUD** — Baud Rate \$102B | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|---|------|------|------|------|------|-------| | | TCLR | _ | SCP1 | SCP0 | RCKB | SCR2 | SCR1 | SCR0 | | RESET: | 0 | 0 | 0 | 0 | 0 | U | U | U | TCLR — Clear Baud Rate Counters (Test) # SCP[1:0] — SCI Baud Rate Prescaler Selects Refer to the SCI baud rate generator block diagram. Table 7-1 Baud Rate Prescaler Selection | Pres | caler | Divide Internal | Crystal Frequency (MHz) | | | | | | |------|-------|-----------------|-------------------------|--------|--------|--------|-------|--------| | SCP1 | SCP0 | Clock By | 4.0 | 4.9152 | 8.0 | 12.0 | 16.0 | 20.0 | | 0 | 0 | 1 | 62500 | 76800 | 125000 | 187500 | 25000 | 312500 | | 0 | 1 | 3 | 20833 | 25600 | 41667 | 62500 | 83332 | 104165 | | 1 | 0 | 4 | 15625 | 19200 | 31250 | 46875 | 62500 | 78125 | | 1 | 1 | 13 | 4800 | 5907 | 9600 | 14423 | 19200 | 24000 | # **SECTION 8 SERIAL PERIPHERAL INTERFACE** The serial peripheral interface (SPI), an independent serial communications subsystem, allows the MCU to communicate synchronously with peripheral devices, such as transistor-transistor logic (TTL) shift registers, liquid crystal display (LCD) drivers, analog-to-digital converter subsystems, and other microprocessors. The SPI is also capable of inter-processor communication in a multiple master system. The SPI system can be configured as either a master or a slave device. When configured as a master, data transfer rates can be as high as one-half the E-clock rate (2.5 Mbits per second for a 5-MHz bus frequency). When configured as a slave, data transfers can be as fast as the E-clock rate (5 Mbits per second for a 5-MHz bus frequency). # 8.1 Functional Description The central element in the SPI system is the block containing the shift register and the read data buffer. The system is single buffered in the transmit direction and double buffered in the receive direction. This means that new data for transmission cannot be written to the shifter until the previous transfer is complete; however, received data is transferred into a parallel read data buffer so the shifter is free to accept a second serial character. As long as the first character is read out of the read data buffer before the next serial character is ready to be transferred, no overrun condition occurs. A single MCU register address is used for reading data from the read data buffer and for writing data to the shifter. The SPI status block represents the SPI status flags (transfer complete, write collision, and mode fault) located in the SPI status register (SPSR). The SPI control block represents those functions that control the SPI system through the serial peripheral control register (SPCR). Refer to Figure 8-1, which shows the SPI block diagram. #### SPIE — Serial Peripheral Interrupt Enable Set the SPE bit to one to request a hardware interrupt sequence each time the SPIF or MODF status flag is set. SPI interrupts are inhibited if this bit is clear or if the I bit in the condition code register is one. 0 = SPI system interrupts disabled 1 = SPI system interrupts enabled # SPE — Serial Peripheral System Enable When the SPE bit is set, the port D bit 2, 3, 4, and 5 pins are dedicated to the SPI function. If the SPI is in the master mode and DDRD bit 5 is set, then the port D bit 5 pin becomes a general-purpose output instead of the SS input. 0 = SPI system disabled 1 = SPI system enabled #### DWOM — Port D Wired-OR Mode DWOM affects all port D pins. 0 = Normal CMOS outputs 1 = Open-drain outputs #### MSTR — Master Mode Select 0 = Slave mode 1 = Master mode #### CPOL — Clock Polarity When the clock polarity bit is cleared and data is not being transferred, the SCK pin of the master device has a steady state low value. When CPOL is set, SCK idles high. Refer to **Figure 8-2** and **8.2.1 Clock Phase and Polarity Controls**. #### CPHA — Clock Phase The clock phase bit, in conjunction with the CPOL bit, controls the clock-data relationship between master and slave. The CPHA bit selects one of two different clocking protocols. Refer to **Figure 8-2** and **8.2.1 Clock Phase and Polarity Controls**. # SPR[1:0] — SPI Clock Rate Selects These two bits select the SPI clock (SCK) rate when the device is configured as master. When the device is configured as slave, these bits have no effect. Refer to **Table 8-1**. Table 8-1 SPI Clock Rates | SPR[1:0] | E Clock<br>Divide By | Frequency at E = 2 MHz | Frequency at<br>E = 3 MHz | Frequency at<br>E = 4 MHz | Frequency at<br>E = 5 MHz | |----------|----------------------|------------------------|---------------------------|---------------------------|---------------------------| | 0 0 | 2 | 1.0 MHz | 1.5 MHz | 2.0 MHz | 2.5 MHz | | 0 1 | 4 | 500 kHz | 750 kHz | 1.0 MHz | 625 kHz | | 1 0 | 16 | 125 kHz | 187.5 kHz | 250 kHz | 156.25 kHz | | 1 1 | 32 | 62.5 kHz | 93.7 kHz | 125 kHz | 78.125 kHz | Figure 9-1 Timer Clock Divider Chains # NP # Freescale Semiconductor, Inc. ### **OC1M** — Output Compare 1 Mask \$100C | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|---|---|-------| | | OC1M7 | OC1M6 | OC1M5 | OC1M4 | OC1M3 | _ | _ | _ | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OC1M[7:3] — Output Compare Masks 0 = OC1 is disabled. 1 = OC1 is enabled to control the corresponding pin of port A Bits [2:0] — Not implemented Always read zero ### 9.3.4 Output Compare Data Register Use this register with OC1 to specify the data that is to be stored on the affected pin of port A after a successful OC1 compare. When a successful OC1 compare occurs, a data bit in OC1D is stored in the corresponding bit of port A for each bit that is set in OC1M. # **OC1D** — Output Compare 1 Data \$100D | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|---|---|-------| | | OC1D7 | OC1D6 | OC1D5 | OC1D4 | OC1D3 | _ | _ | _ | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | If OC1Mx is set, data in OC1Dx is output to port A bit x on successful OC1 compares. Bits [2:0] — Not implemented Always read zero # 9.3.5 Timer Counter Register The 16-bit read-only TCNT register contains the prescaled value of the 16-bit timer. A full counter read addresses the most significant byte (MSB) first. A read of this address causes the least significant byte (LSB) to be latched into a buffer for the next CPU cycle so that a double-byte read returns the full 16-bit state of the counter at the time of the MSB read cycle. #### **TCNT** — Timer Counter \$100E, \$100F | \$100E | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | TCNT (High) | |--------|--------|----|----|----|----|----|---|-------|-------------| | \$100F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | TCNT (Low) | TCNT resets to \$0000. In normal modes, TCNT is a read-only register. #### 9.3.6 Timer Control Register 1 The bits of this register specify the action taken as a result of a successful OCx compare. # SECTION 10 ANALOG-TO-DIGITAL CONVERTER The analog-to-digital (A/D) system, a successive approximation converter, uses an all-capacitive charge redistribution technique to convert analog signals to digital values. #### 10.1 Overview The A/D system is an 8-channel, 8-bit, multiplexed-input converter. The $AV_{DD}$ pin is used to input supply voltage to the A/D converter. This allows the supply voltage to be bypassed independently. The converter does not require external sample and hold circuits because of the type of charge redistribution technique used. A/D converter timing can be synchronized to the system E clock, or to an internal resistor capacitor (RC) oscillator. The A/D converter system consists of four functional blocks: multiplexer, analog converter, digital control, and result storage. Refer to **Figure 10-1**. ### 10.1.1 Multiplexer The multiplexer selects one of 16 inputs for conversion. Input selection is controlled by the value of bits CD–CA in the ADCTL register. The eight port E pins are fixed-direction analog inputs to the multiplexer, and internal analog signal lines are routed to it. #### **Table A-2 Thermal Characteristics** | Characteristic | | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|----------------------------------------------------------------------------------------------|--------------| | Average Junction Temperature | | TJ | $T_A + (P_D \times Q_{JA})$ | °C | | Ambient Temperature | T <sub>A</sub> | User-determined | °C | | | Package Thermal Resistance (Junction-to-Ambient) 68-Pin Plastic Leaded Chip Carrier 80-Pin Low Profile Quad Flat Pack (LQFP, 1.4 mm Thick) | | $Q_JA$ | 50<br>80 | °C/W<br>°C/W | | Total Power Dissipation | (Note 1) | P <sub>D</sub> | P <sub>INT</sub> + P <sub>I/O</sub><br>K / (T <sub>J</sub> + 273°C) | W | | Device Internal Power Dissipation | | P <sub>INT</sub> | I <sub>DD</sub> x V <sub>DD</sub> | W | | I/O Pin Power Dissipation | (Note 2) | P <sub>I/O</sub> | User-determined | W | | A Constant | (Note 3) | K | P <sub>D</sub> x (T <sub>A</sub> + 273°C) +<br>Q <sub>JA</sub> x P <sub>D</sub> <sup>2</sup> | W x °C | #### NOTES: - 1 This is an approximate value, neglecting $P_{I/O}$ . - 2. For most applications $\mathsf{P}_{\mathsf{I/O}} \mathrel{\mbox{\ensuremath{\mathsf{\vee}}}} \mathsf{P}_{\mathsf{INT}}$ and can be neglected. - 3. K is a constant pertaining to the device. Solve for K with a known $T_A$ and a measured $P_D$ (at equilibrium. Use this value of K to solve for $P_D$ and $T_J$ iteratively for any value of $T_A$ # NP # Freescale Semiconductor, Inc. Figure A-6 Interrupt Timing Diagram **ELECTRICAL CHARACTERISTICS** # **Table A-6 Analog-To-Digital Converter Characteristics** $V_{DD}$ = 5.0 Vdc $\pm$ 5%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , 750 kHz $\leq$ E $\leq$ 3.0 MHz, unless otherwise noted | Characteristic | Parameter | Min | Absolute | 2.0 MHz 3.0 MHz 4.0 MHz | | | Unit | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|----------------------------|----------------------------|----------------------------|------------------------| | | | | | Max | Max | Max | | | Resolution | Number of Bits Resolved by A/D Converter | _ | 8 | _ | _ | _ | Bits | | Non-Linearity | Maximum Deviation from the Ideal A/D Transfer Characteristics | _ | _ | ± 1 | ± 1 | ± 1 | LSB | | Zero Error | Difference Between the Output of an Ideal and an Actual for Zero Input Voltage | _ | _ | ± 1 | ± 1 | ± 1 | LSB | | Full Scale Error | Difference Between the Output of an Ideal and an Actual A/D for Full-Scale Input Voltage | _ | _ | ± 1 | ± 1 | ± 1 | LSB | | Total Unadjusted<br>Error | Maximum Sum of Non-Linearity, Zero Error, and Full-Scale Error | _ | _ | ± 1/2 | ± 1 1/2 | ± 1 1/2 | LSB | | Quantization<br>Error | Uncertainty Because of Converter Resolution | _ | _ | ± 1/2 | ± 1/2 | ± 1/2 | LSB | | Absolute<br>Accuracy | Difference Between the Actual Input Voltage and the Full-Scale Weighted Equivalent of the Binary Output Code, All Error Sources Included | _ | _ | ± 1 | ± 2 | ± 2 | LSB | | Conversion<br>Range | Analog Input Voltage Range | V <sub>RL</sub> | _ | V <sub>RH</sub> | V <sub>RH</sub> | V <sub>RH</sub> | V | | $V_{RH}$ | Maximum Analog Reference Voltage (Note 2) | V <sub>RL</sub> | _ | V <sub>DD</sub> + 0.1 | V <sub>DD</sub> + 0.1 | V <sub>DD</sub> + 0.1 | V | | $V_{RL}$ | Minimum Analog Reference Voltage (Note 2) | V <sub>SS</sub> -0.1 | _ | V <sub>RH</sub> | V <sub>RH</sub> | V <sub>RH</sub> | V | | $\Delta V_{R}$ | Minimum Difference between V <sub>RH</sub> and V <sub>RL</sub> (Note 2) | 3 | _ | | _ | _ | V | | Conversion<br>Time | Total Time to Perform a Single<br>Analog-to-Digital Conversion:<br>E Clock<br>Internal RC Oscillator | _ | 32<br>— | _<br>t <sub>cvc</sub> + 32 | _<br>t <sub>cvc</sub> + 32 | _<br>t <sub>cyc</sub> + 32 | t <sub>cyc</sub><br>μs | | Monotonicity | Conversion Result Never Decreases with an<br>Increase in Input Voltage and has no Missing<br>Codes | | Guaranteed | | | | | | Zero Input<br>Reading | Conversion Result when V <sub>in</sub> = V <sub>RL</sub> | 00 | _ | _ | _ | _ | Hex | | Full Scale<br>Reading | Conversion Result when V <sub>in</sub> = V <sub>RH</sub> | _ | _ | FF | FF | FF | Hex | | Sample<br>Acquisition Time | Analog Input Acquisition Sampling Time: E Clock Internal RC Oscillator | _ | 12<br>— | <u> </u> | _<br>12 | <u> </u> | t <sub>cyc</sub><br>μs | | Sample/Hold<br>Capacitance | Input Capacitance during Sample PE[7:0] | _ | 20 (Typ) | _ | _ | _ | pF | | Input Leakage | Input Leakage on A/D Pins $ \begin{array}{c} \text{PE[7:0]} \\ \text{V}_{\text{RL}}, \text{V}_{\text{RH}} \end{array} $ | _ | = | 400<br>1.0 | 400<br>1.0 | 400<br>1.0 | nΑ<br>μΑ | #### NOTES: - 1. For $f_{op}$ < 2 MHz, source impedances should equal approximately 10 k $\Omega$ . For $f_{op}$ $\geq$ 2 MHz, source impedances should equal approximately 5 k $\Omega$ 10 k $\Omega$ . Source impedances greater than 10 k $\Omega$ affect accuracy adversely because of input leakage. - 2. Performance verified down to 2.5 V $\Delta V_R$ , but accuracy is tested and guaranteed at $\Delta V_R$ = 5 V $\pm$ 10% # APPENDIX CDEVELOPMENT SUPPORT # C.1 MC68HC11F1 Development Tools The following table and text provide a reference to development tools for the MC68HC11F1 microcontrollers. For more complete information refer to the appropriate manual for each system. Table C-1 MC68HC11F1 Development Tools | Device | Evaluation Systems | Modular Development Systems | |------------|--------------------|-----------------------------| | MC68HC11F1 | M68HC11F1EVS | MMDS11* | <sup>\*</sup> For MC68HC11F1 support, the MMDS11 must be used with an MC68HC11F1 emulator module. # C.2 MC68HC11EVS — Evaluation System The EVS is an economical tool for designing, debugging, and evaluating target systems based on the MC68HC11F1 MCU. The two printed circuit boards that comprise the EVS are the MC68HC11F1EM emulator module (EM) and the M68HC11PFB platform board (PFB). - Monitor/debugger firmware - One-line assembler/disassembler - Host computer download capability - Dual memory maps: - 64 Kbyte monitor map that includes 16 Kbytes of monitor EPROM - MC68HC11F1 user map that includes 64 Kbytes of emulation RAM - OTPROM, EPROM, and EEPROM MCU programmer - MCU extension I/O port for single-chip, expanded, and special-test operation modes - RS-232C terminal and host I/O ports - Logic analyzer connector # C.3 M68MMDS11 — Modular Development System for M68HC11 Devices The M68MMDS11 Freescale Modular Development System (MMDS11) is a tool for developing embedded systems based on M68HC11 MCUs. The MMDS11 is an emulator system that provides an on-screen bus state analyzer and real-time memory monitoring windows. An integrated design environment includes an editor, an assembler, the user interface, and source-level debug capability. These features significantly reduce the time necessary to develop and debug an embedded MCU system. The compact unit requires minimum space. - Real-time, non-intrusive, in-circuit emulation - Assembly-language source-level debugging