

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                    |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | S08                                                         |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 40MHz                                                       |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                  |
| Peripherals                | LVD, POR, PWM, WDT                                          |
| Number of I/O              | 39                                                          |
| Program Memory Size        | 128KB (128K x 8)                                            |
| Program Memory Type        | FLASH                                                       |
| EEPROM Size                | -                                                           |
| RAM Size                   | 6K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                 |
| Data Converters            | A/D 16x12b                                                  |
| Oscillator Type            | External                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                           |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 48-LQFP                                                     |
| Supplier Device Package    | 48-LQFP (7x7)                                               |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08dv128clf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Section Number**

Title

#### Page

|     | 7.4.2  | Interrupt Sequence      | 149 |
|-----|--------|-------------------------|-----|
|     | 7.4.3  | Wait Mode Operation     |     |
|     | 7.4.4  | Stop Mode Operation     |     |
|     | 7.4.5  | BGND Instruction        | 151 |
| 7.5 | CALL a | and RTC Instructions    | 151 |
| 7.6 | HCS08  | Instruction Set Summary | 153 |

## Chapter 8 Multi-Purpose Clock Generator (S08MCGV2)

| 8.1 | Introdu   | ction                                          | 165 |
|-----|-----------|------------------------------------------------|-----|
|     | 8.1.1     | Features                                       | 167 |
|     | 8.1.2     | Modes of Operation                             |     |
| 8.2 | Externa   | l Signal Description                           |     |
| 8.3 | Registe   | r Definition                                   |     |
|     | 8.3.1     | MCG Control Register 1 (MCGC1)                 |     |
|     | 8.3.2     | MCG Control Register 2 (MCGC2)                 |     |
|     | 8.3.3     | MCG Trim Register (MCGTRM)                     |     |
|     | 8.3.4     | MCG Status and Control Register (MCGSC)        | 174 |
|     | 8.3.5     | MCG Control Register 3 (MCGC3)                 | 175 |
|     | 8.3.6     | MCG Test and Control Register (MCGT)           |     |
| 8.4 | Functio   | nal Description                                |     |
|     | 8.4.1     | Operational Modes                              |     |
|     | 8.4.2     | Node Switching                                 |     |
|     | 8.4.3     | Bus Frequency Divider                          |     |
|     | 8.4.4     | Low Power Bit Usage                            |     |
|     | 8.4.5     | Internal Reference Clock                       |     |
|     | 8.4.6     | External Reference Clock                       |     |
|     | 8.4.7     | Fixed Frequency Clock                          |     |
| 8.5 | Initializ | ation / Application Information                |     |
|     | 8.5.1     | MCG Module Initialization Sequence             |     |
|     | 8.5.2     | Using a 32.768 kHz Reference                   |     |
|     | 8.5.3     | MCG Mode Switching                             |     |
|     | 8.5.4     | Calibrating the Internal Reference Clock (IRC) |     |

## Chapter 9 5-V Analog Comparator (S08ACMPV3)

| 9.1 | Introduc | ction                          | 199 |
|-----|----------|--------------------------------|-----|
|     | 9.1.1    | ACMP Configuration Information | 199 |
|     | 9.1.2    | Features                       | 201 |
|     | 9.1.3    | Modes of Operation             | 201 |
|     | 9.1.4    | Block Diagram                  | 201 |
| 9.2 | Externa  | l Signal Description           | 203 |



## **Section Number**

## Title

| 9.3 | Memory Map                  |  |
|-----|-----------------------------|--|
|     | 9.3.1 Register Descriptions |  |
| 9.4 | Functional Description      |  |

## Chapter 10 Analog-to-Digital Converter (S08ADC12V1)

| 10.1 | Introduction                                       |     |
|------|----------------------------------------------------|-----|
|      | 10.1.1 Channel Assignments                         | 207 |
|      | 10.1.2 Analog Power and Ground Signal Names        | 207 |
|      | 10.1.3 Alternate Clock                             |     |
|      | 10.1.4 Hardware Trigger                            |     |
|      | 10.1.5 Temperature Sensor                          |     |
|      | 10.1.6 Features                                    | 211 |
|      | 10.1.7 ADC Module Block Diagram                    | 211 |
| 10.2 | External Signal Description                        | 212 |
|      | 10.2.1 Analog Power (V <sub>DDAD</sub> )           | 213 |
|      | 10.2.2 Analog Ground (V <sub>SSAD</sub> )          | 213 |
|      | 10.2.3 Voltage Reference High (V <sub>REFH</sub> ) | 213 |
|      | 10.2.4 Voltage Reference Low (V <sub>REFL</sub> )  | 213 |
|      | 10.2.5 Analog Channel Inputs (ADx)                 | 213 |
| 10.3 | Register Definition                                | 213 |
|      | 10.3.1 Status and Control Register 1 (ADCSC1)      | 213 |
|      | 10.3.2 Status and Control Register 2 (ADCSC2)      | 215 |
|      | 10.3.3 Data Result High Register (ADCRH)           | 215 |
|      | 10.3.4 Data Result Low Register (ADCRL)            | 216 |
|      | 10.3.5 Compare Value High Register (ADCCVH)        | 216 |
|      | 10.3.6 Compare Value Low Register (ADCCVL)         | 217 |
|      | 10.3.7 Configuration Register (ADCCFG)             | 217 |
|      | 10.3.8 Pin Control 1 Register (APCTL1)             |     |
|      | 10.3.9 Pin Control 2 Register (APCTL2)             | 219 |
|      | 10.3.10Pin Control 3 Register (APCTL3)             |     |
| 10.4 | Functional Description                             |     |
|      | 10.4.1 Clock Select and Divide Control             |     |
|      | 10.4.2 Input Select and Pin Control                |     |
|      | 10.4.3 Hardware Trigger                            |     |
|      | 10.4.4 Conversion Control                          |     |
|      | 10.4.5 Automatic Compare Function                  |     |
|      | 10.4.6 MCU Wait Mode Operation                     |     |
|      | 10.4.7 MCU Stop3 Mode Operation                    |     |
|      | 10.4.8 MCU Stop2 Mode Operation                    |     |
| 10.5 | Initialization Information                         |     |
|      | 10.5.1 ADC Module Initialization Example           |     |



## **Section Number**

Title

## Page

| A.5  | ESD Protection and Latch-Up Immunity       |  |
|------|--------------------------------------------|--|
| A.6  | DC Characteristics                         |  |
| A.7  | Supply Current Characteristics             |  |
| A.8  | Analog Comparator (ACMP) Electricals       |  |
| A.9  | ADC Characteristics                        |  |
| A.10 | External Oscillator (XOSC) Characteristics |  |
| A.11 | MCG Specifications                         |  |
| A.12 | AC Characteristics                         |  |
|      | A.12.1 Control Timing                      |  |
|      | A.12.2 Timer/PWM                           |  |
|      | A.12.3 MSCAN                               |  |
|      | A.12.4 SPI                                 |  |
| A.13 | FLASH and EEPROM                           |  |
| A.14 | EMC Performance                            |  |
|      | A.14.1 Radiated Emissions                  |  |

# Appendix B Ordering Information and Mechanical Drawings

| <b>B</b> .1 | Ordering Information             | 447 |
|-------------|----------------------------------|-----|
|             | B.1.1 MC9S08DZ128 Series Devices | 447 |
| <b>B</b> .2 | Mechanical Drawings              | 448 |

Chapter 1 Device Overview

| Feature        | MC9S08DZ128    |                  | MC9S08DZ96     |     | MC9S08DV128      |     |                | MC9S08DV96       |     | /96 |                  |    |
|----------------|----------------|------------------|----------------|-----|------------------|-----|----------------|------------------|-----|-----|------------------|----|
| FLASH (bytes)  | 131,072        |                  | 98,304         |     | 131,072          |     |                | 98,304           |     |     |                  |    |
| RAM (bytes)    |                | 8192             |                |     | 6016             |     |                | 6016             |     |     | 4096             |    |
| EEPROM (bytes) |                | 2048             |                |     | 2048             |     |                |                  |     |     | _                |    |
| Pin quantity   | 100            | 64               | 48             | 100 | 64               | 48  | 100            | 64               | 48  | 100 | 64               | 48 |
| Pin Interrupts | 32             | 24               | 24             | 32  | 24               | 24  | 32             | 24               | 24  | 32  | 24               | 24 |
| ACMP1          |                | yes              |                |     | yes              |     |                | yes              | •   |     | yes              | •  |
| ACMP2          |                | yes <sup>1</sup> |                |     | yes <sup>1</sup> |     |                | yes <sup>1</sup> |     |     | yes <sup>1</sup> |    |
| ADC channels   | 24             | 24               | 16             | 24  | 24               | 16  | 24             | 24               | 16  | 24  | 24               | 16 |
| DBG            |                | yes              |                |     | yes              |     |                | yes              |     |     | yes              |    |
| IIC1           |                | yes              |                | yes |                  | yes |                | yes              |     |     |                  |    |
| IIC2           | yes            | no               | no             | yes | no               | no  | yes            | no               | n o | yes | no               | no |
| IRQ            |                | yes              |                | yes |                  |     | yes            |                  |     | yes |                  |    |
| MCG            |                | yes              |                | yes |                  | yes |                |                  | yes |     |                  |    |
| MSCAN          |                | yes              |                | yes |                  | yes |                |                  | yes |     |                  |    |
| RTC            |                | yes              |                | yes |                  | yes |                | yes              |     |     |                  |    |
| SCI1           |                | yes              |                | yes |                  | yes |                |                  | yes |     |                  |    |
| SCI2           |                | yes              |                | yes |                  | yes |                | yes              |     |     |                  |    |
| SPI1           |                | yes              | _              |     | yes              |     | yes            |                  | yes |     | _                |    |
| SPI2           | yes            | no               | no             | yes | no               | no  | yes            | no               | no  | yes | no               | no |
| TPM1 channels  | 6              |                  |                | 6   |                  |     | 6              |                  |     | 6   |                  |    |
| TPM2 channels  | 2              |                  | 2              |     | 2                |     |                | 2                |     |     |                  |    |
| TPM3 channels  | 4 <sup>2</sup> |                  | 4 <sup>2</sup> |     | 4 <sup>2</sup>   |     | 4 <sup>2</sup> |                  |     |     |                  |    |
| XOSC           | yes            |                  |                | yes |                  |     | yes            |                  | yes |     |                  |    |
| COP Watchdog   |                | yes              |                | yes |                  | yes |                | yes              |     |     |                  |    |

Table 1-1. MC9S08DZ128 Series Features by MCU and Pin Count

<sup>1</sup> ACMP2O is not available in the 48-pin package.

 $^2\,$  TPM3 pins are not available in the 64-pin and 48-pin packages.



## Table 4-4. MSCAN Foreground Receive and Transmit Buffer Layouts — Extended Mapping Shown (Sheet 2 of 2)

| 0x18B3             | CANTIDR3               | ID6   | ID5   | ID4   | ID3   | ID2   | ID1   | ID0   | RTR <sup>4</sup> |
|--------------------|------------------------|-------|-------|-------|-------|-------|-------|-------|------------------|
| 0x18B4 —<br>0x18BB | CANTDSR0 –<br>CANTDSR7 | DB7   | DB6   | DB5   | DB4   | DB3   | DB2   | DB1   | DB0              |
| 0x18BC             | CANTDLR                | _     | _     | —     | _     | DLC3  | DLC2  | DLC1  | DLC0             |
| 0x18BD             | CANTTBPR               | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0            |
| 0x18BE             | CANTTSRH               | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9  | TSR8             |
| 0x18BF             | CANTTSRL               | TSR7  | TSR6  | TSR5  | TSR4  | TSR3  | TSR2  | TSR1  | TSR0             |

<sup>1</sup> SRR and IDE are both 1s.

<sup>2</sup> The position of RTR differs between extended and standard identifier mapping.

<sup>3</sup> SRR and IDE are both 1s.

<sup>4</sup> The position of RTR differs between extended and standard identifier mapping.

Nonvolatile FLASH registers, shown in Table 4-5, are located in the FLASH memory. These registers include an 8-byte backdoor key, NVBACKKEY, which can be used to gain access to secure memory resources. During reset events, the contents of NVPROT and NVOPT in the nonvolatile register area of the FLASH memory are transferred into corresponding FPROT and FOPT working registers in the high-page registers to control security and block protection options.

The factory MCG trim value is stored in a nonvolatile location and will be loaded into the MCGTRM and MCGSC registers after any reset if not in a BDM mode. If in a BDM mode, a default value of 0x80 is loaded. The internal reference trim values stored in Flash (0xFFAE, 0xFFAF), TRIM and FTRIM, can be programmed by third party programmers and must be copied into the corresponding MCG registers by user code to override the factory trim.

| Address           | Register Name                        | Bit 7                 | 6      | 5      | 4 | 3 | 2 | 1  | Bit 0 |
|-------------------|--------------------------------------|-----------------------|--------|--------|---|---|---|----|-------|
| 0xFFAE            | Reserved for storage of FTRIM        | 0                     | 0      | 0      | 0 | 0 | 0 | 0  | FTRIM |
| 0xFFAF            | Reserved for<br>storage of<br>MCGTRM | TRIM                  |        |        |   |   |   |    |       |
| 0xFFB0–<br>0xFFB7 | NVBACKKEY                            | 8-Byte Comparison Key |        |        |   |   |   |    |       |
| 0xFFB8–<br>0xFFBC | Reserved                             | _                     | _      | _      | _ | _ | _ | _  | _     |
| 0xFFBD            | NVPROT                               | EPS FPS FPOP          |        |        |   |   |   |    |       |
| 0xFFBE            | Reserved                             | —                     | _      | —      | — | _ | — | _  | —     |
| 0xFFBF            | NVOPT                                | KEYEN                 | FNORED | EPGMOD | 0 | 0 | 0 | SE | C     |

#### Table 4-5. Nonvolatile Register Summary

Provided the key enable (KEYEN) bit is 1, the 8-byte comparison key can be used to temporarily disengage memory security. This key mechanism can be accessed only through user code running in secure memory. (A security key cannot be entered directly through background debug commands.) This security key can be disabled completely by programming the KEYEN bit to 0. If the security key is disabled, the only way to disengage security is by mass erasing the FLASH if needed (normally through the background



debug interface) and verifying that FLASH is blank. To avoid returning to secure mode after the next reset, program the security bits (SEC) to the unsecured state (1:0).

## 4.4 Memory Management Unit

The memory management unit (MMU) allows the program and data space for the HCS08 Family of Microcontrollers to be extended beyond the 64K CPU addressable memory map. The extended memory when used for data can also be accessed linearly using a linear address pointer and data access registers.

## 4.4.1 Features

Key features of the MMU module are:

- Memory Management Unit extends the HCS08 memory space
  - up to 128K for program and data space
- Extended program space using paging scheme
  - PPAGE register used for page selection
  - fixed 16K byte memory window
  - architecture supports eight 16K pages
- Extended data space using linear address pointer
  - 17-bit linear address pointer
  - linear address pointer and data register provided in direct page allows access of complete FLASH memory map using direct page instructions
  - optional auto increment of pointer when data accessed
  - supports a 2s complement addition/subtraction to address pointer without using any math instructions or memory resources
  - supports word accesses to any address specified by the linear address pointer when using LDHX, STHX instructions

## 4.4.2 Memory Expansion

The HCS08 Core architecture limits the CPU addressable space available to 64K bytes. The Program Page (PPAGE) allows for integrating up to 128K of FLASH into the system by selecting one of the 16K byte blocks to be accessed through the Paging Window located at 0x8000-0xBFFF. The MMU module also provides a linear address pointer that allows extension of data access up to 128K.

## 4.4.2.1 Program Space

The PPAGE register holds the page select value for the Paging Window. The value in PPAGE can be manipulated by using normal read and write instructions as well as the CALL and RTC instructions. The user should not change PPAGE directly when running from paged memory, only CALL and RTC should be used.

NP

**Chapter 4 Memory** 



Figure 4-12. Burst Program Flowchart



Command Execution," for a detailed discussion of FLASH and EEPROM programming and erase operations.



It is not necessary to perform a blank check command after a mass erase operation. Only blank check is required as part of the security unlocking mechanism.



|      | Divide Factor      |                    |                    |  |  |  |  |  |
|------|--------------------|--------------------|--------------------|--|--|--|--|--|
| RDIV | RANGE:DIV32<br>0:X | RANGE:DIV32<br>1:0 | RANGE:DIV32<br>1:1 |  |  |  |  |  |
| 0    | 1                  | 1                  | 32                 |  |  |  |  |  |
| 1    | 2                  | 2                  | 64                 |  |  |  |  |  |
| 2    | 4                  | 4                  | 128                |  |  |  |  |  |
| 3    | 8                  | 8                  | 256                |  |  |  |  |  |
| 4    | 16                 | 16                 | 512                |  |  |  |  |  |
| 5    | 32                 | 32                 | 1024               |  |  |  |  |  |
| 6    | 64                 | 64                 | Reserved           |  |  |  |  |  |
| 7    | 128                | 128                | Reserved           |  |  |  |  |  |

#### Table 8-2. FLL External Reference Divide Factor

#### Table 8-3. PLL External Reference Divide Factor

| RDIV | Divide Factor |
|------|---------------|
| 0    | 1             |
| 1    | 2             |
| 2    | 4             |
| 3    | 8             |
| 4    | 16            |
| 5    | 32            |
| 6    | 64            |
| 7    | 128           |

## 8.3.6 MCG Test and Control Register (MCGT)



#### Figure 8-8. MCG Test and Control Register (MCGT)

#### Table 8-8. MCG Test and Control Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6              | Reserved for test, user code should not write 1's to these bits.                                                                                                                                                                                                                                                                                                                                     |
| 5<br>DMX32       | <ul> <li>DCO Maximum frequency with 32.768 kHz reference — The DMX32 bit controls whether or not the DCO frequency range is narrowed to its maximum frequency with a 32.768 kHz reference. See Table 8-9.</li> <li>0 DCO has default range of 25%.</li> <li>1 DCO is fined tuned for maximum frequency with 32.768 kHz reference.</li> </ul>                                                         |
| 4:1              | Reserved for test, user code should not write 1's to these bits.                                                                                                                                                                                                                                                                                                                                     |
| 0<br>DRST<br>DRS | <b>DCO Range Status</b> — The DRST read bit indicates the current frequency range for the FLL output, DCOOUT.<br>See Table 8-9. The DRST bit does not update immediately after a write to the DRS field due to internal<br>synchronization between clock domains. The DRST bit is not valid in BLPI, BLPE, PBE or PEE mode and it reads<br>zero regardless of the DCO range selected by the DRS bit. |
|                  | <ul> <li>DCO Range Select — The DRS bit selects the frequency range for the FLL output, DCOOUT. Writes to the DRS bit while either the LP or PLLS bit is set are ignored.</li> <li>0 Low range.</li> <li>1 Mid range.</li> </ul>                                                                                                                                                                     |

| DRS | RS DMX32 Reference range |                     | FLL factor | DCO range   |  |
|-----|--------------------------|---------------------|------------|-------------|--|
| 0   | 0                        | 31.25 - 39.0625 kHz | 512        | 16 - 20 MHz |  |
| U   | 1                        | 32.768 kHz          | 608        | 19.92 MHz   |  |
| 1   | 0                        | 31.25 - 39.0625 kHz | 1024       | 32 - 40 MHz |  |
| 1   | 1                        | 32.768 kHz          | 1216       | 39.85 MHz   |  |

#### Table 8-9. DCO frequency range<sup>1</sup>

<sup>1</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.



#### 8.5.3.2 Example # 2: Moving from PEE to BLPI Mode: Bus Frequency =16 kHz

In this example, the MCG will move through the proper operational modes from PEE mode with an 8MHz crystal configured for an 16 MHz bus frequency (see previous example) to BLPI mode with a 16 kHz bus frequency. First, the code sequence will be described. Then a flowchart will be included which illustrates the sequence.

- 1. First, PEE must transition to PBE mode:
  - a) MCGC1 = 0x98 (%10011000)
    - CLKS (bits 7 and 6) set to %10 in order to switch the system clock source to the external reference clock
  - b) Loop until CLKST (bits 3 and 2) in MCGSC are %10, indicating that the external reference clock is selected to feed MCGOUT
- 2. Then, PBE must transition either directly to FBE mode or first through BLPE mode and then to FBE mode:
  - a) BLPE: If a transition through BLPE mode is desired, first set LP (bit 3) in MCGC2 to 1
  - b) BLPE/FBE: MCGC3 = 0x18(%00011000)
    - PLLS (bit 6) clear to 0 to select the FLL. At this time, with an RDIV value of %011, the PLL reference divider of 8 is switched to an FLL divider of 256 (see Table 8-2), resulting in a reference frequency of 8 MHz / 256 = 31.25 kHz. If RDIV was not previously set to %011 (necessary to achieve required 31.25-39.06 kHz FLL reference frequency with an 8 MHz external source frequency), it must be changed prior to clearing the PLLS bit. In BLPE mode, changing this bit only prepares the MCG for FLL usage in FBE mode. With PLLS = 0, the VDIV value does not matter.
    - DIV32 (bit 4) set to 1 (if previously cleared), automatically switches RDIV bits to the proper reference divider for the FLL clock (divide-by-256)
  - c) BLPE: If transitioning through BLPE mode, clear LP (bit 3) in MCGC2 to 0 here to switch to FBE mode
  - d) FBE: Loop until PLLST (bit 5) in MCGSC is clear, indicating that the current source for the PLLS clock is the FLL
  - e) FBE: Optionally, loop until LOCK (bit 6) in the MCGSC is set, indicating that the FLL has acquired lock. Although the FLL is bypassed in FBE mode, it is still enabled and running.
- 3. Next, FBE mode transitions into FBI mode:
  - a) MCGC1 = 0x5C (%01011100)
    - CLKS (bits7 and 6) in MCGSC1 set to %01 in order to switch the system clock to the internal reference clock



#### Chapter 10 Analog-to-Digital Converter (S08ADC12V1)

When a conversion is aborted, the contents of the data registers, ADCRH and ADCRL, are not altered. However, they continue to be the values transferred after the completion of the last successful conversion. If the conversion was aborted by a reset, ADCRH and ADCRL return to their reset states.

#### 10.4.4.4 Power Control

The ADC module remains in its idle state until a conversion is initiated. If ADACK is selected as the conversion clock source, the ADACK clock generator is also enabled.

Power consumption when active can be reduced by setting ADLPC. This results in a lower maximum value for  $f_{ADCK}$  (see the electrical specifications).

#### 10.4.4.5 Sample Time and Total Conversion Time

The total conversion time depends on the sample time (as determined by ADLSMP), the MCU bus frequency, the conversion mode (8-bit, 10-bit or 12-bit), and the frequency of the conversion clock ( $f_{ADCK}$ ). After the module becomes active, sampling of the input begins. ADLSMP selects between short (3.5 ADCK cycles) and long (23.5 ADCK cycles) sample times. When sampling is complete, the converter is isolated from the input channel and a successive approximation algorithm is performed to determine the digital value of the analog signal. The result of the conversion is transferred to ADCRH and ADCRL upon completion of the conversion algorithm.

If the bus frequency is less than the  $f_{ADCK}$  frequency, precise sample time for continuous conversions cannot be guaranteed when short sample is enabled (ADLSMP=0). If the bus frequency is less than 1/11th of the  $f_{ADCK}$  frequency, precise sample time for continuous conversions cannot be guaranteed when long sample is enabled (ADLSMP=1).

The maximum total conversion time for different conditions is summarized in Table 10-13.

| Conversion Type                                                          | ADICLK | ADLSMP | Max Total Conversion Time           |
|--------------------------------------------------------------------------|--------|--------|-------------------------------------|
| Single or first continuous 8-bit                                         | 0x, 10 | 0      | 20 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 10-bit or 12-bit                              | 0x, 10 | 0      | 23 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 8-bit                                         | 0x, 10 | 1      | 40 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 10-bit or 12-bit                              | 0x, 10 | 1      | 43 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 8-bit                                         | 11     | 0      | 5 μs + 20 ADCK + 5 bus clock cycles |
| Single or first continuous 10-bit or 12-bit                              | 11     | 0      | 5 μs + 23 ADCK + 5 bus clock cycles |
| Single or first continuous 8-bit                                         | 11     | 1      | 5 μs + 40 ADCK + 5 bus clock cycles |
| Single or first continuous 10-bit or 12-bit                              | 11     | 1      | 5 μs + 43 ADCK + 5 bus clock cycles |
| Subsequent continuous 8-bit;<br>$f_{BUS} \ge f_{ADCK}$                   | XX     | 0      | 17 ADCK cycles                      |
| Subsequent continuous 10-bit or 12-bit;<br>$f_{BUS} \ge f_{ADCK}$        | XX     | 0      | 20 ADCK cycles                      |
| Subsequent continuous 8-bit;<br>f <sub>BUS</sub> ≥ f <sub>ADCK</sub> /11 | xx     | 1      | 37 ADCK cycles                      |

| able 10-13. Total Conversion | n Time vs. Control Conditions |
|------------------------------|-------------------------------|
|------------------------------|-------------------------------|



Chapter 12 Freescale's Controller Area Network (S08MSCANV1)

Section 12.3.4.1, "MSCAN Receiver Flag Register (CANRFLG)" and Section 12.3.5, "MSCAN Receiver Interrupt Enable Register (CANRIER)").

#### 12.5.7.6 Interrupt Acknowledge

Interrupts are directly associated with one or more status flags in either the Section 12.3.4.1, "MSCAN Receiver Flag Register (CANRFLG)" or the Section 12.3.6, "MSCAN Transmitter Flag Register (CANTFLG)." Interrupts are pending as long as one of the corresponding flags is set. The flags in CANRFLG and CANTFLG must be reset within the interrupt handler to handshake the interrupt. The flags are reset by writing a 1 to the corresponding bit position. A flag cannot be cleared if the respective condition prevails.

#### NOTE

It must be guaranteed that the CPU clears only the bit causing the current interrupt. For this reason, bit manipulation instructions (BSET) must not be used to clear interrupt flags. These instructions may cause accidental clearing of interrupt flags which are set after entering the current interrupt service routine.

#### 12.5.7.7 Recovery from Stop or Wait

The MSCAN can recover from stop or wait via the wake-up interrupt. This interrupt can only occur if the MSCAN was in sleep mode (SLPRQ = 1 and SLPAK = 1) before entering power down mode, the wake-up option is enabled (WUPE = 1), and the wake-up interrupt is enabled (WUPIE = 1).

## 12.6 Initialization/Application Information

## 12.6.1 MSCAN initialization

The procedure to initially start up the MSCAN module out of reset is as follows:

- 1. Assert CANE
- 2. Write to the configuration registers in initialization mode
- 3. Clear INITRQ to leave initialization mode and enter normal mode

If the configuration of registers which are writable in initialization mode needs to be changed only when the MSCAN module is in normal mode:

- 1. Bring the module into sleep mode by setting SLPRQ and awaiting SLPAK to assert after the CAN bus becomes idle.
- 2. Enter initialization mode: assert INITRQ and await INITAK
- 3. Write to the configuration registers in initialization mode
- 4. Clear INITRQ to leave initialization mode and continue in normal mode



#### Table 14-6. SCIxS1 Field Descriptions (continued)

| Field   | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>FE | <ul> <li>Framing Error Flag — FE is set at the same time as RDRF when the receiver detects a logic 0 where the stop bit was expected. This suggests the receiver was not properly aligned to a character frame. To clear FE, read SCIxS1 with FE = 1 and then read the SCI data register (SCIxD).</li> <li>0 No framing error detected. This does not guarantee the framing is correct.</li> <li>1 Framing error.</li> </ul> |
| 0<br>PF | <ul> <li>Parity Error Flag — PF is set at the same time as RDRF when parity is enabled (PE = 1) and the parity bit in the received character does not agree with the expected parity value. To clear PF, read SCIxS1 and then read the SCI data register (SCIxD).</li> <li>0 No parity error.</li> <li>1 Parity error.</li> </ul>                                                                                            |

## 14.2.5 SCI Status Register 2 (SCIxS2)

This register has one read-only status flag.



#### Figure 14-9. SCI Status Register 2 (SCIxS2)

#### Table 14-7. SCIxS2 Field Descriptions

| Field                   | Description                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LBKDIF             | <ul> <li>LIN Break Detect Interrupt Flag — LBKDIF is set when the LIN break detect circuitry is enabled and a LIN break character is detected. LBKDIF is cleared by writing a "1" to it.</li> <li>0 No LIN break character has been detected.</li> <li>1 LIN break character has been detected.</li> </ul>                                                                   |
| 6<br>RXEDGIF            | <ul> <li>RxD Pin Active Edge Interrupt Flag — RXEDGIF is set when an active edge (falling if RXINV = 0, rising if RXINV=1) on the RxD pin occurs. RXEDGIF is cleared by writing a "1" to it.</li> <li>0 No active edge on the receive pin has occurred.</li> <li>1 An active edge on the receive pin has occurred.</li> </ul>                                                |
| 4<br>RXINV <sup>1</sup> | <ul> <li>Receive Data Inversion — Setting this bit reverses the polarity of the received data input.</li> <li>0 Receive data not inverted</li> <li>1 Receive data inverted</li> </ul>                                                                                                                                                                                        |
| 3<br>RWUID              | <ul> <li>Receive Wake Up Idle Detect— RWUID controls whether the idle character that wakes up the receiver sets the IDLE bit.</li> <li>0 During receive standby state (RWU = 1), the IDLE bit does not get set upon detection of an idle character.</li> <li>1 During receive standby state (RWU = 1), the IDLE bit gets set upon detection of an idle character.</li> </ul> |
| 2<br>BRK13              | <ul> <li>Break Character Generation Length — BRK13 is used to select a longer transmitted break character length. Detection of a framing error is not affected by the state of this bit.</li> <li>0 Break character is transmitted with length of 10 bit times (11 if M = 1)</li> <li>1 Break character is transmitted with length of 13 bit times (14 if M = 1)</li> </ul>  |

# NP

#### Chapter 15 Real-Time Counter (S08RTCV1)



Figure 15-1. MC9S08DZ128 Block Diagram with RTC Highlighted



The SYNC command is unlike other BDC commands because the host does not necessarily know the correct communications speed to use for BDC communications until after it has analyzed the response to the SYNC command.

To issue a SYNC command, the host:

- Drives the BKGD pin low for at least 128 cycles of the slowest possible BDC clock (The slowest clock is normally the reference oscillator/64 or the self-clocked rate/64.)
- Drives BKGD high for a brief speedup pulse to get a fast rise time (This speedup pulse is typically one cycle of the fastest clock in the system.)
- Removes all drive to the BKGD pin so it reverts to high impedance
- Monitors the BKGD pin for the sync response pulse

The target, upon detecting the SYNC request from the host (which is a much longer low time than would ever occur during normal BDC communications):

- Waits for BKGD to return to a logic high
- Delays 16 cycles to allow the host to stop driving the high speedup pulse
- Drives BKGD low for 128 BDC clock cycles
- Drives a 1-cycle high speedup pulse to force a fast rise time on BKGD
- Removes all drive to the BKGD pin so it reverts to high impedance

The host measures the low time of this 128-cycle sync response pulse and determines the correct speed for subsequent BDC communications. Typically, the host can determine the correct communication speed within a few percent of the actual target speed and the communication protocol can easily tolerate speed errors of several percent.

## 17.2.4 BDC Hardware Breakpoint

The BDC includes one relatively simple hardware breakpoint that compares the CPU address bus to a 16-bit match value in the BDCBKPT register. This breakpoint can generate a forced breakpoint or a tagged breakpoint. A forced breakpoint causes the CPU to enter active background mode at the first instruction boundary following any access to the breakpoint address. The tagged breakpoint causes the instruction opcode at the breakpoint address to be tagged so that the CPU will enter active background mode rather than executing that instruction if and when it reaches the end of the instruction queue. This implies that tagged breakpoints can only be placed at the address of an instruction opcode while forced breakpoints can be set at any address.

The breakpoint enable (BKPTEN) control bit in the BDC status and control register (BDCSCR) is used to enable the breakpoint logic (BKPTEN = 1). When BKPTEN = 0, its default value after reset, the breakpoint logic is disabled and no BDC breakpoints are requested regardless of the values in other BDC breakpoint registers and control bits. The force/tag select (FTS) control bit in BDCSCR is used to select forced (FTS = 1) or tagged (FTS = 0) type breakpoints.

## 17.3 Register Definition

This section contains the descriptions of the BDC registers and control bits.



<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 18-6. DBGCBL Field Descriptions

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 7–0 | <ul> <li>Comparator B Low Compare Bits — The Comparator B Low compare bits control whether Comparator B will compare the address bus or data bus bits [7:0] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0, compares to data if in Full mode</li> <li>1 Compare corresponding address bit to a logic 1, compares to data if in Full mode</li> </ul> |

## 18.3.3.5 Debug Comparator C High Register (DBGCCH)

Module Base + 0x0004

| _                             | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|-------------------------------|--------|--------|--------|--------|--------|--------|-------|-------|
| R<br>W                        | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| POR<br>or non-<br>end-run     | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |
| Reset<br>end-run <sup>1</sup> | U      | U      | U      | U      | U      | U      | U     | U     |

#### Figure 18-6. Debug Comparator C High Register (DBGCCH)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 18-7. DBGCCH Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 15–8 | <ul> <li>Comparator C High Compare Bits — The Comparator C High compare bits control whether Comparator C will compare the address bus bits [15:8] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |



## 18.4.2 Breakpoints

A breakpoint request to the CPU at the end of a trace run can be created if the BRKEN bit in the DBGC register is set. The value of the BEGIN bit in DBGT register determines when the breakpoint request to the CPU will occur. If the BEGIN bit is set, begin-trigger is selected and the breakpoint request will not occur until the FIFO is filled with 8 words. If the BEGIN bit is cleared, end-trigger is selected and the breakpoint request will occur immediately at the trigger cycle.

When traditional hardware breakpoints from comparators A or B are desired, set BEGIN=0 to select an end-trace run and set the trigger mode to either 0x0 (A-only) or 0x1 (A OR B) mode.

There are two types of breakpoint requests supported by the DBG module, tag-type and force-type. Tagged breakpoints are associated with opcode addresses and allow breaking just before a specific instruction executes. Force breakpoints are not associated with opcode addresses and allow breaking at the next instruction boundary. The TAG bit in the DBGC register determines whether CPU breakpoint requests will be a tag-type or force-type breakpoints. When TAG=0, a force-type breakpoint is requested and it will take effect at the next instruction boundary after the request. When TAG=1, a tag-type breakpoint is registered into the instruction queue and the CPU will break if/when this tag reaches the head of the instruction queue and the tagged instruction is about to be executed.

#### 18.4.2.1 Hardware Breakpoints

Comparators A, B, and C can be used as three traditional hardware breakpoints whether the on-chip ICE real-time capture function is required or not. To use any breakpoint or trace run capture functions set DBGEN=1. BRKEN and TAG affect all three comparators. When BRKEN=0, no CPU breakpoints are enabled. When BRKEN=1, CPU breakpoints are enabled and the TAG bit determines whether the breakpoints will be tag-type or force-type breakpoints. To use comparators A and B as hardware breakpoints, set DBGT=0x81 for tag-type breakpoints and 0x01 for force-type breakpoints. This sets up an end-type trace with trigger mode "A OR B".

Comparator C is not involved in the trigger logic for the on-chip ICE system.

## 18.4.3 Trigger Selection

The TRGSEL bit in the DBGT register is used to determine the triggering condition of the on-chip ICE system. TRGSEL applies to both trigger A and B except in the event only trigger modes. By setting the TRGSEL bit, the comparators will qualify a match with the output of opcode tracking logic. The opcode tracking logic is internal to each comparator and determines whether the CPU executed the opcode at the compare address. With the TRGSEL bit cleared a comparator match is all that is necessary for a trigger condition to be met.

#### NOTE

If the TRGSEL is set, the address stored in the comparator match address registers must be an opcode address for the trigger to occur.

| Num | С | Characteristic                                                                                       | Symbol              | Condition | Min          | Typ <sup>1</sup> | Max          | Unit |
|-----|---|------------------------------------------------------------------------------------------------------|---------------------|-----------|--------------|------------------|--------------|------|
| 14  | D | RAM retention voltage                                                                                | V <sub>RAM</sub>    |           | _            | 0.6              | 1.0          | V    |
| 15  | D | POR re-arm voltage <sup>8</sup>                                                                      | V <sub>POR</sub>    |           | 0.9          | 1.4              | 2.0          | V    |
| 16  | D | POR re-arm time <sup>9</sup>                                                                         | t <sub>POR</sub>    |           | 10           | —                | _            | μs   |
| 17  | Ρ | Low-voltage detection threshold —<br>high range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVD1</sub>   |           | 3.9<br>4.0   | 4.0<br>4.1       | 4.1<br>4.2   | V    |
| 18  | Ρ | Low-voltage detection threshold —<br>low range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising  | V <sub>LVD0</sub>   |           | 2.48<br>2.54 | 2.56<br>2.62     | 2.64<br>2.70 | V    |
| 19  | Ρ | Low-voltage warning threshold —<br>high range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVW3</sub>   |           | 4.5<br>4.6   | 4.6<br>4.7       | 4.7<br>4.8   | V    |
| 20  | Ρ | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | V <sub>LVW2</sub>   |           | 4.2<br>4.3   | 4.3<br>4.4       | 4.4<br>4.5   | V    |
| 21  | Ρ | Low-voltage warning threshold<br>low range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising    | V <sub>LVW1</sub>   |           | 2.84<br>2.90 | 2.92<br>2.98     | 3.00<br>3.06 | V    |
| 22  | Ρ | Low-voltage warning threshold —<br>low range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising  | V <sub>LVW0</sub>   |           | 2.66<br>2.72 | 2.74<br>2.80     | 2.82<br>2.88 | V    |
| 23  | Т | Low-voltage inhibit reset/recover hysteresis                                                         | V <sub>lvihys</sub> | 5 V       |              | 100              |              | mV   |
| 24  | Ρ | Bandgap Voltage Reference <sup>10</sup>                                                              | V <sub>BG</sub>     | 5 V       | 1.19         | 1.20             | 1.21         | V    |

#### Table A-6. DC Characteristics (continued)

<sup>1</sup> Typical values are measured at 25°C. Characterized, not tested.

- <sup>2</sup> When a pin interrupt is configured to detect rising edges, pulldown resistors are used in place of pullup resistors.
- <sup>3</sup> The specified resistor value is the actual value internal to the device. The pullup value may measure higher when measured externally on the pin.
- <sup>4</sup> Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).
- <sup>5</sup> All functional non-supply pins are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- <sup>6</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- <sup>7</sup> The PTE1 pin does not have a clamp diode to  $V_{DD}$ . Do not drive this pin above  $V_{DD}$ .
- <sup>8</sup> Maximum is highest voltage that POR will occur.
- <sup>9</sup> Simulated, not tested
- $^{10}$  Factory trimmed at V<sub>DD</sub> = 5.0 V, Temp = 25°C





Figure A-7. Typical Stop  $I_{DD}$  vs. Temperature ( $V_{DD}$  = 5V)

## A.8 Analog Comparator (ACMP) Electricals

Table A-8. Analog Comparator Electrical Specifications

| Num | С | Rating         | Symbol          | Min | Typical | Max | Unit |
|-----|---|----------------|-----------------|-----|---------|-----|------|
| 1   | _ | Supply voltage | V <sub>DD</sub> | 2.7 |         | 5.5 | V    |