Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 13 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 20-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc558-04e-ss | # PIC16C55X NOTES: # PIC16C55X NOTES: TABLE 3-1: PIC16C55X PINOUT DESCRIPTION | | Pin Number | | Pin Buffer | | | | |--------------------|------------|------|------------|----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | PDIP | SOIC | SSOP | Туре | Туре | Description | | OSC1/CLKIN | 16 | 16 | 18 | I | ST/CMOS | Oscillator crystal input/external clock source output. | | OSC2/CLKOUT | 15 | 15 | 17 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. | | MCLR/VPP | 4 | 4 | 4 | I/P | ST | Master clear (Reset) input/programming voltage input. This pin is an active low RESET to the device. | | RA0 | 17 | 17 | 19 | I/O | ST | Bi-directional I/O port | | RA1 | 18 | 18 | 20 | I/O | ST | Bi-directional I/O port | | RA2 | 1 | 1 | 1 | I/O | ST | Bi-directional I/O port | | RA3 | 2 | 2 | 2 | I/O | ST | Bi-directional I/O port | | RA4/T0CKI | 3 | 3 | 3 | I/O | ST | Bi-directional I/O port or external clock input for TMR0. Output is open drain type. | | RB0/INT | 6 | 6 | 7 | I/O | TTL/ST <sup>(1)</sup> | Bi-directional I/O port can be software programmed for internal weak pull-up. RB0/INT can also be selected as an external interrupt pin. | | RB1 | 7 | 7 | 8 | I/O | TTL | Bi-directional I/O port can be software programmed for internal weak pull-up. | | RB2 | 8 | 8 | 9 | I/O | TTL | Bi-directional I/O port can be software programmed for internal weak pull-up. | | RB3 | 9 | 9 | 10 | I/O | TTL | Bi-directional I/O port can be software programmed for internal weak pull-up. | | RB4 | 10 | 10 | 11 | I/O | TTL | Bi-directional I/O port can be software programmed for internal weak pull-up. Interrupt-on-change pin. | | RB5 | 11 | 11 | 12 | I/O | TTL | Bi-directional I/O port can be software programmed for internal weak pull-up. Interrupt-on-change pin. | | RB6 | 12 | 12 | 13 | I/O | TTL/ST <sup>(2)</sup> | Bi-directional I/O port can be software programmed for internal weak pull-up. Interrupt-on-change pin. Serial programming clock. | | RB7 | 13 | 13 | 14 | I/O | TTL/ST <sup>(2)</sup> | Bi-directional I/O port can be software programmed for internal weak pull-up. Interrupt-on-change pin. Serial programming data. | | RC0 <sup>(3)</sup> | 18 | 18 | 18 | I/O | TTL | Bi-directional I/O port input buffer. | | RC1 <sup>(3)</sup> | 19 | 19 | 19 | I/O | TTL | Bi-directional I/O port input buffer. | | RC2 <sup>(3)</sup> | 20 | 20 | 20 | I/O | TTL | Bi-directional I/O port input buffer. | | RC3 <sup>(3)</sup> | 21 | 21 | 21 | I/O | TTL | Bi-directional I/O port input buffer. | | RC4 <sup>(3)</sup> | 22 | 22 | 22 | I/O | TTL | Bi-directional I/O port input buffer. | | RC5 <sup>(3)</sup> | 23 | 23 | 23 | 1/0 | | Bi-directional I/O port input buffer. | | RC6 <sup>(3)</sup> | | | | | TTL | · · | | | 24 | 24 | 24 | I/O | TTL | Bi-directional I/O port input buffer. | | RC7 <sup>(3)</sup> | 25 | 25 | 25 | I/O | TTL | Bi-directional I/O port input buffer. | | Vss | 5 | 5 | 5,6 | Р | _ | Ground reference for logic and I/O pins. | | VDD | 14 | 14 | 15,16 | P<br>O = Input | _ | Positive supply for logic and I/O pins. | Legend: O = Output I/O = Input/output P = Power — = Not used TTL = TTL input I = Input ST = Schmitt Trigger input **Note** 1: This buffer is a Schmitt Trigger input when configured as the external interrupt. 2: This buffer is a Schmitt Trigger input when used in Serial Programming mode. **3:** PIC16C557 only. FIGURE 4-3: DATA MEMORY MAP FOR THE PIC16C554 | | | PIC16C554 | | |-----------------|-----------------------------------------|---------------------|-----------------| | File<br>Address | 3 | | File<br>Address | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | 01h | TMR0 | OPTION | 81h | | 02h | PCL | PCL | 82h | | 03h | STATUS | STATUS | 83h | | 04h | FSR | FSR | 84h | | 05h | PORTA | TRISA | 85h | | 06h | PORTB | TRISB | 86h | | 07h | | | 87h | | 08h | | | 88h | | 09h | | | 89h | | 0Ah | PCLATH | PCLATH | 8Ah | | 0Bh | INTCON | INTCON | 8Bh | | 0Ch | | | 8Ch | | 0Dh | | | 8Dh | | 0Eh | | PCON | 8Eh | | 0Fh | | | 8Fh | | 10h | | | 90h | | 11h | | | 91h | | 12h | | | 92h | | 13h | | | 93h | | 14h | | | 94h | | 15h | | | 95h | | 16h | | | 96h | | 17h | | | 97h | | 18h | | | 98h | | 19h | | | 99h | | 1Ah | | | 9Ah | | 1Bh | | | 9Bh | | 1Ch | | | 9Ch | | 1Dh | | | 9Dh | | 1Eh | | | 9Eh | | 1Fh | | | 9Fh | | 20h | | | A0h | | | General | | 7.011 | | | Purpose<br>Register | | | | 6Fh | rtogistei | | | | 70h | | | | | | | | | | ' | | | 7 | | | | | | | 7Fh | | | FFh | | '''' | Bank 0 | Bank 1 | | | Unimp | plemented data me<br>Not a physical reg | | ead as '0'. | FIGURE 4-4: DATA MEMORY MAP FOR THE PIC16C557 | File<br>Address | <b>.</b> | | File<br>Address | |------------------|---------------------|---------------------|-----------------| | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | 01h | TMR0 | OPTION | 81h | | 02h | PCL | PCL | 82h | | 03h | STATUS | STATUS | 83h | | 04h | FSR | FSR | 84h | | 05h | PORTA | TRISA | 85h | | 06h | PORTB | TRISB | 86h | | 07h | PORTC | TRISC | 87h | | 08h | | | 88h | | 09h | | | 89h | | 0Ah | PCLATH | PCLATH | 8Ah | | 0Bh | INTCON | INTCON | 8Bh | | 0Ch | | | 8Ch | | 0Dh | | | 8Dh | | 0Eh | | PCON | 8Eh | | 0Fh | | | 8Fh | | 10h | | | 90h | | 11h | | | 91h | | 12h | | | 92h | | 13h | | | 93h | | 14h | | | 94h | | 15h | | | 95h | | 16h | | | 96h | | 17h | | | 97h | | 18h | | | 98h | | 19h | | | 99h | | 1Ah | | | 9Ah | | 1Bh | | | 9Bh | | 1Ch | | | 9Ch | | 1Dh | | | 9Dh | | 1Eh | | | 9Eh | | 1Fh | | | 9Fh | | 20h | | | _ | | 2011 | General | General | A0h | | | Purpose | Purpose | | | | Register | Register | BFh | | | | | C0h | | | | | | | | | | ] | | | | | 7 | | | | | <sub>==</sub> . | | 7Fh <sup>L</sup> | Bank 0 | Bank 1 | J FFh | | <b>—</b> | | | | | | lemented data mer | | ad as '0'. | | Note 1: | Not a physical reg | ister. | | | | | | | FIGURE 4-5: DATA MEMORY MAP FOR THE PIC16C558 | | INE | PIC16C558 | | | |-------------------------------------------------------------------------------------|---------------------|---------------------|-----------------|--| | File<br>Address | | | File<br>Address | | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | | 01h | TMR0 | OPTION | 81h | | | 02h | PCL | PCL | 82h | | | 03h | STATUS | STATUS | 83h | | | 04h | FSR | FSR | 84h | | | 05h | PORTA | TRISA | 85h | | | 06h | PORTB | TRISB | 86h | | | 07h | | | 87h | | | 08h | | | 88h | | | 09h | | | 89h | | | 0Ah | PCLATH | PCLATH | 8Ah | | | 0Bh | INTCON | INTCON | 8Bh | | | 0Ch | | | 8Ch | | | 0Dh | | | 8Dh | | | 0Eh | | PCON | 8Eh | | | 0Fh | | | 8Fh | | | 10h | | | 90h | | | 11h | | | 91h | | | 12h | | | 92h | | | 13h | | | 93h | | | 14h | | | 94h | | | 15h | | | 95h | | | 16h | | | 96h | | | 17h | | | 97h | | | 18h | | | 98h | | | 19h | | | 99h | | | 1Ah | | | 9Ah | | | 1Bh | | | 9Bh | | | 1Ch | | | 9Ch | | | 1Dh | | | 9Dh | | | 1Eh | | | 9Eh | | | 1Fh | | | 9Fh | | | 20h | General | General | A0h | | | | Purpose | Purpose | | | | | Register | Register | BFh | | | | | | C0h | | | | | | | | | | | | 7 | | | | | | | | | 7Fh └ | Bank 0 | Bank 1 | J FFh | | | Unimplemented data memory locations, read as '0'. Note 1: Not a physical register. | | | | | # 4.2.2 SPECIAL FUNCTION REGISTERS The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (Table 4-1). These registers are static RAM. The Special Function Registers can be classified into two sets (core and peripheral). The special function registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature. **DIRECT/INDIRECT ADDRESSING PIC16C55X** FIGURE 4-7: **Direct Addressing Indirect Addressing** IRP<sup>(1)</sup> (1)RP1 RP0 from opcode FSR register bank select location select bank select location select **▶** 00 01 10 11 00h 00h not used Data Memory 7Fh 7Fh Bank 0 Bank 1 Bank 2 Bank 3 For memory map detail see Figure 4-3 and Figure 4-5. Note 1: The RP1 and IRP bits are reserved, always maintain these bits clear. # FIGURE 7-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER #### 8.0 INSTRUCTION SET SUMMARY Each PIC16C55X instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C55X instruction set summary in Table 8-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 8-1 shows the opcode field descriptions. For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction. For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located. For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value. TABLE 8-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (0x00 to 0x7F) | | W | Working register (accumulator) | | b | Bit address within an 8-bit file register | | k | Literal field, constant data or label | | х | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1 | | label | Label name | | TOS | Top of Stack | | PC | Program Counter | | PCLATH | Program Counter High Latch | | GIE | Global Interrupt Enable bit | | WDT | Watchdog Timer/Counter | | TO | Timeout bit | | PD | Power-down bit | | dest | Destination either the W register or the specified register file location | | [ ] | Options | | ( ) | Contents | | $\rightarrow$ | Assigned to | | < > | Register bit field | | € | In the set of | | italics | User defined term (font is courier) | The instruction set is highly orthogonal and is grouped into three basic categories: - Byte-oriented operations - Bit-oriented operations - Literal and control operations All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 $\mu s$ . If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 $\mu s$ . Table 8-1 lists the instructions recognized by the MPASM™ assembler. Figure 8-1 shows the three general formats that the instructions can have. **Note:** To maintain upward compatibility with future PIC<sup>®</sup> MCU products, <u>do not use</u> the OPTION and TRIS instructions. All examples use the following format to represent a hexadecimal number: 0xhh where h signifies a hexadecimal digit. FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS | Decrem | nent f, S | kip if 0 | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [label] DECFSZ f,d | | | | | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | (f) - 1 $\rightarrow$ (dest); skip if result = 0 | | | | | None | | | | | 00 | 1011 | dfff | ffff | | The contents of register 'f' are decremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded. A NOP is executed instead making it a two-cycle instruction. | | | | | 1 | | | | | 1(2) | | | | | HERE | | - | • | | CONTINU | JE •<br>• | | | | Before In: | struction | 1 | | | PC | = addr | ess HERE | ŀ | | After Insti | ruction | | | | if CNT<br>PC | = 0,<br>= add<br>≠ 0, | ress CON' | | | | $ [ \ label \ ] \\ 0 \le f \le 12 \\ d \in [0,1] \\ (f) - 1 \to (0) \\ None \\ \hline 00 \\ The content of con$ | $ [ \ label ] \ \ DECFS2 \\ 0 \leq f \leq 127 \\ d \in [0,1] \\ (f) -1 \rightarrow (dest); \\ None \\ \hline 00 $ | $0 \le f \le 127$ $d \in [0,1]$ $(f) - 1 \rightarrow (dest);$ skip if replace $f$ skip if replace $f$ skip if replace $f$ skip if replace $f$ skip if replaced in the Waregister. If skip if the result is placed back in register. If skip if the result is 0, the next instruction is already fetched, is distanced by the result is $f$ skip in in the result is $f$ skip in the result in the result in the result is $f$ skip in the result | | GOTO | Unconditional Branch | | | | |-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] GOTO k | | | | | Operands: | $0 \leq k \leq 2047$ | | | | | Operation: | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11> | | | | | Status Affected: | None | | | | | Encoding: | 10 1kkk kkkk kkkk | | | | | Description: | GOTO is an unconditional branch. The eleven bit immediate value is loaded into PC bits <10:0>. The upper bits of PC are loaded from PCLATH<4:3>. GOTO is a two-cycle instruction. | | | | | Words: | 1 | | | | | Cycles: | 2 | | | | | Example | GOTO THERE | | | | | | After Instruction | | | | | | PC = Address THERE | | | | | | | | | | | | | | | | | INCF | Increment f | | | | | Syntax: | Increment f [ label ] INCF f,d | | | | | _ | | | | | | Syntax: | [ $label$ ] INCF f,d $0 \le f \le 127$ | | | | | Syntax:<br>Operands: | [ $label$ ] INCF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$ | | | | | Syntax: Operands: Operation: | [ label ] INCF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>$(f) + 1 \rightarrow (dest)$ | | | | | Syntax: Operands: Operation: Status Affected: | [ $label$ ] INCF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(f) + 1 $\rightarrow$ (dest) | | | | | Syntax: Operands: Operation: Status Affected: Encoding: | [ label ] INCF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) + 1 → (dest) Z $00$ $1010$ $dfff$ ffff The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: | [ label ] INCF f,d $0 \le f \le 127$ d ∈ [0,1] (f) + 1 → (dest) Z | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: | [ label ] INCF f,d $0 \le f \le 127$ $d \in [0,1]$ $(f) + 1 \rightarrow (dest)$ $Z$ $00 \qquad 1010 \qquad dfff \qquad ffff$ The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. $1$ | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: | [ label ] INCF f,d $0 \le f \le 127$ d ∈ [0,1] (f) + 1 → (dest) Z | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: | $ [ \ \textit{label} \ ] \text{INCF} f,d \\ 0 \leq f \leq 127 \\ d \in [0,1] \\ (f) + 1 \rightarrow (\text{dest}) \\ Z \\ \hline $ | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: | [ label ] INCF f,d $0 \le f \le 127$ $d \in [0,1]$ $(f) + 1 \rightarrow (dest)$ Z $00 1010 dfff ffff$ The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. 1 INCF CNT, 1 Before Instruction $CNT = 0xFF$ $Z = 0$ | | | | | Syntax: Operands: Operation: Status Affected: Encoding: Description: Words: Cycles: | $ [ \ label \ ] INCF f,d \\ 0 \leq f \leq 127 \\ d \in [0,1] \\ (f) + 1 \rightarrow (dest) \\ Z \\ \hline $ | | | | | MOVF | Move f | | | | |------------------|-----------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------| | Syntax: | [label] N | 10VF | f,d | | | Operands: | $0 \le f \le 127$ | | | | | | d ∈ [0,1] | | | | | Operation: | $(f) \rightarrow (dest)$ | ) | | | | Status Affected: | Z | | | | | Encoding: | 00 | 1000 | dfff | ffff | | Description: | The content moved to a upon the st tination is V destination = 1 is useful since status | destinatus of<br>tregistis<br>dis file r | ation dep<br>f d. If d =<br>ster. If d =<br>register f i<br>st a file re | endant<br>0, des-<br>1, the<br>tself. d | | Words: | 1 | | | | | Cycles: | 1 | | | | | Example | MOVF | FSR, | 0 | | | | | ••. | e in FSR | register | | NOP | No Ope | eration | | | |------------------|--------------|---------|------|------| | Syntax: | [ label ] | NOP | | | | Operands: | None | | | | | Operation: | No operation | | | | | Status Affected: | None | | | | | Encoding: | 00 | 0000 | 0xx0 | 0000 | | Description: | No operat | ion. | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Example | NOP | | | | | | | | | | | | | | | | | MOVWF | Move W to f | | | | |------------------|-----------------------------------------------------------------------------------------|--|--|--| | Syntax: | [ label ] MOVWF f | | | | | Operands: | $0 \leq f \leq 127$ | | | | | Operation: | $(W) \rightarrow (f)$ | | | | | Status Affected: | None | | | | | Encoding: | 00 0000 1fff ffff | | | | | Description: | Move data from W register to register 'f'. | | | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Example | MOVWF OPTION | | | | | | Before Instruction OPTION = 0xFF W = 0x4F After Instruction OPTION = 0x4F W = 0x4F | | | | | OPTION | Load Op | otion Re | gister | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------|--| | Syntax: | [ label ] | OPTION | 1 | | | | Operands: | None | | | | | | Operation: | $(W) \rightarrow OPTION$ | | | | | | Status Affected: | None | None | | | | | Encoding: | 00 | 0000 | 0110 | 0010 | | | Description: | The contents of the W register are loaded in the OPTION register. This instruction is supported for code compatibility with PIC16C5X products. Since OPTION is a readable/writable register, the user can directly address it. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Example | | | | | | | | To maintain upward compatibility with future PIC MCU products, do not use this instruction. | | | | | | | | | | | | #### 9.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - · Integrated Development Environment - MPLAB® IDE Software - Assemblers/Compilers/Linkers - MPASM™ Assembler - MPLAB C17 and MPLAB C18 C Compilers - MPLINK™ Object Linker/ MPLIB™ Object Librarian - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - ICEPIC™ In-Circuit Emulator - · In-Circuit Debugger - MPLAB ICD - · Device Programmers - PRO MATE® II Universal Device Programmer - PICSTART® Plus Entry-Level Development Programmer - · Low Cost Demonstration Boards - PICDEM™ 1 Demonstration Board - PICDEM 2 Demonstration Board - PICDEM 3 Demonstration Board - PICDEM 17 Demonstration Board - KEELOQ® Demonstration Board # 9.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows®-based application that contains: - · An interface to debugging tools - simulator - programmer (sold separately) - emulator (sold separately) - in-circuit debugger (sold separately) - A full-featured editor - · A project manager - Customizable toolbar and key mapping - · A status bar - · On-line help The MPLAB IDE allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information) - · Debug using: - source files - absolute listing file - machine code The ability to use MPLAB IDE with multiple debugging tools allows users to easily switch from the cost-effective simulator to a full-featured emulator with minimal retraining. #### 9.2 MPASM Assembler The MPASM assembler is a full-featured universal macro assembler for all PIC MCUs. The MPASM assembler has a command line interface and a Windows shell. It can be used as a stand-alone application on a Windows 3.x or greater system, or it can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file that contains source lines and generated machine code, and a COD file for debugging. The MPASM assembler features include: - · Integration into MPLAB IDE projects. - User-defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process. # 9.3 MPLAB C17 and MPLAB C18 C Compilers The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI 'C' compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers. For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display. Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. FIGURE 10-2: VOLTAGE-FREQUENCY GRAPH, $-40^{\circ}C \leq T_{A} < 0^{\circ}C, +70^{\circ}C < T_{A} \leq +125^{\circ}C \text{ (OUTSIDE OF COMMERCIAL TEMPS)}$ Note 1: The shaded region indicates the permissible combinations of voltage and frequency. **2:** The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. # 10.3 Timing Parameter Symbology The timing parameter symbols have been created with one of the following formats: ### 1. TppS2ppS 2. TppS | <u> ppc</u> | | | | | | |---------------------------------------|------------------------------------------|----|--------------|--|--| | T | | | | | | | F | Frequency | Т | Time | | | | Lowerd | case subscripts (pp) and their meanings: | | | | | | pp | | | | | | | ck | CLKOUT | os | OSC1 | | | | io | I/O port | tO | TOCKI | | | | mc | MCLR | | | | | | Uppercase letters and their meanings: | | | | | | | S | | | | | | | F | Fall | Р | Period | | | | Н | High | R | Rise | | | | I | Invalid (Hi-impedance) | V | Valid | | | | L | Low | Z | Hi-impedance | | | # FIGURE 10-5: LOAD CONDITIONS ### 10.4 Timing Diagrams and Specifications FIGURE 10-6: EXTERNAL CLOCK TIMING TABLE 10-1: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | |---------------|-------|-----------------------------------------|------|-------|--------|-------|------------------------------|--| | | Fos | External CLKIN Frequency <sup>(1)</sup> | DC | _ | 4 | MHz | XT and RC osc mode, VDD=5.0V | | | | | | DC | _ | 20 | MHz | HS osc mode | | | | | | DC | _ | 200 | kHz | LP osc mode | | | | | Oscillator Frequency <sup>(1)</sup> | DC | _ | 4 | MHz | RC osc mode, VDD=5.0V | | | | | | 0.1 | _ | 4 | MHz | XT osc mode | | | | | | 1 | _ | 20 | MHz | HS osc mode | | | | | | DC | _ | 200 | kHz | LP osc mode | | | 1 | Tosc | External CLKIN Period <sup>(1)</sup> | 250 | _ | _ | ns | XT and RC osc mode | | | | | | 50 | _ | _ | ns | HS osc mode | | | | | | 5 | | | μs | LP osc mode | | | | | Oscillator Period <sup>(1)</sup> | 250 | _ | _ | ns | RC osc mode | | | | | | 250 | _ | 10,000 | ns | XT osc mode | | | | | | 50 | _ | 1,000 | ns | HS osc mode | | | | | | 5 | | | μs | LP osc mode | | | 2 | Tcy | Instruction Cycle Time <sup>(1)</sup> | 1.0 | Fos/4 | DC | μs | Tcy=Fos/4 | | | 3* | TosL, | External Clock in (OSC1) High or | 100* | _ | _ | ns | XT osc mode | | | | TosH | Low Time | 2* | _ | _ | μs | LP osc mode | | | | | | 20* | | | ns | HS osc mode | | | 4* | TosR, | External Clock in (OSC1) Rise or | 25* | | | ns | XT osc mode | | | | TosF | Fall Time | 50* | _ | _ | ns | LP osc mode | | | | | | 15* | _ | _ | ns | HS osc mode | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. <sup>†</sup> Data in "Typ" column is at 5.0 V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # 18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | INCHES* | | | MILLIMETERS | | | | |----------------------------|-------|---------|------|------|-------------|-------|-------|--| | Dimensio | MIN | NOM | MAX | MIN | NOM | MAX | | | | Number of Pins | n | | 18 | | | 18 | | | | Pitch | р | | .100 | | | 2.54 | | | | Top to Seating Plane | Α | .170 | .183 | .195 | 4.32 | 4.64 | 4.95 | | | Ceramic Package Height | A2 | .155 | .160 | .165 | 3.94 | 4.06 | 4.19 | | | Standoff | A1 | .015 | .023 | .030 | 0.38 | 0.57 | 0.76 | | | Shoulder to Shoulder Width | Е | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | | Ceramic Pkg. Width | E1 | .285 | .290 | .295 | 7.24 | 7.37 | 7.49 | | | Overall Length | D | .880 | .900 | .920 | 22.35 | 22.86 | 23.37 | | | Tip to Seating Plane | L | .125 | .138 | .150 | 3.18 | 3.49 | 3.81 | | | Lead Thickness | С | .008 | .010 | .012 | 0.20 | 0.25 | 0.30 | | | Upper Lead Width | B1 | .050 | .055 | .060 | 1.27 | 1.40 | 1.52 | | | Lower Lead Width B | | .016 | .019 | .021 | 0.41 | 0.47 | 0.53 | | | Overall Row Spacing § | eВ | .345 | .385 | .425 | 8.76 | 9.78 | 10.80 | | | Window Width | W1 | .130 | .140 | .150 | 3.30 | 3.56 | 3.81 | | | Window Length | W2 | .190 | .200 | .210 | 4.83 | 5.08 | 5.33 | | <sup>\*</sup>Controlling Parameter \$ Significant Characteristic JEDEC Equivalent: MO-036 Drawing No. C04-010 # 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES* | | MILLIMETERS | | | |---------------------------|-------|------|---------|------|-------------|--------|--------| | Dimension | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 20 | | | 20 | | | Pitch | р | | .026 | | | 0.65 | | | Overall Height | Α | .068 | .073 | .078 | 1.73 | 1.85 | 1.98 | | Molded Package Thickness | A2 | .064 | .068 | .072 | 1.63 | 1.73 | 1.83 | | Standoff § | A1 | .002 | .006 | .010 | 0.05 | 0.15 | 0.25 | | Overall Width | Е | .299 | .309 | .322 | 7.59 | 7.85 | 8.18 | | Molded Package Width | E1 | .201 | .207 | .212 | 5.11 | 5.25 | 5.38 | | Overall Length | D | .278 | .284 | .289 | 7.06 | 7.20 | 7.34 | | Foot Length | L | .022 | .030 | .037 | 0.56 | 0.75 | 0.94 | | Lead Thickness | С | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Foot Angle | ф | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 | | Lead Width | В | .010 | .013 | .015 | 0.25 | 0.32 | 0.38 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom β | | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter #### Notes Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 010" (0.254mm) per side .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072 <sup>§</sup> Significant Characteristic # 28-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | MILLIMETERS* | | | |---------------------------|-------|------|--------|------|--------------|--------|--------| | Dimensio | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | | .026 | | | 0.65 | | | Overall Height | Α | .068 | .073 | .078 | 1.73 | 1.85 | 1.98 | | Molded Package Thickness | A2 | .064 | .068 | .072 | 1.63 | 1.73 | 1.83 | | Standoff § | A1 | .002 | .006 | .010 | 0.05 | 0.15 | 0.25 | | Overall Width | Е | .299 | .309 | .319 | 7.59 | 7.85 | 8.10 | | Molded Package Width | E1 | .201 | .207 | .212 | 5.11 | 5.25 | 5.38 | | Overall Length | D | .396 | .402 | .407 | 10.06 | 10.20 | 10.34 | | Foot Length | L | .022 | .030 | .037 | 0.56 | 0.75 | 0.94 | | Lead Thickness | С | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Foot Angle | ф | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 | | Lead Width | В | .010 | .013 | .015 | 0.25 | 0.32 | 0.38 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom β | | 0 | 5 | 10 | 0 | 5 | 10 | <sup>\*</sup> Controlling Parameter Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-150 Drawing No. C04-073 <sup>§</sup> Significant Characteristic #### APPENDIX A: ENHANCEMENTS The following are the list of enhancements over the PIC16C5X microcontroller family: - Instruction word length is increased to 14 bits. This allows larger page sizes both in program memory (4K now as opposed to 512 before) and register file (up to 128 bytes now versus 32 bytes before). - 2. A PC high latch register (PCLATH) is added to handle program memory paging. PA2, PA1, PA0 bits are removed from STATUS register. - Data memory paging is slightly redefined. STATUS register is modified. - 4. Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X. - OPTION and TRIS registers are made addressable. - Interrupt capability is added. Interrupt vector is at 0004h. - 7. Stack size is increased to 8 deep. - 8. RESET vector is changed to 0000h. - RESET of all registers is revised. Three different RESET (and wake-up) types are recognized. Registers are reset differently. - Wake-up from SLEEP through interrupt is added. - 11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up. - 12. PORTB has weak pull-ups and interrupt-onchange feature. - 13. Timer0 clock input, T0CKI pin is also a port pin (RA4/T0CKI) and has a TRIS bit. - 14. FSR is made a full 8-bit register. - 15. "In-circuit programming" is made possible. The user can program PIC16C55X devices using only five pins: VDD, VSS, VPP, RB6 (clock) and RB7 (data in/out). - 16. PCON status register is added with a Power-on Reset (POR) status bit. - 17. Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected. - 18. PORTA inputs are now Schmitt Trigger inputs. #### APPENDIX B: COMPATIBILITY To convert code written for PIC16C5X to PIC16C55X, the user should take the following steps: - Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO. - Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme. - 3. Eliminate any data memory page switching. Redefine data variables to reallocate them. - 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed. - 5. Change RESET vector to 0000h. #### APPENDIX C: REVISION HISTORY #### Revision E (January 2013) Added a note to each package outline drawing. #### CLRW ...... 58 **INDEX** CLRWDT ...... 58 COMF ...... 58 DECF.......58 ADDLW Instruction ......55 DECFSZ ...... 59 ADDWF Instruction ......55 GOTO ...... 59 ANDLW Instruction ......55 INCF ...... 59 ANDWF Instruction ......55 INCFSZ...... 60 Architectural Overview ......9 IORLW ...... 60 Assembler IORWF...... 60 MPASM Assembler ...... 67 MOVF ...... 61 MOVLW ...... 60 В MOVWF...... 61 BCF Instruction .......56 NOP...... 61 Block Diagram OPTION...... 61 TIMER0......47 RETFIE...... 62 TMR0/WDT PRESCALER ......50 RETLW ...... 62 BSF Instruction ......56 RLF.......62 RRF ...... 63 С SUBLW ...... 63 CALL Instruction ......57 SUBWF.......64 Clocking Scheme/Instruction Cycle ......12 CLRF Instruction .......57 TRIS ...... 64 CLRW Instruction......58 XORLW...... 65 CLRWDT Instruction ......58 XORWF ...... 65 Code Protection .......46 Instruction Set Summary ...... 53 COMF Instruction......58 Configuration Bits......31 Interrupts .......41 IORLW Instruction ...... 60 Data Memory Organization ......13 IORWF Instruction ...... 60 Development Support ......67 KEELOQ Evaluation and Programming Tools......70 MOVWF Instruction ...... 61 MPLAB C17 and MPLAB C18 C Compilers ...... 67 General purpose Register File ......13 MPLAB ICD In-Circuit Debugger ...... 69 MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE .......68 MPLAB Integrated Development Environment Software.... 67 I/O Ports......23 MPLINK Object Linker/MPLIB Object Librarian ...... 68 ID Locations .......46 NOP Instruction ...... 61 INCF Instruction .......59 In-Circuit Serial Programming......46 Indirect Addressing, INDF and FSR Registers ......21 OPTION Instruction ...... 61 Instruction Flow/Pipelining ......12 OPTION Register...... 18 Instruction Set ADDLW ...... 55 ADDWF......55 ANDLW ......55 ANDWF......55 PCL and PCLATH......21 BCF......56 PCON Register......20 PICDEM 1 Low Cost PIC MCU Demonstration Board....... 69 BTFSC ......56 PICDEM 17 Demonstration Board...... 70 BTFSS ......57 PICDEM 2 Low Cost PIC16CXX Demonstration Board ..... 69 CALL ...... 57 PICDEM 3 Low Cost PIC16CXXX Demonstration Board... 70 CLRF......57 # Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 M-1----- **Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### EUROPE Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12