# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0113hh005sg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

returns FFH. Writing to these unimplemented Program Memory addresses produces no effect. Table 6 describes the Program Memory maps for the Z8 Encore! XP F0823 Series products.

| Program Memory Address (Hex) | Function                 |
|------------------------------|--------------------------|
| Z8F0823 and Z8F0813 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0423 and Z8F0413 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0223 and Z8F0213 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-07FF                    | Program Memory           |

 Table 6. Z8 Encore! XP F0823 Series Program Memory Maps

Note: \*See the <u>Trap and Interrupt Vectors in Order of Priority section on page 55</u> for a list of the interrupt vectors and traps.

Embedded in Life An IXYS Company

ilog<sup>®</sup> Embedded in Life

## ilog° Embedded in Life An∎IXYS Company

#### 29

| Bit        | Description (Continued)                                                                                                                                                                                                                                                                                             |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]<br>EXT | <b>External Reset Indicator</b><br>If this bit is set to 1, a Reset initiated by the external RESET pin occurred. A Power-On Reset<br>or a Stop Mode Recovery from a change in an input pin resets this bit. Reading this register<br>resets this bit. For POR/Stop Mode Recover event values, please see Table 13. |
| [3:0]      | Reserved                                                                                                                                                                                                                                                                                                            |

These bits are reserved and must be programmed to 0000 when read.

## Table 13. POR Indicator Values

| Reset or Stop Mode Recovery Event             | POR | STOP | WDT | EXT |
|-----------------------------------------------|-----|------|-----|-----|
| Power-On Reset                                | 1   | 0    | 0   | 0   |
| Reset using RESET pin assertion               | 0   | 0    | 0   | 1   |
| Reset using WDT time-out                      | 0   | 0    | 1   | 0   |
| Reset using the OCD (OCTCTL[1] set to 1)      | 1   | 0    | 0   | 0   |
| Reset from STOP Mode using DBG Pin driven Low | 1   | 0    | 0   | 0   |
| Stop Mode Recovery using GPIO pin transition  | 0   | 1    | 0   | 0   |
| Stop Mode Recovery using WDT time-out         | 0   | 1    | 1   | 0   |

# Embedded in Life

|                           | <b>3 0</b> ( <i>)</i>             |
|---------------------------|-----------------------------------|
| Port Register<br>Mnemonic | Port Register Name                |
| P <i>x</i> HDE            | High Drive Enable.                |
| P <i>x</i> SMRE           | Stop Mode Recovery Source Enable. |
| P <i>x</i> PUE            | Pull-up Enable.                   |
| PxAFS1                    | Alternate Function Set 1.         |
| PxAFS2                    | Alternate Function Set 2.         |

### Table 18. GPIO Port Registers and Subregisters (Continued)

# **Port A–C Address Registers**

The Port A–C Address registers select the GPIO port functionality accessible through the Port A–C Control registers. The Port A–C Address and Control registers combine to provide access to all GPIO port controls (Table 19).

| Table 19 | . Port A-C | GPIO | Address | Registers | (PxADDR) | ) |
|----------|------------|------|---------|-----------|----------|---|
|----------|------------|------|---------|-----------|----------|---|

| Bit     | 7                | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|------------------|-----|-----|-----|-----|-----|-----|-----|--|
| Field   | PADDR[7:0]       |     |     |     |     |     |     |     |  |
| RESET   |                  | 00H |     |     |     |     |     |     |  |
| R/W     | R/W              | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address | FD0H, FD4H, FD8H |     |     |     |     |     |     |     |  |

| Bit   | Description                                                                                    |
|-------|------------------------------------------------------------------------------------------------|
| [7:0] | Port Address                                                                                   |
| PADDR | The Port Address selects one of the subregisters accessible through the Port Control Register. |
|       | See Table 20 for each subregister function.                                                    |

#### Table 20. PADDR[7:0] Subregister Functions

| PADDR[7:0] | Port Control Subregister Accessible Using the Port A–C Control Registers       |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental Port reconfiguration. |
| 01H        | Data Direction.                                                                |
| 02H        | Alternate Function.                                                            |
| 03H        | Output Control (Open-Drain).                                                   |
| 04H        | High Drive Enable.                                                             |

## ilog Embedded in Life An ■IXYS Company 51

# Port A–C Output Data Register

The Port A–C Output Data Register (Table 31) controls the output data to the pins.

#### Table 31. Port A–C Output Data Register (PxOUT)

| Bit     | 7                | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|------------------|-------|-------|-------|-------|-------|-------|-------|
| Field   | POUT7            | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 |
| RESET   | 0                | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| R/W     | R/W              | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Address | FD3H, FD7H, FDBH |       |       |       |       |       |       |       |

#### Bit Description

[7:0] **Port Output Data** 

PxOUT These bits contain the data to be driven to the port pins. The values are only driven if the corresponding pin is configured as an output and the pin is not configured for alternate function operation.

0 = Drive a logical 0 (Low).

1 = Drive a logical 1 (High). High value is not driven if the drain has been disabled by setting the corresponding Port Output Control Register bit to 1.

Note: x indicates the specific GPIO port pin number (7–0).

# **LED Drive Enable Register**

The LED Drive Enable Register, shown in Table 32, activates the controlled current drive. The Alternate Function Register has no control over the LED function; therefore, setting the Alternate Function Register to select the LED function is not required. LEDEN bits [7:0] correspond to Port C bits [7:0], respectively.

| Bit     | 7          | 6    | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|------------|------|-----|-----|-----|-----|-----|-----|--|
| Field   | LEDEN[7:0] |      |     |     |     |     |     |     |  |
| RESET   | 0          | 0    | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W        | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |            | F82H |     |     |     |     |     |     |  |

#### Table 32. LED Drive Enable (LEDEN)

| [7:0] | LED Drive Enable |  |
|-------|------------------|--|

Description

LEDEN These bits determine which Port C pins are connected to an internal current sink.

1= Connect controlled current sink to the Port C pin.

Bit

<sup>0 =</sup> Tristate the Port C pin.



60

| Bit          | Description (Continued)                                                                                                                                                                                                     |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]<br>U0RXI | <ul> <li>UART 0 Receiver Interrupt Request</li> <li>0 = No interrupt request is pending for the UART 0 receiver.</li> <li>1 = An interrupt request from the UART 0 receiver is awaiting service.</li> </ul>                 |
| [3]<br>UOTXI | <ul> <li><b>UART 0 Transmitter Interrupt Request</b></li> <li>0 = No interrupt request is pending for the UART 0 transmitter.</li> <li>1 = An interrupt request from the UART 0 transmitter is awaiting service.</li> </ul> |
| [2:1]        | <b>Reserved</b><br>These bits are reserved and must be programmed to 00.                                                                                                                                                    |
| [0]<br>ADCI  | <ul> <li>ADC Interrupt Request</li> <li>0 = No interrupt request is pending for the ADC.</li> <li>1 = An interrupt request from the ADC is awaiting service.</li> </ul>                                                     |

# **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) register (Table 37) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the Interrupt Request 1 Register to determine if any interrupt requests are pending.

| Bit     | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|-------|-------|------|------|------|------|------|------|
| Field   | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET   | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W     | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Address |       | FC3H  |      |      |      |      |      |      |

Table 37. Interrupt Request 1 Register (IRQ1)

| Bit           | Description                                                                                                                                                                                          |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>PA7V   | Port A7 Interrupt Request<br>0 = No interrupt request is pending for GPIO Port A.<br>1 = An interrupt request from GPIO Port A.                                                                      |
| [6]<br>PA6C   | Port A6 or Comparator Interrupt Request<br>0 = No interrupt request is pending for GPIO Port A or Comparator.<br>1 = An interrupt request from GPIO Port A or Comparator.                            |
| [5:0]<br>PAxI | <ul> <li>Port A Pin x Interrupt Request</li> <li>0 = No interrupt request is pending for GPIO Port A pin x.</li> <li>1 = An interrupt request from GPIO Port A pin x is awaiting service.</li> </ul> |
| Note:         | x indicates the specific GPIO Port pin number (0–5).                                                                                                                                                 |

> ilog Embedded in Life An IXYS Company 85

| Bit     | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------|-----|-----|-----|-----|-----|-----|-----|
| Field   |            |     |     | TF  | RH  |     |     |     |
| RESET   | 1          | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| R/W     | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | F02H, F0AH |     |     |     |     |     |     |     |

## Table 53. Timer 0–1 Reload High Byte Register (TxRH)

#### Table 54. Timer 0–1 Reload Low Byte Register (TxRL)

| Bit     | 7          | 6   | 5   | 4     | 3    | 2   | 1   | 0   |  |  |
|---------|------------|-----|-----|-------|------|-----|-----|-----|--|--|
| Field   |            | TRL |     |       |      |     |     |     |  |  |
| RESET   | 1          | 1   | 1   | 1     | 1    | 1   | 1   | 1   |  |  |
| R/W     | R/W        | R/W | R/W | R/W   | R/W  | R/W | R/W | R/W |  |  |
| Address |            |     |     | F03H, | F0BH |     |     |     |  |  |
| Bit     | Descriptio | n   |     |       |      |     |     |     |  |  |
| [7]     |            |     |     |       |      |     |     |     |  |  |
| [6]     |            |     |     |       |      |     |     |     |  |  |
| [5]     |            |     |     |       |      |     |     |     |  |  |
| [4]     |            |     |     |       |      |     |     |     |  |  |
| [3]     |            |     |     |       |      |     |     |     |  |  |
| [2]     |            |     |     |       |      |     |     |     |  |  |
| [1]     |            |     |     |       |      |     |     |     |  |  |
| [0]     |            |     |     |       |      |     |     |     |  |  |

TRH and TRL—Timer Reload Register High and Low

These two bytes form the 16-bit reload value, {TRH[7:0], TRL[7:0]}. This value sets the maximum count value which initiates a timer reload to 0001H. In COMPARE Mode, these two bytes form the 16-bit compare value.

# Embedded in Life IXYS Company 92

# Watchdog Timer Refresh

When first enabled, the WDT is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the down counter to be reloaded with the WDT reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation.

When Z8 Encore! XP F0823 Series devices are operating in DEBUG Mode (using the OCD), the Watchdog Timer is continuously refreshed to prevent any Watchdog Timer time-outs.

# Watchdog Timer Time-Out Response

The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a system reset. The WDT\_RES Flash Option Bit determines the time-out response of the Watchdog Timer. For information about programming of the WDT\_RES Flash Option Bit, see **the** <u>Flash Option Bits</u> chapter on page 146.

## **WDT Interrupt in Normal Operation**

If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Watchdog Timer Control Register. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its Reload Value.

The Reset Status Register (see the <u>Reset Status Register</u> section on page 28) must be read before clearing the WDT interrupt. This read clears the WDT time-out Flag and prevents further WDT interrupts for immediately occurring.

## WDT Interrupt in STOP Mode

If configured to generate an interrupt when a time-out occurs and F0823 Series are in STOP Mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Watchdog Timer Control Register are set to 1 following a WDT time-out in STOP Mode. For more information about Stop Mode Recovery, see **the** <u>Reset and Stop Mode Recovery</u> chapter on page 21.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address.

#### ilog° Embedded in Life An∎IXYS Company 99



Figure 11. UART Asynchronous Data Format without Parity



Figure 12. UART Asynchronous Data Format with Parity

# **Transmitting Data Using the Polled Method**

Observe the following steps to transmit data using the polled method of operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Write to the UART Control 1 Register, if MULTIPROCESSOR Mode is appropriate, to enable MULTIPROCESSOR (9-bit) Mode functions.
- 4. Set the Multiprocessor Mode Select (MPEN) bit to enable MULTIPROCESSOR Mode.
- 5. Write to the UART Control 0 Register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Set the parity enable bit (PEN), if parity is appropriate and MULTIPROCESSOR Mode is not enabled, and select either even or odd parity (PSEL)

nbedded in Life

102



# **Receiving Data Using the Interrupt-Driven Method**

The UART Receiver interrupt indicates the availability of new data (as well as error conditions). Observe the following steps to configure the UART receiver for interrupt-driven operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the acceptable baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the acceptable priority.
- 5. Clear the UART Receiver interrupt in the applicable Interrupt Request register.
- 6. Write to the UART Control 1 Register to enable Multiprocessor (9-bit) mode functions, if appropriate.
  - Set the Multiprocessor Mode Select (MPEN) to Enable MULTIPROCESSOR Mode
  - Set the Multiprocessor Mode Bits, MPMD[1:0], to select the acceptable address matching scheme
  - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore! XP devices without a DMA block)
- 7. Write the device address to the Address Compare Register (automatic MULTIPRO-CESSOR modes only).
- 8. Write to the UART Control 0 Register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if multiprocessor mode is not enabled, and select either even or odd parity
- 9. Execute an EI instruction to enable interrupts.

The UART is now configured for interrupt-driven data reception. When the UART Receiver interrupt is detected, the associated interrupt service routine (ISR) performs the following:

#### ilog Embedded in Life An IXYS Company 113

| Bit         | Description (Continued)                                  |
|-------------|----------------------------------------------------------|
| [1]<br>STOP | Stop Bit Select                                          |
| 3105        | 0 = 11e transmitter condo two stop bit.                  |
|             | T = The transmitter series two stop bits.                |
| [0]         | Loop Back Enable                                         |
| LBEN        | 0 = Normal operation.                                    |
|             | 1 = All transmitted data is looped back to the receiver. |

## Table 69. UART Control 1 Register (U0CTL1)

| Bit               | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6           | 5       | 4    | 3     | 2      | 1      | 0                                    |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|------|-------|--------|--------|--------------------------------------|--|--|
| Field             | MPMD[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MPEN        | MPMD[0] | MPBT | DEPOL | BRGCTL | RDAIRQ | IREN                                 |  |  |
| RESET             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0           | 0       | 0    | 0     | 0      | 0      | 0                                    |  |  |
| R/W               | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W         | R/W     | R/W  | R/W   | R/W    | R/W    | R/W                                  |  |  |
| Address           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F43H        |         |      |       |        |        |                                      |  |  |
| Bit               | Descript                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description |         |      |       |        |        |                                      |  |  |
| [7,5]<br>MPMD[1:0 | <ul> <li>Description</li> <li>MULTIPROCESSOR Mode</li> <li>MD[1:0] If MULTIPROCESSOR (9-bit) Mode is enabled.</li> <li>00 = The UART generates an interrupt request on all received bytes (data and address).</li> <li>01 = The UART generates an interrupt request only on received address bytes.</li> <li>10 = The UART generates an interrupt request when a received address byte matches the value stored in the Address Compare Register and on all successive data bytes until an address mismatch occurs.</li> </ul> |             |         |      |       |        |        | ddress).<br>atches the<br>ytes until |  |  |

| 11 = The UART generates an interrupt request on all received data bytes for which the most |
|--------------------------------------------------------------------------------------------|
| recent address byte matched the value in the Address Compare Register.                     |

| [6]<br>MPEN  | MULTIPROCESSOR (9-bit) Enable<br>This bit is used to enable MULTIPROCESSOR (9-bit) Mode.<br>0 = Disable MULTIPROCESSOR (9-bit) Mode.<br>1 = Enable MULTIPROCESSOR (9-bit) Mode.                                                                                                                                                                                                                                                        |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]<br>MPBT  | <ul> <li>Multiprocessor Bit Transmit</li> <li>This bit is applicable only when MULTIPROCESSOR (9-bit) Mode is enabled. The 9th bit is used by the receiving device to determine if the data byte contains address or data information.</li> <li>0 = Send a 0 in the multiprocessor bit location of the data stream (data byte).</li> <li>1 = Send a 1 in the multiprocessor bit location of the data stream (address byte).</li> </ul> |
| [3]<br>DEPOL | <b>Driver Enable Polarity</b><br>0 = DE signal is Active High.<br>1 = DE signal is Active Low.                                                                                                                                                                                                                                                                                                                                         |

116

The UART data rate is calculated using the following equation:

UART Baud Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

For a given UART data rate, calculate the integer baud rate divisor value using the following equation:

UART Baud Rate Divisor Value (BRG) = Round  $\left(\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Data Rate (bits/s)}}\right)$ 

The baud rate error relative to the acceptable baud rate is calculated using the following equation:

UART Baud Rate Error (%) =  $100 \times \left(\frac{\text{Actual Data Rate} - \text{Desired Data Rate}}{\text{Desired Data Rate}}\right)$ 

For reliable communication, the UART baud rate error must never exceed five percent. Table 73 provides information about data rate errors for a 5.5296MHz System Clock.

| 5.5296MHz System Clock   |                          |                      |           |  |  |  |  |  |
|--------------------------|--------------------------|----------------------|-----------|--|--|--|--|--|
| Acceptable Rate<br>(kHz) | BRG Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error (%) |  |  |  |  |  |
| 1250.0                   | N/A                      | N/A                  | N/A       |  |  |  |  |  |
| 625.0                    | N/A                      | N/A                  | N/A       |  |  |  |  |  |
| 250.0                    | 1                        | 345.6                | 38.24     |  |  |  |  |  |
| 115.2                    | 3                        | 115.2                | 0.00      |  |  |  |  |  |
| 57.6                     | 6                        | 57.6                 | 0.00      |  |  |  |  |  |
| 38.4                     | 9                        | 38.4                 | 0.00      |  |  |  |  |  |
| 19.2                     | 18                       | 19.2                 | 0.00      |  |  |  |  |  |
| 9.60                     | 36                       | 9.60                 | 0.00      |  |  |  |  |  |
| 4.80                     | 72                       | 4.80                 | 0.00      |  |  |  |  |  |
| 2.40                     | 144                      | 2.40                 | 0.00      |  |  |  |  |  |
| 1.20                     | 288                      | 1.20                 | 0.00      |  |  |  |  |  |
| 0.60                     | 576                      | 0.60                 | 0.00      |  |  |  |  |  |
| 0.30                     | 1152                     | 0.30                 | 0.00      |  |  |  |  |  |

#### Table 73. UART Baud Rates



## **Software Compensation Procedure**

The value read from the ADC high and low byte registers are uncompensated. The user mode software must apply gain and offset correction to this uncompensated value for maximum accuracy. The following formula yields the compensated value:

 $ADC_{comp} = (ADC_{uncomp} - OFFCAL) + ((ADC_{uncomp} - OFFCAL)*GAINCAL)/2$ 

where GAINCAL is the gain calibration byte, OFFCAL is the offset calibration byte and  $ADC_{uncomp}$  is the uncompensated value read from the ADC. The OFFCAL value is in two's complement format, as are the compensated and uncompensated ADC values.

**Note:** The offset compensation is performed first, followed by the gain compensation. One bit of resolution is lost because of rounding on both the offset and gain computations. As a result the ADC registers read back 13 bits: 1 sign bit, two calibration bits lost to rounding and 10 data bits. Also note that in the second term, the multiplication must be performed before the division by 2<sup>16</sup>. Otherwise, the second term evaluates to zero incorrectly.

**Caution:** Although the ADC can be used without the gain and offset compensation, it does exhibit non-unity gain. Designing the ADC with sub-unity gain reduces noise across the ADC range but requires the ADC results to be scaled by a factor of 8/7.

# **ADC Control Register Definitions**

The following sections define the ADC Control registers.

# **ADC Control Register 0**

The ADC Control Register selects the analog input channel and initiates the analog-to-digital conversion.

ilog<sup>®</sup>

143

# Flash Status Register

The Flash Status Register indicates the current state of the Flash Controller. This register can be read at any time. The read-only Flash Status Register shares its Register File address with the write-only Flash Control Register.

| Bit     | 7               | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|-----------------|------|---|---|---|---|---|---|--|
| Field   | Reserved FSTAT  |      |   |   |   |   |   |   |  |
| RESET   | 0               | 0    | 0 | 0 | 0 | 0 | 0 | 0 |  |
| R/W     | R               | R    | R | R | R | R | R | R |  |
| Address |                 | FF8H |   |   |   |   |   |   |  |
| Bit     | Bit Description |      |   |   |   |   |   |   |  |

| Bit            | Description                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| [7:6]          | <b>Reserved</b> These bits are reserved and must be programmed to 0 when read                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| [5:0]<br>FSTAT | Flash Controller Status         000000 = Flash Controller locked.         000001 = First unlock command received (73H written).         000010 = Second unlock command received (8CH written).         000011 = Flash Controller unlocked.         000010 = Sector protect register selected. |  |  |  |  |  |  |  |
|                | 010xxx = Page erase operation in progress.<br>100xxx = Mass erase operation in progress.                                                                                                                                                                                                      |  |  |  |  |  |  |  |

# Flash Page Select Register

The Flash Page Select (FPS) register shares address space with the Flash Sector Protect Register. Unless the Flash controller is unlocked and written with 5EH, writes to this address target the Flash Page Select Register.

The register is used to select one of the eight available Flash memory pages to be programmed or erased. Each Flash Page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory having addresses with the most significant 7-bits given by FPS[6:0] are chosen for program/erase operation.

163

ilog Ibedded in Life

In the following list of OCD Commands, data and commands sent from the host to the OCD are identified by 'DBG  $\leftarrow$  Command/Data'. Data sent from the OCD back to the host is identified by 'DBG  $\rightarrow$  Data'.

**Read OCD Revision (00H).** The Read OCD Revision command determines the version of the OCD. If OCD commands are added, removed, or changed, this revision number changes.

```
DBG \leftarrow 00H
DBG \rightarrow OCDRev[15:8] (Major revision number)
DBG \rightarrow OCDRev[7:0] (Minor revision number)
```

**Read OCD Status Register (02H).** The Read OCD Status Register command reads the OCDSTAT Register.

```
DBG \leftarrow 02H
DBG \rightarrow OCDSTAT[7:0]
```

**Read Runtime Counter (03H).** The Runtime Counter counts system clock cycles in between breakpoints. The 16-bit Runtime Counter counts up from 0000H and stops at the maximum count of FFFFH. The Runtime Counter is overwritten during the Write Memory, Read Memory, Write Register, Read Register, Read Memory CRC, Step Instruction, Stuff Instruction, and Execute Instruction commands.

```
DBG \leftarrow 03H
DBG \rightarrow RuntimeCounter[15:8]
DBG \rightarrow RuntimeCounter[7:0]
```

Write OCD Control Register (04H). The Write OCD Control Register command writes the data that follows to the OCDCTL register. When the Flash Read Protect Option Bit is enabled, the DBGMODE bit (OCDCTL[7]) can only be set to 1, it cannot be cleared to 0 and the only method of returning the device to normal operating mode is to reset the device.

```
DBG \leftarrow 04H
DBG \leftarrow OCDCTL[7:0]
```

**Read OCD Control Register (05H).** The Read OCD Control Register command reads the value of the OCDCTL register.

```
DBG \leftarrow 05H
DBG \rightarrow OCDCTL[7:0]
```

**Write Program Counter (06H).** The Write Program Counter command writes the data that follows to the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, the Program Counter (PC) values are discarded.

```
DBG ← 06H
DBG ← ProgramCounter[15:8]
DBG ← ProgramCounter[7:0]
```

ilog° Embedded in Life An∎IXYS Company

186

| Assembly      |                          | Address<br>Mode |      | Oncode(s) | Flags |   |   |   |   |   | Fetch  | Instr  |
|---------------|--------------------------|-----------------|------|-----------|-------|---|---|---|---|---|--------|--------|
| Mnemonic      | Symbolic Operation       | dst             | src  | (Hex)     | С     | Ζ | S | ۷ | D | Н | Cycles | Cycles |
| LD dst, rc    | $dst \leftarrow src$     | r               | IM   | 0C-FC     | _     | _ | _ | _ | _ | _ | 2      | 2      |
|               |                          | r               | X(r) | C7        | -     |   |   |   |   |   | 3      | 3      |
|               |                          | X(r)            | r    | D7        | -     |   |   |   |   |   | 3      | 4      |
|               |                          | r               | lr   | E3        | -     |   |   |   |   |   | 2      | 3      |
|               |                          | R               | R    | E4        | -     |   |   |   |   |   | 3      | 2      |
|               |                          | R               | IR   | E5        | -     |   |   |   |   |   | 3      | 4      |
|               |                          | R               | IM   | E6        | -     |   |   |   |   |   | 3      | 2      |
|               |                          | IR              | IM   | E7        | -     |   |   |   |   |   | 3      | 3      |
|               |                          | lr              | r    | F3        | -     |   |   |   |   |   | 2      | 3      |
|               |                          | IR              | R    | F5        | -     |   |   |   |   |   | 3      | 3      |
| LDC dst, src  | $dst \leftarrow src$     | r               | Irr  | C2        | -     | _ | _ | _ | _ | _ | 2      | 5      |
|               |                          | lr              | Irr  | C5        | -     |   |   |   |   |   | 2      | 9      |
|               |                          | Irr             | r    | D2        | -     |   |   |   |   |   | 2      | 5      |
| LDCI dst, src | $dst \leftarrow src$     | lr              | Irr  | C3        | _     | _ | _ | _ | _ | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr             | lr   | D3        | -     |   |   |   |   |   | 2      | 9      |
| LDE dst, src  | $dst \leftarrow src$     | r               | Irr  | 82        | -     | _ | _ | _ | _ | _ | 2      | 5      |
|               |                          | Irr             | r    | 92        | -     |   |   |   |   |   | 2      | 5      |
| LDEI dst, src | $dst \leftarrow src$     | lr              | Irr  | 83        | _     | _ | _ | _ | - | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr             | lr   | 93        | -     |   |   |   |   |   | 2      | 9      |
| LDWX dst, src | dst ← src                | ER              | ER   | 1FE8      | _     | _ | _ | _ | _ | _ | 5      | 4      |

## Table 118. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.



| Abbreviation | Description                             | Abbreviation                                   | Description            |
|--------------|-----------------------------------------|------------------------------------------------|------------------------|
| b            | Bit position                            | IRR                                            | Indirect Register Pair |
| CC           | Condition code                          | р                                              | Polarity (0 or 1)      |
| Х            | 8-bit signed index or displace-<br>ment | r                                              | 4-bit Working Register |
| DA           | Destination address                     | R                                              | 8-bit register         |
| ER           | Extended Addressing register            | r1, R1, Ir1, Irr1, IR1,<br>rr1, RR1, IRR1, ER1 | Destination address    |
| IM           | Immediate data value                    | r2, R2, Ir2, Irr2, IR2,<br>rr2, RR2, IRR2, ER2 | Source address         |
| lr           | Indirect Working Register               | RA                                             | Relative               |
| IR           | Indirect register                       | rr                                             | Working Register Pair  |
| Irr          | Indirect Working Register Pair          | RR                                             | Register Pair          |

## Table 119. Opcode Map Abbreviations



|   | Lower Nibble (Hex)      |                          |                           |                            |                            |                            |                            |                            |                               |                              |                            |                   |                           |                           |                  |                          |
|---|-------------------------|--------------------------|---------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|------------------------------|----------------------------|-------------------|---------------------------|---------------------------|------------------|--------------------------|
|   | 0                       | 1                        | 2                         | 3                          | 4                          | 5                          | 6                          | 7                          | 8                             | 9                            | А                          | В                 | С                         | D                         | E                | F                        |
| 0 | 1.1<br>BRK              | 2.2<br>SRP<br>IM         | 2.3<br>ADD<br>r1,r2       | 2.4<br>ADD<br>r1,lr2       | 3.3<br><b>ADD</b><br>R2,R1 | 3.4<br>ADD<br>IR2,R1       | 3.3<br><b>ADD</b><br>R1,IM | 3.4<br>ADD<br>IR1,IM       | 4.3<br>ADDX<br>ER2,ER1        | 4.3<br>ADDX<br>IM,ER1        | 2.3<br><b>DJNZ</b><br>r1,X | 2.2<br>JR<br>cc,X | 2.2<br><b>LD</b><br>r1,IM | 3.2<br><b>JP</b><br>cc,DA | 1.2<br>INC<br>r1 | 1.2<br>NOP               |
| 1 | 2.2<br><b>RLC</b><br>R1 | 2.3<br><b>RLC</b><br>IR1 | 2.3<br>ADC<br>r1,r2       | 2.4<br>ADC<br>r1,lr2       | 3.3<br><b>ADC</b><br>R2,R1 | 3.4<br>ADC<br>IR2,R1       | 3.3<br>ADC<br>R1,IM        | 3.4<br>ADC<br>IR1,IM       | 4.3<br>ADCX<br>ER2,ER1        | 4.3<br>ADCX<br>IM,ER1        |                            |                   |                           |                           |                  | See 2nd<br>Opcode<br>Map |
| 2 | 2.2<br>INC<br>R1        | 2.3<br>INC<br>IR1        | 2.3<br>SUB<br>r1.r2       | 2.4<br>SUB<br>r1.lr2       | 3.3<br>SUB<br>R2.R1        | 3.4<br>SUB                 | 3.3<br>SUB<br>R1.IM        | 3.4<br>SUB                 | 4.3<br>SUBX<br>ER2.ER1        | 4.3<br><b>SUBX</b><br>IM.ER1 |                            |                   |                           |                           |                  | 1                        |
| 3 | 2.2<br><b>DEC</b><br>R1 | 2.3<br>DEC<br>IR1        | 2.3<br>SBC<br>r1.r2       | 2.4<br>SBC<br>r1.lr2       | 3.3<br>SBC<br>R2.R1        | 3.4<br>SBC<br>IR2.R1       | 3.3<br>SBC<br>R1.IM        | 3.4<br>SBC                 | 4.3<br><b>SBCX</b><br>ER2.ER1 | 4.3<br><b>SBCX</b><br>IM.ER1 |                            |                   |                           |                           |                  |                          |
| 4 | 2.2<br><b>DA</b><br>R1  | 2.3<br><b>DA</b><br>IR1  | 2.3<br><b>OR</b><br>r1.r2 | 2.4<br><b>OR</b><br>r1.lr2 | 3.3<br><b>OR</b><br>R2.R1  | 3.4<br><b>OR</b><br>IR2.R1 | 3.3<br><b>OR</b><br>R1.IM  | 3.4<br><b>OR</b><br>IR1.IM | 4.3<br><b>ORX</b><br>ER2.ER1  | 4.3<br><b>ORX</b><br>IM.ER1  |                            |                   |                           |                           |                  |                          |
| 5 | 2.2<br><b>POP</b><br>R1 | 2.3<br><b>POP</b><br>IR1 | 2.3<br>AND<br>r1.r2       | 2.4<br>AND<br>r1.lr2       | 3.3<br>AND<br>R2.R1        | 3.4<br>AND<br>IR2.R1       | 3.3<br><b>AND</b><br>R1.IM | 3.4<br>AND                 | 4.3<br>ANDX<br>ER2.ER1        | 4.3<br>ANDX                  |                            |                   |                           |                           |                  | 1.2<br>WDT               |
| 6 | 2.2<br>COM<br>R1        | 2.3<br>COM               | 2.3<br>TCM<br>r1.r2       | 2.4<br>TCM<br>r1 lr2       | 3.3<br>TCM<br>R2 R1        | 3.4<br>TCM                 | 3.3<br>TCM<br>R1 IM        | 3.4<br>TCM                 | 4.3<br>TCMX<br>FR2 FR1        | 4.3<br>TCMX                  |                            |                   |                           |                           |                  | 1.2<br>STOP              |
| 7 | 2.2<br>PUSH<br>R2       | 2.3<br>PUSH<br>IR2       | 2.3<br>TM<br>r1.r2        | 2.4<br>TM<br>r1.lr2        | 3.3<br>TM<br>R2.R1         | 3.4<br><b>TM</b><br>IR2.R1 | 3.3<br>TM<br>R1.IM         | 3.4<br><b>TM</b><br>IR1.IM | 4.3<br><b>TMX</b><br>ER2.ER1  | 4.3<br><b>TMX</b><br>IM.ER1  |                            |                   |                           |                           |                  | 1.2<br>HALT              |
| 8 | 2.5<br>DECW             | 2.6<br>DECW              | 2.5<br>LDE<br>r1 lrr2     | 2.9<br>LDEI                | 3.2<br>LDX<br>r1 FR2       | 3.3<br>LDX                 | 3.4<br>LDX                 | 3.5<br>LDX                 | 3.4<br>LDX<br>r1 rr2 X        | 3.4<br>LDX                   |                            |                   |                           |                           |                  | 1.2<br><b>DI</b>         |
| 9 | 2.2<br>RL<br>R1         | 2.3<br>RL<br>IR1         | 2.5<br>LDE<br>r2 lrr1     | 2.9<br>LDEI                | 3.2<br>LDX<br>r2 FR1       | 3.3<br>LDX<br>Ir2 FR1      | 3.4<br>LDX<br>R2 IRR1      | 3.5<br>LDX                 | 3.3<br>LEA<br>r1 r2 X         | 3.5<br>LEA                   |                            |                   |                           |                           |                  | 1.2<br><b>El</b>         |
| A | 2.5<br>INCW<br>RR1      | 2.6<br>INCW              | 2.3<br>CP<br>r1 r2        | 2.4<br>CP<br>r1 lr2        | 3.3<br>CP<br>R2 R1         | 3.4<br>CP                  | 3.3<br>CP<br>R1 IM         | 3.4<br>CP                  | 4.3<br>CPX<br>FR2 FR1         | 4.3<br>CPX                   |                            |                   |                           |                           |                  | 1.4<br>RET               |
| в | 2.2<br>CLR<br>R1        | 2.3<br>CLR<br>IR1        | 2.3<br>XOR<br>r1 r2       | 2.4<br>XOR<br>r1 lr2       | 3.3<br>XOR<br>R2 R1        | 3.4<br>XOR                 | 3.3<br>XOR<br>R1 IM        | 3.4<br>XOR                 | 4.3<br><b>XORX</b><br>FR2 FR1 | 4.3<br><b>XORX</b><br>IM FR1 |                            |                   |                           |                           |                  | 1.5<br>IRET              |
| с | 2.2<br>RRC<br>R1        | 2.3<br>RRC<br>IR1        | 2.5<br>LDC<br>r1.lrr2     | 2.9<br>LDCI                | 2.3<br>JP                  | 2.9<br>LDC                 | ,                          | 3.4<br>LD<br>r1.r2 X       | 3.2<br>PUSHX<br>ER2           | ,                            |                            |                   |                           |                           |                  | 1.2<br>RCF               |
| D | 2.2<br>SRA<br>B1        | 2.3<br>SRA               | 2.5<br>LDC                | 2.9<br>LDCI                | 2.6<br>CALL                | 2.2<br>BSWAP               | 3.3<br>CALL                | 3.4<br>LD                  | 3.2<br>POPX<br>ER1            |                              |                            |                   |                           |                           |                  | 1.2<br>SCF               |
| Е | 2.2<br>RR               | 2.3<br>RR                | 2.2<br>BIT                | 2.3<br>LD                  | 3.2<br>LD                  | 3.3<br>LD                  | 3.2<br>LD                  | 3.3<br>LD                  | 4.2<br>LDX                    | 4.2<br>LDX                   |                            |                   |                           |                           |                  | 1.2<br>CCF               |
| F | 2.2<br>SWAP<br>R1       | 2.3<br>SWAP              | 2.6<br>TRAP               | 2.3<br>LD                  | 2.8<br>MULT<br>RR1         | 3.3<br>LD<br>R2 IR1        | 3.3<br>BTJ                 | 3.4<br>BTJ                 |                               |                              | V                          | V                 | ┥                         |                           |                  |                          |

Figure 27. First Opcode Map





Figure 28. Second Opcode Map after 1FH



225

LDEI 179, 180 LDX 180 LEA 180 load 180 load constant 179 load constant to/from program memory 180 load constant with auto-increment addresses 180 load effective address 180 load external data 180 load external data to/from data memory and autoincrement addresses 179 load external to/from data memory and auto-increment addresses 180 load instructions 180 load using extended addressing 180 logical AND 181 logical AND/extended addressing 181 logical exclusive OR 181 logical exclusive OR/extended addressing 181 logical instructions 181 logical OR 181 logical OR/extended addressing 181 low power modes 30

## Μ

master interrupt enable 56 memory data 15 program 13 mode CAPTURE 89 **CAPTURE/COMPARE 89 CONTINUOUS 88 COUNTER 89** GATED 89 **ONE-SHOT 88 PWM 89** modes 89 **MULT 179** multiply 179 MULTIPROCESSOR mode, UART 103

# Ν

NOP (no operation) 180 notation b 176 cc 176 DA 176 ER 176 IM 176 IR 176 Ir 176 **IRR 176** Irr 176 p 176 R 176 r 176 RA 177 RR 177 rr 177 vector 177 X 177 notational shorthand 176

# 0

OCD architecture 156 auto-baud detector/generator 159 baud rate limits 160 block diagram 156 breakpoints 161 commands 162 control register 166 data format 159 DBG pin to RS-232 Interface 157 DEBUG mode 158 debugger break 181 interface 157 serial errors 160 status register 168 timing 207 **OCD** commands execute instruction (12H) 166 read data memory (0DH) 165 read OCD control register (05H) 163

UARTx control 1 (UxCTL1) 113 UARTx receive data (UxRXD) 109 UARTx status 0 (UxSTAT0) 110 UARTx status 1 (UxSTAT1) 111 UARTx transmit data (UxTXD) 109 Watchdog Timer control (WDTCTL) 94, 133 watch-dog timer control (WDTCTL) 172 Watchdog Timer reload high byte (WDTH) 95 Watchdog Timer reload low byte (WDTL) 95 Watchdog Timer reload upper byte (WDTU) 95 register file 13 register pair 177 register pointer 177 reset and stop mode characteristics 21 and stop mode recovery 21 carry flag 179 sources 23 **RET 181** return 181 RL 181 **RLC 181** rotate and shift instructions 181 rotate left 181 rotate left through carry 181 rotate right 182 rotate right through carry 182 RP 177 RR 177, 182 rr 177 **RRC 182** 

# S

SBC 179 SCF 179, 180 second opcode map after 1FH 195 set carry flag 179, 180 set register pointer 180 shift right arithmetic 182 shift right logical 182 signal descriptions 9 single-sho conversion (ADC) 123 software trap 181 source operand 177 SP 177 **SRA 182** src 177 **SRL 182 SRP 180** stack pointer 177 **STOP 180** STOP mode 30, 180 Stop Mode Recovery sources 26 using a GPIO port pin transition 27, 28 using Watchdog Timer time-out 27 **SUB 179** subtract 179 subtract - extended addressing 179 subtract with carry 179 subtract with carry - extended addressing 179 **SUBX 179 SWAP 182** swap nibbles 182 symbols, additional 177

# Т

**TCM 179 TCMX 179** test complement under mask 179 test complement under mask - extended addressing 179 test under mask 179 test under mask - extended addressing 179 timer signals 9 timers 69 architecture 70 block diagram 70 CAPTURE mode 78, 79, 89 CAPTURE/COMPARE mode 82, 89 COMPARE mode 80, 89 CONTINUOUS mode 71, 88 COUNTER mode 72, 73 **COUNTER modes 89** GATED mode 81, 89



