



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-VDFN Exposed Pad                                        |
| Supplier Device Package    | 8-QFN (5x6)                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0113qb005eg |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



An IXYS Company 6

## **On-Chip Debugger**

F0823 Series products feature an integrated On-Chip Debugger. The OCD provides a richset of debugging capabilities, such as reading and writing registers, programming Flash memory, setting breakpoints and executing code. A single-pin interface provides communication to the OCD.

ilog° Embedded in Life An∎IXYS Company 18

| Address (Hex)     | Register Description     | Mnemonic | Reset (Hex) | Page<br>No. |
|-------------------|--------------------------|----------|-------------|-------------|
| LED Controller (  | cont'd)                  |          |             |             |
| F84               | LED Drive Level Low Byte | LEDLVLL  | 00          | <u>53</u>   |
| F85               | Reserved                 | —        | XX          |             |
| Oscillator Contro | ol                       |          |             |             |
| F86               | Oscillator Control       | OSCCTL   | A0          | <u>172</u>  |
| F87–F8F           | Reserved                 | _        | XX          |             |
| Comparator 0      |                          |          |             |             |
| F90               | Comparator 0 Control     | CMP0     | 14          | <u>133</u>  |
| F91–FBF           | Reserved                 | —        | XX          |             |
| Interrupt Contro  | ller                     |          |             |             |
| FC0               | Interrupt Request 0      | IRQ0     | 00          | <u>59</u>   |
| FC1               | IRQ0 Enable High Bit     | IRQ0ENH  | 00          | <u>62</u>   |
| FC2               | IRQ0 Enable Low Bit      | IRQ0ENL  | 00          | <u>62</u>   |
| FC3               | Interrupt Request 1      | IRQ1     | 00          | <u>60</u>   |
| FC4               | IRQ1 Enable High Bit     | IRQ1ENH  | 00          | <u>64</u>   |
| FC5               | IRQ1 Enable Low Bit      | IRQ1ENL  | 00          | <u>64</u>   |
| FC6               | Interrupt Request 2      | IRQ2     | 00          | <u>61</u>   |
| FC7               | IRQ2 Enable High Bit     | IRQ2ENH  | 00          | <u>65</u>   |
| FC8               | IRQ2 Enable Low Bit      | IRQ2ENL  | 00          | <u>66</u>   |
| FC9–FCC           | Reserved                 | _        | XX          |             |
| FCD               | Interrupt Edge Select    | IRQES    | 00          | <u>67</u>   |
| FCE               | Shared Interrupt Select  | IRQSS    | 00          | <u>67</u>   |
| FCF               | Interrupt Control        | IRQCTL   | 00          | <u>68</u>   |
| GPIO Port A       |                          |          |             |             |
| FD0               | Port A Address           | PAADDR   | 00          | <u>40</u>   |
| FD1               | Port A Control           | PACTL    | 00          | <u>42</u>   |
| FD2               | Port A Input Data        | PAIN     | XX          | <u>43</u>   |
| FD3               | Port A Output Data       | PAOUT    | 00          | <u>43</u>   |
| GPIO Port B       |                          |          |             |             |
| FD4               | Port B Address           | PBADDR   | 00          | <u>40</u>   |
| FD5               | Port B Control           | PBCTL    | 00          | <u>42</u>   |

#### Table 8. Register File Address Map (Continued)

Note: XX=Undefined.

#### ILOG<sup>°</sup> hbedded in Life IXYS Company 30

# Low-Power Modes

Z8 Encore! XP F0823 Series products contain power-saving features. The highest level of power reduction is provided by the STOP Mode, in which nearly all device functions are powered down. The next lower level of power reduction is provided by the HALT Mode, in which the CPU is powered down.

Further power savings can be implemented by disabling individual peripheral blocks while in ACTIVE mode (defined as being in neither STOP nor HALT Mode).

## **STOP Mode**

Executing the eZ8 CPU's Stop instruction places the device into STOP Mode, powering down all peripherals except the Voltage Brown-Out detector, and the Watchdog Timer. These two blocks may also be disabled for additional power savings. In STOP Mode, the operating characteristics are:

- Primary crystal oscillator and internal precision oscillator are stopped; X<sub>IN</sub> and X<sub>OUT</sub> (if previously enabled) are disabled, and PA0/PA1 revert to the states programmed by the GPIO registers
- System clock is stopped
- eZ8 CPU is stopped
- Program counter (PC) stops incrementing
- Watchdog Timer's internal RC oscillator continues to operate if enabled by the Oscillator Control Register
- If enabled, the Watchdog Timer logic continues to operate
- If enabled for operation in STOP Mode by the associated Flash Option Bit, the Voltage Brown-Out protection circuit continues to operate
- All other on-chip peripherals are idle

To minimize current in STOP Mode, all GPIO pins that are configured as digital inputs must be driven to one of the supply rails ( $V_{CC}$  or GND). Additionally, any GPIOs configured as outputs must also be driven to one of the supply rails. The device can be brought out of STOP Mode using Stop Mode Recovery. For more information about Stop Mode Recovery, see the <u>Reset and Stop Mode Recovery</u> chapter on page 21.

#### ILOG<sup>°</sup> hbedded in Life IXYS Company 54

# Interrupt Controller

The interrupt controller on the Z8 Encore! XP F0823 Series products prioritizes the interrupt requests from the on-chip peripherals and the GPIO port pins. The features of interrupt controller include:

- 20 unique interrupt vectors
  - 12 GPIO port pin interrupt sources (two are shared)
  - 8 on-chip peripheral interrupt sources (two are shared)
- Flexible GPIO interrupts
  - Eight selectable rising and falling edge GPIO interrupts
  - Four dual-edge interrupts
- Three levels of individually programmable interrupt priority
- Watchdog Timer can be configured to generate an interrupt

Interrupt requests (IRQs) allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an interrupt service routine (ISR). Usually this interrupt service routine is involved with the exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted.

The eZ8 CPU supports both vectored and polled interrupt handling. For polled interrupts, the interrupt controller has no effect on operation. For more information about interrupt servicing by the eZ8 CPU, refer to the <u>eZ8 CPU Core User Manual (UM0128)</u> available for download at <u>www.zilog.com</u>.

## **Interrupt Vector Listing**

Table 35 lists all of the interrupts available in order of priority. The interrupt vector is stored with the most-significant byte (MSB) at the even Program Memory address and the least-significant byte (LSB) at the following odd Program Memory address.

**Note:** Some port interrupts are not available on the 8- and 20-pin packages. The ADC interrupt is unavailable on devices not containing an ADC.



- Execution of an Return from Interrupt (IRET) instruction
- Writing a 1 to the IRQE bit in the Interrupt Control Register

Interrupts are globally disabled by any of the following actions:

- Execution of a Disable Interrupt (DI) instruction
- eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller
- Writing a 0 to the IRQE bit in the Interrupt Control Register
- Reset
- Execution of a Trap instruction
- Illegal Instruction Trap
- Primary Oscillator Fail Trap
- Watchdog Timer Oscillator Fail Trap

### **Interrupt Vectors and Priority**

The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority, and Level 1 is the lowest priority. If all interrupts are enabled with identical interrupt priority (for example, all as Level 2 interrupts), the interrupt priority is assigned from highest to lowest as specified in <u>Table 35</u> on page 55. Level 3 interrupts are always assigned higher priority than Level 2 interrupts which, in turn, always are assigned higher priority than Level 1 interrupts. Within each interrupt priority level (Level 1, Level 2 or Level 3), priority is assigned as specified in Table 35. Reset, Watchdog Timer interrupt (if enabled), Primary Oscillator Fail Trap, Watchdog Timer Oscillator Fail Trap, and Illegal Instruction Trap always have highest (Level 3) priority.

### **Interrupt Assertion**

Interrupt sources assert their interrupt requests for only a single system clock period (single pulse). When the interrupt request is acknowledged by the eZ8 CPU, the corresponding bit in the Interrupt Request register is cleared until the next interrupt occurs. Writing a 0 to the corresponding bit in the Interrupt Request register likewise clears the interrupt request.

**Caution:** Zilog recommends not using a coding style that clears bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 1, which follows.



60

| Bit          | Description (Continued)                                                                                                                                                                                                     |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]<br>U0RXI | <ul> <li>UART 0 Receiver Interrupt Request</li> <li>0 = No interrupt request is pending for the UART 0 receiver.</li> <li>1 = An interrupt request from the UART 0 receiver is awaiting service.</li> </ul>                 |
| [3]<br>UOTXI | <ul> <li><b>UART 0 Transmitter Interrupt Request</b></li> <li>0 = No interrupt request is pending for the UART 0 transmitter.</li> <li>1 = An interrupt request from the UART 0 transmitter is awaiting service.</li> </ul> |
| [2:1]        | <b>Reserved</b><br>These bits are reserved and must be programmed to 00.                                                                                                                                                    |
| [0]<br>ADCI  | <ul> <li>ADC Interrupt Request</li> <li>0 = No interrupt request is pending for the ADC.</li> <li>1 = An interrupt request from the ADC is awaiting service.</li> </ul>                                                     |

### **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) register (Table 37) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the Interrupt Request 1 Register to determine if any interrupt requests are pending.

| Bit     | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|-------|-------|------|------|------|------|------|------|
| Field   | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET   | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W     | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Address | FC3H  |       |      |      |      |      |      |      |

Table 37. Interrupt Request 1 Register (IRQ1)

| Bit           | Description                                                                                                                                                                                          |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>PA7V   | Port A7 Interrupt Request<br>0 = No interrupt request is pending for GPIO Port A.<br>1 = An interrupt request from GPIO Port A.                                                                      |
| [6]<br>PA6C   | Port A6 or Comparator Interrupt Request<br>0 = No interrupt request is pending for GPIO Port A or Comparator.<br>1 = An interrupt request from GPIO Port A or Comparator.                            |
| [5:0]<br>PAxI | <ul> <li>Port A Pin x Interrupt Request</li> <li>0 = No interrupt request is pending for GPIO Port A pin x.</li> <li>1 = An interrupt request from GPIO Port A pin x is awaiting service.</li> </ul> |
| Note:         | x indicates the specific GPIO Port pin number (0–5).                                                                                                                                                 |

nbedded in Life

73

enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following steps to configure a timer for COUNTER Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the Timer Input signal for the count. This selection also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in COUNTER Mode. After the first timer reload in COUNTER Mode, counting always begins at the reset value of 0001H. In COUNTER Mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control Register to enable the timer.

In COUNTER Mode, the number of timer input transitions since the timer start is computed via the following equation:

COUNTER Mode Timer Input Transitions = Current Count Value – Start Value

#### **COMPARATOR COUNTER Mode**

In COMPARATOR COUNTER Mode, the timer counts input transitions from the analog comparator output. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. In COMPAR-ATOR COUNTER Mode, the prescaler is disabled.

# Embedded in Life

#### **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT Mode, the timer outputs a PWM output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control Register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the reload value and is reset to 0001H.

If the TPOL bit in the Timer Control Register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the reload value and is reset to 0001H.

Observe the following steps to configure a timer for PWM Single Output mode and initiating the PWM operation:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for PWM Mode
  - Set the prescale value
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H); this write only affects the first pass in PWM Mode. After the first timer reset in PWM Mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the Timer Reload High and Low Byte registers to set the reload value (PWM period). The reload value must be greater than the PWM value.
- 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 6. Configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control Register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification



 $PWM Period (s) = \frac{Reload Value \times Prescale}{System Clock Frequency (Hz)}$ 

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, use the ONE-SHOT Mode equation to determine the first PWM time-out period. If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by the following equation:

PWM Output High Time Ratio (%) =  $\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$ 

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by the following equation:

PWM Output High Time Ratio (%) =  $\frac{PWM Value}{Reload Value} \times 100$ 

#### **PWM Dual Output Mode**

In PWM DUAL OUTPUT Mode, the timer outputs a PWM output signal pair (basic PWM signal and its complement) through two GPIO port pins. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control Register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the reload value and is reset to 0001H.

If the TPOL bit in the Timer Control Register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the reload value and is reset to 0001H.

The timer also generates a second PWM output signal Timer Output Complement. The Timer Output Complement is the complement of the Timer Output PWM signal. A programmable deadband delay can be configured to time delay (0 to 128 system clock cycles) PWM output transitions on these two pins from a low to a high (inactive to active). This ensures a time gap between the deassertion of one PWM output to the assertion of its complement.



PWM Output High Time Ratio (%) =  $\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$ 

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) =  $\frac{PWM Value}{Reload Value} \times 100$ 

#### **CAPTURE Mode**

In CAPTURE Mode, the current timer count value is recorded when the appropriate external Timer Input transition occurs. The capture count value is written to the Timer PWM High and Low Byte registers. The timer input is the system clock. The TPOL bit in the Timer Control Register determines if the capture occurs on a rising edge or a falling edge of the Timer Input signal. When the capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in TxCTL1 Register is set to indicate the timer interrupt is because of an input capture event.

The timer continues counting up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt and continues counting. The INPCAP bit in TxCTL1 Register clears indicating the timer interrupt is not because of an input capture event.

Observe the following steps to configure a timer for CAPTURE Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for CAPTURE Mode
  - Set the prescale value
  - Set the capture edge (rising or falling) for the Timer Input
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. Clear the Timer PWM High and Low Byte registers to 0000H. Clearing these registers allows the software to determine if interrupts were generated by either a capture or a reload event. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a reload.
- 5. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both

nbedded in Life

102



## **Receiving Data Using the Interrupt-Driven Method**

The UART Receiver interrupt indicates the availability of new data (as well as error conditions). Observe the following steps to configure the UART receiver for interrupt-driven operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the acceptable baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the acceptable priority.
- 5. Clear the UART Receiver interrupt in the applicable Interrupt Request register.
- 6. Write to the UART Control 1 Register to enable Multiprocessor (9-bit) mode functions, if appropriate.
  - Set the Multiprocessor Mode Select (MPEN) to Enable MULTIPROCESSOR Mode
  - Set the Multiprocessor Mode Bits, MPMD[1:0], to select the acceptable address matching scheme
  - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore! XP devices without a DMA block)
- 7. Write the device address to the Address Compare Register (automatic MULTIPRO-CESSOR modes only).
- 8. Write to the UART Control 0 Register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if multiprocessor mode is not enabled, and select either even or odd parity
- 9. Execute an EI instruction to enable interrupts.

The UART is now configured for interrupt-driven data reception. When the UART Receiver interrupt is detected, the associated interrupt service routine (ISR) performs the following:

#### ilog° Embedded in Life An TIXYS Company

111

| Bit         | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2]<br>TDRE | <ul> <li>Transmitter Data Register Empty</li> <li>This bit indicates that the UART Transmit Data Register is empty and ready for additional data.</li> <li>Writing to the UART Transmit Data Register resets this bit.</li> <li>0 = Do not write to the UART Transmit Data Register.</li> <li>1 = The UART Transmit Data Register is ready to receive an additional byte to be transmitted.</li> </ul> |
| [1]<br>TXE  | <b>Transmitter Empty</b><br>This bit indicates that the transmit shift register is empty and character transmission is finished.<br>0 = Data is currently transmitting.<br>1 = Transmission is complete.                                                                                                                                                                                               |
| [0]<br>CTS  | <b>CTS</b> Signal When this bit is read, it returns the level of the $\overline{\text{CTS}}$ signal. This signal is active Low.                                                                                                                                                                                                                                                                        |

## **UART Status 1 Register**

This register contains multiprocessor control and status bits.

| Bit     | 7        | 6 | 5 | 4 | 3   | 2      | 1    | 0 |
|---------|----------|---|---|---|-----|--------|------|---|
| Field   | Reserved |   |   |   |     | NEWFRM | MPRX |   |
| RESET   | 0        | 0 | 0 | 0 | 0   | 0      | 0    | 0 |
| R/W     | R        | R | R | R | R/W | R/W    | R    | R |
| Address | F44H     |   |   |   |     |        |      |   |

| Bit           | Description                                                                                                                                                                                                                                                                                       |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:2]         | <b>Reserved</b><br>These bits are reserved; R/W bits must be programmed to 000000 during writes and 000000 when read.                                                                                                                                                                             |
| [1]<br>NEWFRM | <ul> <li>New Frame</li> <li>A status bit denoting the start of a new frame. Reading the UART Receive Data Register resets this bit to 0.</li> <li>0 = The current byte is not the first data byte of a new frame.</li> <li>1 = The current byte is the first data byte of a new frame.</li> </ul> |
| [0]<br>MPRX   | Multiprocessor Receive<br>Returns the value of the most recent multiprocessor bit received. Reading from the UART<br>Receive Data Register resets this bit to 0.                                                                                                                                  |

nbedded in Life

124

- CEN resets to 0 to indicate the conversion is complete
- 6. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically powered-down.

### **Continuous Conversion**

When configured for continuous conversion, the ADC continuously performs an analogto-digital conversion on the selected analog input. Each new data value over-writes the previous value stored in the ADC Data registers. An interrupt is generated after each conversion.

**Caution:** In CONTINUOUS Mode, ADC updates are limited by the input signal bandwidth of the ADC and the latency of the ADC and its digital filter. Step changes at the input are not detected at the next output from the ADC. The response of the ADC (in all modes) is limited by the input signal bandwidth and the latency.

Observe the following steps for setting up the ADC and initiating continuous conversion:

- 1. Enable the acceptable analog input by configuring the general-purpose I/O pins for alternate function. This action disables the digital input and output driver.
- 2. Write the ADC Control/Status Register 1 to configure the ADC:
  - Write the REFSELH bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELH bit is contained in the ADC Control/Status Register 1.
- 3. Write to the ADC Control Register 0 to configure the ADC for continuous conversion. The bit fields in the ADC Control Register can be written simultaneously:
  - Write to the ANAIN[3:0] field to select from the available analog input sources (different input pins available depending on the device).
  - Set CONT to 1 to select continuous conversion.
  - If the internal VREF must be output to a pin, set the REFEXT bit to 1. The internal voltage reference must be enabled in this case.
  - Write the REFSELL bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELL bit is contained in ADC Control Register 0.
  - Set CEN to 1 to start the conversions.

#### ilog<sup>\*</sup> Embedded in Life An∎IXYS Company 129

## **ADC Control/Status Register 1**

The second ADC Control Register contains the voltage reference level selection bit.

### Table 75. ADC Control/Status Register 1 (ADCCTL1)

| Bit            | 7                                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5   | 4   | 3   | 2   | 1   | 0   |
|----------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|
| Field          | REFSELH                                                                            | EFSELH Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |     |     |     |     |     |
| RESET          | 1                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W            | R/W                                                                                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W | R/W | R/W | R/W | R/W | R/W |
| Address        |                                                                                    | F71H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |     |     |     |     |     |
| Bit            | Descript                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     |     |     |     |     |
| [7]<br>REFSELH | Voltage<br>In conjun<br>the level<br>REFSEL<br>00 = Inte<br>01 = Inte<br>10 = Inte | <ul> <li>Voltage Reference Level Select High Bit</li> <li>In conjunction with the Low bit (REFSELL) in ADC Control Register 0, this bit determines the level of the internal voltage reference; the following details the effects of {REFSELH, REFSELL}; this reference is independent of the Comparator reference.</li> <li>00 = Internal Reference Disabled, reference comes from external pin.</li> <li>01 = Internal Reference set to 1.0V.</li> <li>10 = Internal Reference set to 2.0V (default).</li> </ul> |     |     |     |     |     |     |
| [6:0]          | <b>Reserve</b><br>These bit                                                        | Reserved<br>These bits are reserved and must be programmed to 0000000.                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |     |     |     |     |     |

ilog Ibedded in Life

156

# **On-Chip Debugger**

Z8 Encore! XP F0823 Series devices contain an integrated On-Chip Debugger (OCD) which provides advanced debugging features that include:

- Single pin interface
- Reading and writing of the register file
- Reading and writing of program and data memory
- Setting of breakpoints and watchpoints
- Executing eZ8 CPU instructions
- Debug pin sharing with general-purpose input-output function to maximize the pins available

## Architecture

The on-chip debugger consists of four primary functional blocks: transmitter, receiver, auto-baud detector/generator, and debug controller. Figure 22 displays the architecture of the OCD.



Figure 22. On-Chip Debugger Block Diagram

# bits), framed between High bits. The auto-baud detector measures this period and sets the OCD baud rate generator accordingly.

The auto-baud detector/generator is clocked by the system clock. The minimum baud rate is the system clock frequency divided by 512. For optimal operation with asynchronous datastreams, the maximum recommended baud rate is the system clock frequency divided by eight. The maximum possible baud rate for asynchronous datastreams is the system clock frequency divided by four, but this theoretical maximum is possible only for low noise designs with clean signals. Table 100 lists minimum and recommended maximum baud rates for sample crystal frequencies.

| System Clock<br>Frequency (MHz) | Recommended<br>Maximum Baud Rate<br>(kbps) | Recommended<br>Standard PC Baud<br>Rate (bps) | Minimum Baud Rate<br>(kbps) |
|---------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------|
| 5.5296                          | 1382.4                                     | 691,200                                       | 1.08                        |
| 0.032768 (32kHz)                | 4.096                                      | 2400                                          | 0.064                       |

| Table 100. OCD | <b>Baud-Rate</b> | Limits |
|----------------|------------------|--------|
|----------------|------------------|--------|

If the OCD receives a Serial Break (nine or more continuous bits Low) the auto-baud detector/generator resets. Reconfigure the auto-baud detector/generator by sending 80H.

### **OCD Serial Errors**

The OCD detects any of the following error conditions on the DBG pin:

- Serial Break (a minimum of nine continuous bits Low)
- Framing Error (received Stop bit is Low)
- Transmit Collision (OCD and host simultaneous transmission detected by the OCD)

When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the auto-baud detector/generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break break back to the host only extends the length of the Serial Break if the host releases the Serial Break early.

The host transmits a Serial Break on the DBG pin when first connecting to the F0823 Series devices or when recovering from an error. A Serial Break from the host resets the autobaud generator/detector but does not reset the OCD Control Register. A Serial Break leaves the device in DEBUG Mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the opendrain nature of the DBG pin, the host sends a Serial Break to the OCD even if the OCD is transmitting a character. 160

nbedded in Life

Embedded in Life An IXYS Company

| Assombly         |                                                                                           | Address<br>Mode |     | Oncode(s) | Flags |   |   |   |   |   | Fotob  | Instr  |
|------------------|-------------------------------------------------------------------------------------------|-----------------|-----|-----------|-------|---|---|---|---|---|--------|--------|
| Mnemonic         | Symbolic Operation                                                                        | dst             | src | (Hex)     | С     | Ζ | S | V | D | Н | Cycles | Cycles |
| ADD dst, src     | $dst \gets dst + src$                                                                     | r               | r   | 02        | *     | * | * | * | 0 | * | 2      | 3      |
|                  |                                                                                           | r               | lr  | 03        | -     |   |   |   |   |   | 2      | 4      |
|                  |                                                                                           | R               | R   | 04        | -     |   |   |   |   |   | 3      | 3      |
|                  |                                                                                           | R               | IR  | 05        | -     |   |   |   |   |   | 3      | 4      |
|                  |                                                                                           | R               | IM  | 06        | -     |   |   |   |   |   | 3      | 3      |
|                  |                                                                                           | IR              | IM  | 07        | -     |   |   |   |   |   | 3      | 4      |
| ADDX dst, src    | $dst \gets dst + src$                                                                     | ER              | ER  | 08        | *     | * | * | * | 0 | * | 4      | 3      |
|                  |                                                                                           | ER              | IM  | 09        | -     |   |   |   |   |   | 4      | 3      |
| AND dst, src     | $dst \gets dst \; AND \; src$                                                             | r               | r   | 52        | -     | * | * | 0 | _ | _ | 2      | 3      |
|                  |                                                                                           | r               | lr  | 53        | -     |   |   |   |   |   | 2      | 4      |
|                  |                                                                                           | R               | R   | 54        | -     |   |   |   |   |   | 3      | 3      |
|                  |                                                                                           | R               | IR  | 55        | -     |   |   |   |   |   | 3      | 4      |
|                  |                                                                                           | R               | IM  | 56        | -     |   |   |   |   |   | 3      | 3      |
|                  |                                                                                           | IR              | IM  | 57        | -     |   |   |   |   |   | 3      | 4      |
| ANDX dst, src    | $dst \gets dst \; AND \; src$                                                             | ER              | ER  | 58        | -     | * | * | 0 | _ | - | 4      | 3      |
|                  |                                                                                           | ER              | IM  | 59        | -     |   |   |   |   |   | 4      | 3      |
| ATM              | Block all interrupt and<br>DMA requests during<br>execution of the next<br>3 instructions |                 |     | 2F        | -     | _ | _ | _ | _ | _ | 1      | 2      |
| BCLR bit, dst    | dst[bit] ← 0                                                                              | r               |     | E2        | _     | _ | _ | _ | _ | _ | 2      | 2      |
| BIT p, bit, dst  | dst[bit] ← p                                                                              | r               |     | E2        | -     | _ | _ | 0 | _ | _ | 2      | 2      |
| BRK              | Debugger Break                                                                            |                 |     | 00        | _     | _ | _ | _ | _ | _ | 1      | 1      |
| BSET bit, dst    | dst[bit] ← 1                                                                              | r               |     | E2        | -     | - | _ | 0 | _ | _ | 2      | 2      |
| BSWAP dst        | dst[7:0] ← dst[0:7]                                                                       | R               |     | D5        | Х     | * | * | 0 | _ | _ | 2      | 2      |
| BTJ p, bit, src, | if src[bit] = p                                                                           |                 | r   | F6        | -     | _ | _ | _ | _ | _ | 3      | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |                 | lr  | F7        | -     |   |   |   |   |   | 3      | 4      |

#### Table 118. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 =Set to 1.

Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

> ilog Embedded in Life An IXYS Company 215

| Part Number                                                                    | Flash     | RAM    | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |  |  |  |
|--------------------------------------------------------------------------------|-----------|--------|-----------|------------|------------------------|---------------------|----------------|---------------------|--|--|--|
| Z8 Encore! XP F0823 Series with 2 KB Flash, 10-Bit Analog-to-Digital Converter |           |        |           |            |                        |                     |                |                     |  |  |  |
| Standard Temperatu                                                             | re: 0°C t | o 70°C |           |            |                        |                     |                |                     |  |  |  |
| Z8F0223PB005SG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |
| Z8F0223QB005SG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |
| Z8F0223SB005SG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |
| Z8F0223SH005SG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |
| Z8F0223HH005SG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |
| Z8F0223PH005SG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |
| Z8F0223SJ005SG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |
| Z8F0223HJ005SG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |
| Z8F0223PJ005SG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |
| Extended Temperature: -40°C to 105°C                                           |           |        |           |            |                        |                     |                |                     |  |  |  |
| Z8F0223PB005EG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |
| Z8F0223QB005EG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |
| Z8F0223SB005EG                                                                 | 2 KB      | 512 B  | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |
| Z8F0223SH005EG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |
| Z8F0223HH005EG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |
| Z8F0223PH005EG                                                                 | 2 KB      | 512 B  | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |
| Z8F0223SJ005EG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |
| Z8F0223HJ005EG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |
| Z8F0223PJ005EG                                                                 | 2 KB      | 512 B  | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |

#### Table 135. Z8 Encore! XP F0823 Series Ordering Matrix (Continued)

Z8 Encore! XP<sup>®</sup> F0823 Series Product Specification

> ilog Embedded in Life An IXYS Company 217

| Part Number                                                                    | Flash     | RAM    | I/O Lines | Interrupts | 16-Bit Timers<br>w/PWM | 10-Bit A/D Channels | UART with IrDA | Description         |  |  |  |
|--------------------------------------------------------------------------------|-----------|--------|-----------|------------|------------------------|---------------------|----------------|---------------------|--|--|--|
| Z8 Encore! XP F0823 Series with 1 KB Flash, 10-Bit Analog-to-Digital Converter |           |        |           |            |                        |                     |                |                     |  |  |  |
| Standard Temperatu                                                             | re: 0°C t | o 70°C |           |            |                        |                     |                |                     |  |  |  |
| Z8F0123PB005SG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |
| Z8F0123QB005SG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |
| Z8F0123SB005SG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |
| Z8F0123SH005SG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |
| Z8F0123HH005SG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |
| Z8F0123PH005SG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |
| Z8F0123SJ005SG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |
| Z8F0123HJ005SG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |
| Z8F0123PJ005SG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |
| Extended Temperature: -40°C to 105°C                                           |           |        |           |            |                        |                     |                |                     |  |  |  |
| Z8F0123PB005EG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | PDIP 8-pin package  |  |  |  |
| Z8F0123QB005EG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | QFN 8-pin package   |  |  |  |
| Z8F0123SB005EG                                                                 | 1 KB      | 256 B  | 6         | 12         | 2                      | 4                   | 1              | SOIC 8-pin package  |  |  |  |
| Z8F0123SH005EG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | SOIC 20-pin package |  |  |  |
| Z8F0123HH005EG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | SSOP 20-pin package |  |  |  |
| Z8F0123PH005EG                                                                 | 1 KB      | 256 B  | 16        | 18         | 2                      | 7                   | 1              | PDIP 20-pin package |  |  |  |
| Z8F0123SJ005EG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | SOIC 28-pin package |  |  |  |
| Z8F0123HJ005EG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | SSOP 28-pin package |  |  |  |
| Z8F0123PJ005EG                                                                 | 1 KB      | 256 B  | 22        | 18         | 2                      | 8                   | 1              | PDIP 28-pin package |  |  |  |

#### Table 135. Z8 Encore! XP F0823 Series Ordering Matrix (Continued)

UARTx control 1 (UxCTL1) 113 UARTx receive data (UxRXD) 109 UARTx status 0 (UxSTAT0) 110 UARTx status 1 (UxSTAT1) 111 UARTx transmit data (UxTXD) 109 Watchdog Timer control (WDTCTL) 94, 133 watch-dog timer control (WDTCTL) 172 Watchdog Timer reload high byte (WDTH) 95 Watchdog Timer reload low byte (WDTL) 95 Watchdog Timer reload upper byte (WDTU) 95 register file 13 register pair 177 register pointer 177 reset and stop mode characteristics 21 and stop mode recovery 21 carry flag 179 sources 23 **RET 181** return 181 RL 181 **RLC 181** rotate and shift instructions 181 rotate left 181 rotate left through carry 181 rotate right 182 rotate right through carry 182 RP 177 RR 177, 182 rr 177 **RRC 182** 

## S

SBC 179 SCF 179, 180 second opcode map after 1FH 195 set carry flag 179, 180 set register pointer 180 shift right arithmetic 182 shift right logical 182 signal descriptions 9 single-sho conversion (ADC) 123 software trap 181 source operand 177 SP 177 **SRA 182** src 177 **SRL 182 SRP 180** stack pointer 177 **STOP 180** STOP mode 30, 180 Stop Mode Recovery sources 26 using a GPIO port pin transition 27, 28 using Watchdog Timer time-out 27 **SUB 179** subtract 179 subtract - extended addressing 179 subtract with carry 179 subtract with carry - extended addressing 179 **SUBX 179 SWAP 182** swap nibbles 182 symbols, additional 177

# Т

**TCM 179 TCMX 179** test complement under mask 179 test complement under mask - extended addressing 179 test under mask 179 test under mask - extended addressing 179 timer signals 9 timers 69 architecture 70 block diagram 70 CAPTURE mode 78, 79, 89 CAPTURE/COMPARE mode 82, 89 COMPARE mode 80, 89 CONTINUOUS mode 71, 88 COUNTER mode 72, 73 **COUNTER modes 89** GATED mode 81, 89



