



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 4x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-VDFN Exposed Pad                                        |
| Supplier Device Package    | 8-QFN (5x6)                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0123qb005sg |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Z8 Encore! XP <sup>®</sup> F0823 Serie | s  |
|----------------------------------------|----|
| Product Specificatio                   | n  |
|                                        | )° |

3

## **Block Diagram**

Figure 1 displays a block diagram of the F0823 Series architecture.



Figure 1. Z8 Encore! XP F0823 Series Block Diagram

returns FFH. Writing to these unimplemented Program Memory addresses produces no effect. Table 6 describes the Program Memory maps for the Z8 Encore! XP F0823 Series products.

| Program Memory Address (Hex) | Function                 |
|------------------------------|--------------------------|
| Z8F0823 and Z8F0813 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0423 and Z8F0413 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-0FFF                    | Program Memory           |
| Z8F0223 and Z8F0213 Products |                          |
| 0000–0001                    | Flash Option Bits        |
| 0002–0003                    | Reset Vector             |
| 0004–0005                    | WDT Interrupt Vector     |
| 0006–0007                    | Illegal Instruction Trap |
| 0008–0037                    | Interrupt Vectors*       |
| 0038–003D                    | Oscillator Fail Traps*   |
| 003E-07FF                    | Program Memory           |

 Table 6. Z8 Encore! XP F0823 Series Program Memory Maps

Note: \*See the <u>Trap and Interrupt Vectors in Order of Priority section on page 55</u> for a list of the interrupt vectors and traps.

Embedded in Life An IXYS Company

ilog<sup>®</sup> Embedded in Life

## ilog Embedded in Life An∎IXYS Company 33

## General-Purpose Input/Output

Z8 Encore! XP F0823 Series products support a maximum of 24 port pins (Ports A–C) for general-purpose input/output (GPIO) operations. Each port contains control and data registers. The GPIO control registers determine data direction, open-drain, output drive current, programmable pull-ups, Stop Mode Recovery functionality, and alternate pin functions. Each port pin is individually programmable. In addition, the Port C pins are capable of direct LED drive at programmable drive strengths.

## **GPIO Port Availability By Device**

Table 15 lists the port pins available with each device and package type.

| Devices                                                                                      | Package | 10-Bit ADC | Port A | Port B | Port C | Total I/O |
|----------------------------------------------------------------------------------------------|---------|------------|--------|--------|--------|-----------|
| Z8F0823SB, Z8F0823PB<br>Z8F0423SB, Z8F0423PB<br>Z8F0223SB, Z8F0223PB<br>Z8F0123SB, Z8F0123PB | 8-pin   | Yes        | [5:0]  | No     | No     | 6         |
| Z8F0813SB, Z8F0813PB<br>Z8F0413SB, Z8F0413PB<br>Z8F0213SB, Z8F0213PB<br>Z8F0113SB, Z8F011vPB | 8-pin   | No         | [5:0]  | No     | No     | 6         |
| Z8F0823PH, Z8F0823HH<br>Z8F0423PH, Z8F0423HH<br>Z8F0223PH, Z8F0223HH<br>Z8F0123PH, Z8F0123HH | 20-pin  | Yes        | [7:0]  | [3:0]  | [3:0]  | 16        |
| Z8F0813PH, Z8F0813HH<br>Z8F0413PH, Z8F0413HH<br>Z8F0213PH, Z8F0213HH<br>Z8F0113PH, Z8F0113HH | 20-pin  | No         | [7:0]  | [3:0]  | [3:0]  | 16        |
| Z8F0823PJ, Z8F0823SJ<br>Z8F0423PJ, Z8F0423SJ<br>Z8F0223PJ, Z8F0223SJ<br>Z8F0123PJ, Z8F0123SJ | 28-pin  | Yes        | [7:0]  | [5:0]  | [7:0]  | 22        |
| Z8F0813PJ, Z8F0813SJ<br>Z8F0413PJ, Z8F0413SJ<br>Z8F0213PJ, Z8F0213SJ<br>Z8F0113PJ, Z8F0113SJ | 28-pin  | No         | [7:0]  | [7:0]  | [7:0]  | 24        |

Table 15. Port Availability by Device and Package Type

Embedded in Life

38

| Port                | Pin | Mnemonic                           | Alternate Function Description                 | Alternate Function<br>Set Register AFS1 |  |
|---------------------|-----|------------------------------------|------------------------------------------------|-----------------------------------------|--|
| Port C <sup>4</sup> | PC0 | Reserved                           |                                                | AFS1[0]: 0                              |  |
|                     |     | ANA4/CINP                          | ANA4/CINP ADC or Comparator Input              |                                         |  |
|                     | PC1 | Reserved                           | AFS1[1]: 0                                     |                                         |  |
|                     |     | ANA5/CINN                          | ADC or Comparator Input                        | AFS1[1]: 1                              |  |
|                     | PC2 | Reserved                           |                                                | AFS1[2]: 0                              |  |
|                     |     | ANA6/V <sub>REF</sub> <sup>6</sup> | ADC Analog Input or ADC Voltage Refer-<br>ence | AFS1[2]: 1                              |  |
|                     | PC3 | COUT                               | Comparator Output                              | AFS1[3]: 0                              |  |
|                     |     | Reserved                           |                                                | AFS1[3]: 1                              |  |
|                     | PC4 | Reserved                           |                                                | AFS1[4]: 0                              |  |
|                     |     |                                    |                                                | AFS1[4]: 1                              |  |
|                     | PC5 | Reserved                           |                                                | AFS1[5]: 0                              |  |
|                     |     |                                    |                                                | AFS1[5]: 1                              |  |
|                     | PC6 | Reserved                           |                                                | AFS1[6]: 0                              |  |
|                     |     |                                    |                                                | AFS1[6]: 1                              |  |
|                     | PC7 | Reserved                           |                                                | AFS1[7]: 0                              |  |
|                     |     |                                    |                                                | AFS1[7]: 1                              |  |

#### Table 17. Port Alternate Function Mapping (Non 8-Pin Parts) (Continued)

Notes:

- Because there is only a single alternate function for each Port A pin, the Alternate Function Set registers are not implemented for Port A. Enabling alternate function selections as described in the <u>Port A–C Alternate Function</u> Subregisters section on page 43 automatically enables the associated alternate function.
- 2. Whether PA0/PA6 take on the timer input or timer output complement function depends on the timer configuration as described in the <u>Timer Pin Signal Operation</u> section on page 83.
- 3. Because there are at most two choices of alternate function for any pin of Port B, the Alternate Function Set register AFS2 is implemented but not used to select the function. Also, alternate function selection as described in the <u>Port A–C Alternate Function Subregisters</u> section on page 43 must also be enabled.
- 4. V<sub>REF</sub> is available on PB5 in 28-pin products only.
- Because there are at most two choices of alternate function for any pin of Port C, the Alternate Function Set register AFS2 is implemented but not used to select the function. Also, Alternate Function selection as described in the <u>Port A–C Alternate Function Subregisters</u> section on page 43 must also be enabled.
- 6. V<sub>REF</sub> is available on PC2 in 20-pin parts only.

## **Direct LED Drive**

The Port C pins provide a current sinked output capable of driving an LED without requiring an external resistor. The output sinks current at programmable levels of 3mA, 7mA, 13mA, and 20mA. This mode is enabled through the LED control registers. The LED Drive Enable (LEDEN) register turns on the drivers. The LED Drive Level (LEDLVLH and LEDLVLL) registers select the sink current.

nbedded in Life

46

## Port A–C Stop Mode Recovery Source Enable Subregisters

The Port A–C Stop Mode Recovery Source Enable Subregister (Table 26) is accessed through the Port A–C Control Register by writing 05H to the Port A–C Address Register. Setting the bits in the Port A–C Stop Mode Recovery Source Enable subregisters to 1 configures the specified Port pins as a Stop Mode Recovery source. During STOP Mode, any logic transition on a Port pin enabled as a Stop Mode Recovery source initiates Stop Mode Recovery.

Table 26. Port A–C Stop Mode Recovery Source Enable Subregisters (PSMREx)

| Bit     | 7         | 6            | 5           | 4             | 3            | 2            | 1            | 0        |
|---------|-----------|--------------|-------------|---------------|--------------|--------------|--------------|----------|
| Field   | PSMRE7    | PSMRE6       | PSMRE5      | PSMRE4        | PSMRE3       | PSMRE2       | PSMRE1       | PSMRE0   |
| RESET   | 0         | 0            | 0           | 0             | 0            | 0            | 0            | 0        |
| R/W     | R/W       | R/W          | R/W         | R/W           | R/W          | R/W          | R/W          | R/W      |
| Address | If 05H ir | n Port A–C A | Address Reg | jister, acces | sible throug | h the Port A | -C Control I | Register |

#### Bit Description

| [7:0] | Port Stop Mode Recovery Source Enabled. |
|-------|-----------------------------------------|
|-------|-----------------------------------------|

PSMREx 0 = The Port pin is not configured as a Stop Mode Recovery source. Transitions on this pin during STOP Mode do not initiate Stop Mode Recovery.

1 = The Port pin is configured as a Stop Mode Recovery source. Any logic transition on this pin during STOP Mode initiates Stop Mode Recovery.

Note: x indicates the specific GPIO port pin number (7–0).

| Z8 Encore! XP <sup>®</sup> F(<br>Product Sp | 0823 Series |
|---------------------------------------------|-------------|
|                                             | iloa        |

Embedded in Life An IXYS Company 70

## Architecture

Figure 9 displays the architecture of the timers.



Figure 9. Timer Block Diagram

## Operation

The timers are 16-bit up-counters. Minimum time-out delay is set by loading the value 0001H into the Timer Reload High and Low Byte registers and setting the prescale value to 1. Maximum time-out delay is set by loading the value 0000H into the Timer Reload High and Low Byte registers and setting the prescale value to 128. If the Timer reaches FFFFH, the timer rolls over to 0000H and continues counting.

## **Timer Operating Modes**

The timers can be configured to operate in the following modes:

## **ONE-SHOT Mode**

In ONE-SHOT Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt and the count value in the Timer High and Low Byte registers is reset to 0001H. The timer is automatically disabled and stops counting.

nbedded in Life

73

enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following steps to configure a timer for COUNTER Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the Timer Input signal for the count. This selection also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in COUNTER Mode. After the first timer reload in COUNTER Mode, counting always begins at the reset value of 0001H. In COUNTER Mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control Register to enable the timer.

In COUNTER Mode, the number of timer input transitions since the timer start is computed via the following equation:

COUNTER Mode Timer Input Transitions = Current Count Value – Start Value

## **COMPARATOR COUNTER Mode**

In COMPARATOR COUNTER Mode, the timer counts input transitions from the analog comparator output. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. In COMPAR-ATOR COUNTER Mode, the prescaler is disabled.

#### ilog° Embedded in Life An∎IXYS Company 106



## **Transmitter Interrupts**

The transmitter generates a single interrupt when the Transmit Data Register Empty bit (TDRE) is set to 1. This indicates that the transmitter is ready to accept new data for transmission. The TDRE interrupt occurs after the Transmit shift register has shifted the first bit of data out. The Transmit Data Register can now be written with the next character to send. This action provides 7 bit periods of latency to load the Transmit Data Register before the Transmit shift register completes shifting the current character. Writing to the UART Transmit Data Register clears the TDRE bit to 0.

## **Receiver Interrupts**

The receiver generates an interrupt when any of the following occurs:

• A data byte is received and is available in the UART Receive Data Register. This interrupt can be disabled independently of the other receiver interrupt sources. The received data interrupt occurs after the receive character has been received and placed in the Receive Data Register. To avoid an overrun error, software must respond to this received data available condition before the next character is completely received.

**Note:** In MULTIPROCESSOR Mode (MPEN = 1), the receive data interrupts are dependent on the multiprocessor configuration and the most recent address byte.

- A break is received
- An overrun is detected
- A data framing error is detected

## **UART Overrun Errors**

When an overrun error condition occurs the UART prevents overwriting of the valid data currently in the Receive Data Register. The Break Detect and Overrun status bits are not displayed until after the valid data has been read.

After the valid data has been read, the UART Status 0 Register is updated to indicate the overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that the Receive Data Register contains a data byte. However, because the overrun error

Embedded in Life

n IXYS Company

107

occurred, this byte cannot contain valid data and must be ignored. The BRKD bit indicates if the overrun was caused by a break condition on the line. After reading the status byte indicating an overrun error, the Receive Data Register must be read again to clear the error bits is the UART Status 0 Register. Updates to the Receive Data Register occur only when the next data word is received.

## **UART Data and Error Handling Procedure**

Figure 15 displays the recommended procedure for use in UART receiver interrupt service routines.



Figure 15. UART Receiver Interrupt Service Routine Flow



## **Baud Rate Generator Interrupts**

If the Baud Rate Generator (BRG) interrupt enable is set, the UART Receiver interrupt asserts when the UART Baud Rate Generator reloads. This condition allows the Baud Rate Generator to function as an additional counter if the UART functionality is not employed.

## **UART Baud Rate Generator**

The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

When the UART is disabled, the Baud Rate Generator functions as a basic 16-bit timer with interrupt on time-out. Observe the following steps to configure the Baud Rate Generator as a timer with interrupt on time-out:

- 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0.
- 2. Load the acceptable 16-bit count value into the UART Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the UART Control 1 Register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval (s) = System Clock Period (s) × BRG[15:0]

## **UART Control Register Definitions**

The UART control registers support the UART and the associated infrared encoder/decoders. For more information about the infrared operation, see the <u>Infrared Encoder/Decoder</u> chapter on page 117.

nbedded in Life IXYS Company 120

The window remains open until the count again reaches 8 (that is, 24 baud clock periods since the previous pulse was detected), giving the endec a sampling window of minus four baud rate clocks to plus eight baud rate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window this process is repeated. If the incoming data is a logical 1 (no pulse), the endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the endec clock counter is reset, resynchronizing the endec to the incoming signal, allowing the endec to tolerate jitter and baud rate errors in the incoming datastream. Resynchronizing the endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a Start bit is received.

## Infrared Encoder/Decoder Control Register Definitions

All infrared endec configuration and status information is set by the UART control registers as defined in the <u>Universal Asynchronous Receiver/Transmitter</u> chapter on page 97.

**Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UART Control 1 Register to 1 to enable the endec before enabling the GPIO port alternate function for the corresponding pin.

#### ilog<sup>\*</sup> Embedded in Life An IXYS Company 133

## **Comparator Control Register Definition**

The Comparator Control Register (CMPCTL) configures the comparator inputs and sets the value of the internal voltage reference.

| Bit             | 7                                                                                                                                                                                                                                                                                             | 6      | 5                    | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-----|-----|-----|-----|-----|--|--|--|
| Field           | INPSEL                                                                                                                                                                                                                                                                                        | INNSEL | NSEL REFLVL Reserved |     |     |     |     |     |  |  |  |
| RESET           | 0                                                                                                                                                                                                                                                                                             | 0      | 0                    | 1   | 0   | 1   | 0   | 0   |  |  |  |
| R/W             | R/W                                                                                                                                                                                                                                                                                           | R/W    | R/W                  | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Address         |                                                                                                                                                                                                                                                                                               |        |                      | F9  | 0H  |     |     |     |  |  |  |
| Bit             | Description                                                                                                                                                                                                                                                                                   |        |                      |     |     |     |     |     |  |  |  |
| [7]<br>INPSEL   | Signal Select for Positive Input<br>0 = GPIO pin used as positive comparator input.<br>1 = temperature sensor used as positive comparator input.                                                                                                                                              |        |                      |     |     |     |     |     |  |  |  |
| [6]<br>INNSEL   | Signal Select for Negative Input<br>0 = internal reference disabled, GPIO pin used as negative comparator input.<br>1 = internal reference enabled as negative comparator input.                                                                                                              |        |                      |     |     |     |     |     |  |  |  |
| [5:2]<br>REFLVL | 1 = internal reference enabled as negative comparator input.         Internal Reference Voltage Level $0000 = 0.0V.$ $0001 = 0.2V.$ $0010 = 0.4V.$ $0011 = 0.6V.$ $0100 = 0.8V.$ $0101 = 1.0V$ (Default). $0110 = 1.2V.$ $0111 = 1.4V.$ $1000 = 1.6V.$ $1001 = 1.8V.$ $1010-1111 = Reserved.$ |        |                      |     |     |     |     |     |  |  |  |
| [1:0]           | Note: This reference is independent of the ADC voltage reference.<br>Reserved<br>These bits are reserved; R/W bits must be programmed to 00 during writes and to 00 when<br>read.                                                                                                             |        |                      |     |     |     |     |     |  |  |  |

## Table 78. Comparator Control Register (CMP0)

Embedded in Life An IXYS Company 139

bits can only be set to 1. Thus, sectors can be protected, but not unprotected, via register write operations. Writing a value other than 5EH to the Flash Control Register deselects the Flash Sector Protect Register and reenables access to the Page Select Register.

Observe the following procedure to setup the Flash Sector Protect Register from user code:

- 1. Write 00H to the Flash Control Register to reset the Flash Controller.
- 2. Write 5EH to the Flash Control Register to select the Flash Sector Protect Register.
- 3. Read and/or write the Flash Sector Protect Register which is now at Register File address FF9H.
- 4. Write 00H to the Flash Control Register to return the Flash Controller to its reset state.

The Sector Protect Register is initialized to 0 on reset, putting each sector into an unprotected state. When a bit in the Sector Protect Register is written to 1, the corresponding sector can no longer be written or erased by the CPU. External Flash programming through the OCD or via the Flash Controller Bypass mode are unaffected. After a bit of the Sector Protect Register has been set, it cannot be cleared except by powering down the device.

## **Byte Programming**

The Flash Memory is enabled for byte programming after unlocking the Flash Controller and successfully enabling either Mass Erase or Page Erase. When the Flash Controller is unlocked and Mass Erase is successfully completed, all Program Memory locations are available for byte programming. In contrast, when the Flash Controller is unlocked and Page Erase is successfully enabled, only the locations of the selected page are available for byte programming. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the Page Erase or Mass Erase commands.

Byte Programming is accomplished using the On-Chip Debugger's Write Memory command or eZ8 CPU execution of the LDC or LDCI instructions. For a description of the LDC and LDCI instructions, refer to the <u>eZ8 CPU Core User Manual (UM0128)</u>, available for download at <u>www.zilog.com</u>. While the Flash Controller programs the Flash memory, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control Register, except the Mass Erase or Page Erase commands.

# **Caution:** The byte at each address of the Flash memory cannot be programmed (any bits written to 0) more than twice before an erase cycle occurs. Doing so may result in corrupted data at the target byte.

> ilog Embedded in Life An TIXYS Company 144

#### Table 83. Flash Page Select Register (FPS)

| Bit     | 7       | 6    | 5    | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|---------|------|------|-----|-----|-----|-----|-----|--|--|
| Field   | INFO_EN |      | PAGE |     |     |     |     |     |  |  |
| RESET   | 0       | 0    | 0    | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W     | R/W     | R/W  | R/W  | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |         | FF9H |      |     |     |     |     |     |  |  |

#### Bit Description

## [7] Information Area Enable

INFO\_EN 0 = Information Area us not selected.

1 = Information Area is selected. The Information Area is mapped into the Program Memory address space at addresses FE00H through FFFFH.

### [6:0] Page Select

PAGE This 7-bit field identifies the Flash memory page for Page Erase and page unlocking.

• Program Memory Address[15:9] = PAGE[6:0].

• For Z8F04x3 devices, the upper 4 bits must always be 0.

• For Z8F02x3 devices, the upper 5 bits must always be 0.

• For Z8F01x3 devices, the upper 6 bits must always be 0.

ilog Embedded in Life

IXYS Company

149

## **Trim Bit Data Register**

The Trim Bid Data (TRMDR) register contains the read or write data for access to the trim option bits.

| Bit     | 7   | 6                    | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|----------------------|-----|-----|-----|-----|-----|-----|--|--|
| Field   |     | TRMDR: Trim Bit Data |     |     |     |     |     |     |  |  |
| RESET   | 0   | 0                    | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W     | R/W | R/W                  | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | FF7H                 |     |     |     |     |     |     |  |  |

## Table 88. Trim Bit Data Register (TRMDR)

## Flash Option Bit Address Space

The first two bytes of Flash program memory at addresses 0000H and 0001H are reserved for the user-programmable Flash option bits.

## Table 89. Flash Option Bits at Program Memory Address 0000H

| Bit        | 7                    | 6           | 5            | 4   | 3      | 2   | 1        | 0   |  |  |
|------------|----------------------|-------------|--------------|-----|--------|-----|----------|-----|--|--|
| Field      | WDT_RES              | WDT_AO      | Reserved     |     | VBO_AO | FRP | Reserved | FWP |  |  |
| RESET      | U                    | U           | U            | U   | U      | U   | U        | U   |  |  |
| R/W        | R/W                  | R/W         | R/W          | R/W | R/W    | R/W | R/W      | R/W |  |  |
| Address    | Program Memory 0000H |             |              |     |        |     |          |     |  |  |
| Note: 11 - | Unchanged by         | Reset R/M - | - Road/Mrito |     |        |     |          |     |  |  |

U = Unchanged by Reset. R/W = Read/Write.

| Bit            | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>WDT_RES | <ul> <li>Watchdog Timer Reset</li> <li>0 = Watchdog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request.</li> <li>1 = Watchdog Timer time-out causes a system reset. This setting is the default for unprogrammed (erased) Flash.</li> </ul>                                                                           |
| [6]<br>WDT_AO  | <ul> <li>Watchdog Timer Always ON</li> <li>0 = Watchdog Timer is automatically enabled upon application of system power. Watchdog Timer can not be disabled.</li> <li>1 = Watchdog Timer is enabled upon execution of the WDT instruction. Once enabled, the Watchdog Timer can only be disabled by a Reset or Stop Mode Recovery. This setting is the default for unprogrammed (erased) Flash.</li> </ul> |
| [5:4]          | <b>Reserved</b><br>These bits are reserved and must be programmed to 11 during writes, and to 11 when read.                                                                                                                                                                                                                                                                                                |

PS024315-1011

ilog° Embedded in Life An∎IXYS Company

186

| Assembly      |                          | Address<br>Mode |      | Oncode(s) | Flags |   |   |   |   |   | Fetch  | Instr  |
|---------------|--------------------------|-----------------|------|-----------|-------|---|---|---|---|---|--------|--------|
| Mnemonic      | Symbolic Operation       | dst             | src  | (Hex)     | С     | Ζ | S | ۷ | D | Н | Cycles | Cycles |
| LD dst, rc    | $dst \leftarrow src$     | r               | IM   | 0C-FC     | _     | _ | _ | _ | _ | _ | 2      | 2      |
|               |                          | r               | X(r) | C7        | -     |   |   |   |   |   | 3      | 3      |
|               |                          | X(r)            | r    | D7        | -     |   |   |   |   |   | 3      | 4      |
|               |                          | r               | lr   | E3        | -     |   |   |   |   |   | 2      | 3      |
|               |                          | R               | R    | E4        | -     |   |   |   |   |   | 3      | 2      |
|               |                          | R               | IR   | E5        | -     |   |   |   |   |   | 3      | 4      |
|               |                          | R               | IM   | E6        | -     |   |   |   |   |   | 3      | 2      |
|               |                          | IR              | IM   | E7        | -     |   |   |   |   |   | 3      | 3      |
|               |                          | lr              | r    | F3        | -     |   |   |   |   |   | 2      | 3      |
|               |                          | IR              | R    | F5        | -     |   |   |   |   |   | 3      | 3      |
| LDC dst, src  | $dst \leftarrow src$     | r               | Irr  | C2        | -     | _ | _ | _ | _ | _ | 2      | 5      |
|               |                          | lr              | Irr  | C5        | -     |   |   |   |   |   | 2      | 9      |
|               |                          | Irr             | r    | D2        | -     |   |   |   |   |   | 2      | 5      |
| LDCI dst, src | $dst \leftarrow src$     | lr              | Irr  | C3        | _     | _ | _ | _ | _ | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr             | lr   | D3        | -     |   |   |   |   |   | 2      | 9      |
| LDE dst, src  | $dst \leftarrow src$     | r               | Irr  | 82        | -     | _ | _ | _ | _ | _ | 2      | 5      |
|               |                          | Irr             | r    | 92        | -     |   |   |   |   |   | 2      | 5      |
| LDEI dst, src | $dst \leftarrow src$     | Ir              | Irr  | 83        | _     | _ | _ | _ | - | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr             | lr   | 93        | -     |   |   |   |   |   | 2      | 9      |
| LDWX dst, src | dst ← src                | ER              | ER   | 1FE8      | _     | _ | _ | _ | _ | _ | 5      | 4      |

## Table 118. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

ilog<sup>®</sup> Embedded in Life 191 An∎IXYS Company

|               |                             |           |             | -         | -     |   |   | - |   |   |        |        |
|---------------|-----------------------------|-----------|-------------|-----------|-------|---|---|---|---|---|--------|--------|
| Assembly      |                             | Add<br>Mc | ress<br>ode | Opcode(s) | Flags |   |   |   |   |   | Fetch  | Instr  |
| Mnemonic      | Symbolic Operation          | dst       | src         | (Hex)     | С     | Ζ | S | ۷ | D | Н | Cycles | Cycles |
| XOR dst, src  | $dst \gets dst \ XOR \ src$ | r         | r           | B2        | -     | * | * | 0 | - | _ | 2      | 3      |
|               |                             | r         | lr          | B3        | -     |   |   |   |   |   | 2      | 4      |
|               |                             | R         | R           | B4        | -     |   |   |   |   |   | 3      | 3      |
|               |                             | R         | IR          | B5        | -     |   |   |   |   |   | 3      | 4      |
|               |                             | R         | IM          | B6        | -     |   |   |   |   |   | 3      | 3      |
|               |                             | IR        | IM          | B7        | -     |   |   |   |   |   | 3      | 4      |
| XORX dst, src | $dst \gets dst \ XOR \ src$ | ER        | ER          | B8        | _     | * | * | 0 | _ | _ | 4      | 3      |
|               |                             | ER        | IM          | B9        | -     |   |   |   |   |   | 4      | 3      |

## Table 118. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation: \* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

PS024315-1011



|                   |                                       | T <sub>A</sub> = ·<br>(unless c | –40°C to +<br>otherwise | ⊦105°C<br>specified) |       |                                                                               |
|-------------------|---------------------------------------|---------------------------------|-------------------------|----------------------|-------|-------------------------------------------------------------------------------|
| Symbol            | Parameter                             | Minimum                         | Typical                 | Maximum              | Units | Conditions                                                                    |
| I <sub>LED</sub>  | Controlled Current                    | 1.8                             | 3                       | 4.5                  | mA    | {AFS2,AFS1} = {0,0}.                                                          |
|                   | Drive                                 | 2.8                             | 7                       | 10.5                 | mA    | ${AFS2,AFS1} = {0,1}.$                                                        |
|                   |                                       | 7.8                             | 13                      | 19.5                 | mA    | ${AFS2,AFS1} = {1,0}.$                                                        |
|                   |                                       | 12                              | 20                      | 30                   | mA    | ${AFS2,AFS1} = {1,1}.$                                                        |
| C <sub>PAD</sub>  | GPIO Port Pad<br>Capacitance          | -                               | 8.0 <sup>2</sup>        | -                    | pF    |                                                                               |
| C <sub>XIN</sub>  | X <sub>IN</sub> Pad Capaci-<br>tance  | -                               | 8.0 <sup>2</sup>        | -                    | pF    |                                                                               |
| C <sub>XOUT</sub> | X <sub>OUT</sub> Pad Capaci-<br>tance | -                               | 9.5 <sup>2</sup>        | -                    | pF    |                                                                               |
| I <sub>PU</sub>   | Weak Pull-up Cur-<br>rent             | 30                              | 100                     | 350                  | μA    | V <sub>DD</sub> = 3.0V–3.6V.                                                  |
| V <sub>RAM</sub>  | RAM Data Reten-<br>tion Voltage       | TBD                             |                         |                      | V     | Voltage at which RAM retains static values; no reading or writing is allowed. |

#### Table 121. DC Characteristics (Continued)

Notes:

1. This condition excludes all pins that have on-chip pull-ups, when driven Low.

2. These values are provided for design guidance only and are not tested in production.



199

|                           |                                                   | VD                   | <sub>D</sub> = 2.7V to 3         |                                  |       |                                                                   |
|---------------------------|---------------------------------------------------|----------------------|----------------------------------|----------------------------------|-------|-------------------------------------------------------------------|
| Symbol                    | Parameter                                         | Typical <sup>1</sup> | Maximum <sup>2</sup><br>Std Temp | Maximum <sup>3</sup><br>Ext Temp | Units | Conditions                                                        |
| I <sub>DD</sub> Stop      | Supply Current in STOP<br>Mode                    | 0.1                  | 2                                | 7.5                              | μA    | No peripherals enabled. All pins driven to $V_{DD}$ or $V_{SS}$ . |
| I <sub>DD</sub> Halt      | Supply Current in HALT                            | 35                   | 55                               | 65                               | μA    | 32kHz.                                                            |
|                           | Mode (with all peripher-                          | 520                  | 630                              | 700                              | μA    | 5.5MHz.                                                           |
| I <sub>DD</sub>           | Supply Current in                                 | 2.8                  | 4.5                              | 4.8                              | mA    | 32kHz.                                                            |
|                           | ACTIVE Mode (with all<br>peripherals disabled)    | 4.5                  | 5.2                              | 5.2                              | mA    | 5.5MHz.                                                           |
|                           | -                                                 |                      |                                  |                                  |       |                                                                   |
| I <sub>DD</sub> WDT       | Watchdog Timer Sup-<br>ply Current                | 0.9                  | 1.0                              | 1.1                              | μA    |                                                                   |
| I <sub>DD</sub> IPO       | Internal Precision Oscil-<br>lator Supply Current | 350                  | 500                              | 550                              | μA    |                                                                   |
| I <sub>DD</sub> VBO       | Voltage Brown-Out Sup-<br>ply Current             | 50                   |                                  |                                  | μA    | For 20-/28-pin devices (VBO only). <sup>4</sup>                   |
|                           | -                                                 |                      |                                  |                                  |       | For 8-pin devices. <sup>4</sup>                                   |
| I <sub>DD</sub> ADC       | Analog-to-Digital Con-<br>verter Supply Current   | 2.8                  | 3.1                              | 3.2                              | mA    | 32kHz.                                                            |
|                           |                                                   | 3.1                  | 3.6                              | 3.7                              | mΑ    | 5.5MHz.                                                           |
|                           | ence)                                             | 3.3                  | 3.7                              | 3.8                              | mΑ    | 10MHz.                                                            |
|                           | ,                                                 | 3.7                  | 4.2                              | 4.3                              | mA    | 20MHz.                                                            |
| I <sub>DD</sub><br>ADCRef | ADC Internal Refer-<br>ence Supply Current        | 0                    |                                  |                                  | μA    | See Note 4.                                                       |
| I <sub>DD</sub> CMP       | Comparator supply Cur-<br>rent                    | 150                  | 180                              | 190                              | μA    | See Note 4.                                                       |
| I <sub>DD</sub> BG        | Band Gap Supply Cur-                              | 320                  | 480                              | 500                              | μA    | For 20-/28-pin devices.                                           |
|                           | rent                                              |                      |                                  |                                  |       | For 8-pin devices.                                                |

#### Table 122. Power Consumption

Notes:

1. Typical conditions are defined as  $V_{DD} = 3.3 \text{ V}$  and  $+30^{\circ}\text{C}$ . 2. Standard temperature is defined as  $T_A = 0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$ ; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

3. Extended temperature is defined as  $T_A = -40^{\circ}$ C to +105°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

4. For this block to operate, the bandgap circuit is automatically turned on and must be added to the total supply current. This bandgap current is only added once, regardless of how many peripherals are using it.

> ilog Embedded in Life An IXYS Company 213

| Number              |           |         | nes         | upts        | t Timers<br>M | t A/D Channels | F with IrDA | ription             |
|---------------------|-----------|---------|-------------|-------------|---------------|----------------|-------------|---------------------|
| Part I              | Flash     | RAM     | /0 Li       | nterr       | 16-Bi<br>//PW | 10-Bi          | UARI        | Desc                |
| Z8 Encore! XP F0823 | Series v  | with 4  | –<br>KB Fla | <br>ash, 10 | )-Bit An      | àlog-t         | o-Digi      | ital Converter      |
| Standard Temperatu  | re: 0°C t | o 70°C  |             |             |               |                |             |                     |
| Z8F0423PB005SG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | PDIP 8-pin package  |
| Z8F0423QB005SG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | QFN 8-pin package   |
| Z8F0423SB005SG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | SOIC 8-pin package  |
| Z8F0423SH005SG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | SOIC 20-pin package |
| Z8F0423HH005SG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | SSOP 20-pin package |
| Z8F0423PH005SG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | PDIP 20-pin package |
| Z8F0423SJ005SG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | SOIC 28-pin package |
| Z8F0423HJ005SG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | SSOP 28-pin package |
| Z8F0423PJ005SG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | PDIP 28-pin package |
| Extended Temperatu  | ıre: –40° | C to 10 | 5°C         |             |               |                |             |                     |
| Z8F0423PB005EG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | PDIP 8-pin package  |
| Z8F0423QB005EG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | QFN 8-pin package   |
| Z8F0423SB005EG      | 4 KB      | 1 KB    | 6           | 12          | 2             | 4              | 1           | SOIC 8-pin package  |
| Z8F0423SH005EG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | SOIC 20-pin package |
| Z8F0423HH005EG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | SSOP 20-pin package |
| Z8F0423PH005EG      | 4 KB      | 1 KB    | 16          | 18          | 2             | 7              | 1           | PDIP 20-pin package |
| Z8F0423SJ005EG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | SOIC 28-pin package |
| Z8F0423HJ005EG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | SSOP 28-pin package |
| Z8F0423PJ005EG      | 4 KB      | 1 KB    | 22          | 18          | 2             | 8              | 1           | PDIP 28-pin package |

## Table 135. Z8 Encore! XP F0823 Series Ordering Matrix (Continued)