



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 5MHz                                                      |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                             |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0213sb005sg |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ilog<sup>®</sup>

ii

## **Warning:** DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.

## LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2011 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore! and Z8 Encore! XP are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



## Port A–C Data Direction Subregisters

The Port A–C Data Direction Subregister is accessed through the Port A–C Control Register by writing 01H to the Port A–C Address Register; see Table 22.

| Bit     | 7                                                                                      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|----------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| Field   | DD7                                                                                    | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 |
| RESET   | 1                                                                                      | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
| R/W     | R/W                                                                                    | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | If 01H in Port A–C Address Register, accessible through the Port A–C Control Register. |     |     |     |     |     |     |     |
|         |                                                                                        |     |     |     |     |     |     |     |

Table 22. Port A–C Data Direction Subregisters (PxDD)

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Data Direction                                                                                                                                                                                                                                                                                                                                                                                         |
| DDx   | <ul> <li>These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.</li> <li>0 = Output. Data in the Port A–C Output Data Register is driven onto the port pin.</li> <li>1 = Input. The port pin is sampled and the value written into the Port A–C Input Data Register. The output driver is tristated.</li> </ul> |

Note: x indicates the specific GPIO port pin number (7–0).

## Port A–C Alternate Function Subregisters

The Port A–C Alternate Function Subregister (Table 23) is accessed through the Port A–C Control Register by writing 02H to the Port A–C Address Register. The Port A–C Alternate Function subregisters enable the alternate function selection on pins. If disabled, pins functions as GPIO. If enabled, select one of four alternate functions using alternate function set subregisters 1 and 2 as described in the the <u>Port A–C Alternate Function Set 1</u> <u>Subregisters</u> section on page 48 and the <u>Port A–C Alternate Function Set 2 Subregisters</u> section on page 49. See the <u>GPIO Alternate Functions</u> section on page 34 to determine the alternate function associated with each port pin.

**Caution:** Do not enable alternate functions for GPIO port pins for which there is no associated alternate function. Failure to follow this guideline can result in unpredictable operation.



|          | Program<br>Memory |                                                                            |
|----------|-------------------|----------------------------------------------------------------------------|
| Priority | Vector Address    | Interrupt or Trap Source                                                   |
| Highest  | 0002H             | Reset (not an interrupt)                                                   |
|          | 0004H             | Watchdog Timer (see the <u>Watchdog Timer</u> section on page 91)          |
|          | 003AH             | Primary Oscillator Fail Trap (not an interrupt)                            |
|          | 003CH             | Watchdog Timer Oscillator Fail Trap (not an interrupt)                     |
|          | 0006H             | Illegal Instruction Trap (not an interrupt)                                |
|          | 0008H             | Reserved                                                                   |
|          | 000AH             | Timer 1                                                                    |
|          | 000CH             | Timer 0                                                                    |
|          | 000EH             | UART 0 receiver                                                            |
|          | 0010H             | UART 0 transmitter                                                         |
|          | 0012H             | Reserved                                                                   |
|          | 0014H             | Reserved                                                                   |
|          | 0016H             | ADC                                                                        |
| -        | 0018H             | Port A Pin 7, selectable rising or falling input edge                      |
|          | 001AH             | Port A Pin 6, selectable rising or falling input edge or Comparator Output |
|          | 001CH             | Port A Pin 5, selectable rising or falling input edge                      |
|          | 001EH             | Port A Pin 4, selectable rising or falling input edge                      |
|          | 0020H             | Port A Pin 3 or Port D Pin 3, selectable rising or falling input edge      |
|          | 0022H             | Port A Pin 2 or Port D Pin 2, selectable rising or falling input edge      |
|          | 0024H             | Port A Pin 1, selectable rising or falling input edge                      |
|          | 0026H             | Port A Pin 0, selectable rising or falling input edge                      |
|          | 0028H             | Reserved                                                                   |
|          | 002AH             | Reserved                                                                   |
|          | 002CH             | Reserved                                                                   |
|          | 002EH             | Reserved                                                                   |
|          | 0030H             | Port C Pin 3, both input edges                                             |
|          | 0032H             | Port C Pin 2, both input edges                                             |
|          | 0034H             | Port C Pin 1, both input edges                                             |
|          | 0036H             | Port C Pin 0, both input edges                                             |
| Lowest   | 0038H             | Reserved                                                                   |

## Table 35. Trap and Interrupt Vectors in Order of Priority



#### Table 40. IRQ0 Enable High Bit Register (IRQ0ENH)

| Bit           | 7                                                                        | 6          | 5           | 4             | 3      | 2             | 1   | 0      |  |
|---------------|--------------------------------------------------------------------------|------------|-------------|---------------|--------|---------------|-----|--------|--|
| Field         | Reserved                                                                 | T1ENH      | T0ENH       | <b>U0RENH</b> | U0TENH | Reserved ADCE |     | ADCENH |  |
| RESET         | 0                                                                        | 0          | 0           | 0             | 0      | (             | 0 0 |        |  |
| R/W           | R/W                                                                      | R/W        | R/W         | R/W           | R/W    | R/            | W   | R/W    |  |
| Address       |                                                                          |            |             | FC            | 1H     |               |     |        |  |
| Bit           | Description                                                              |            |             |               |        |               |     |        |  |
| [7]           | <b>Reserved</b><br>This bit is reserved and must be programmed to 0.     |            |             |               |        |               |     |        |  |
| [6]<br>T1ENH  | Timer 1 Interrupt Request Enable High Bit                                |            |             |               |        |               |     |        |  |
| [5]<br>T0ENH  | Timer 0 Interrupt Request Enable High Bit                                |            |             |               |        |               |     |        |  |
| [4]<br>U0RENH | UART 0 Receive Interrupt Request Enable High Bit                         |            |             |               |        |               |     |        |  |
| [3]<br>U0TENH | UART 0 Transmit Interrupt Request Enable High Bit                        |            |             |               |        |               |     |        |  |
| [2:1]         | <b>Reserved</b><br>These bits are reserved and must be programmed to 00. |            |             |               |        |               |     |        |  |
| [0]<br>ADCENH | ADC Interr                                                               | upt Reques | t Enable Hi | igh Bit       |        |               |     |        |  |

|    | ADC Interrupt Request Enable High Bit |  |
|----|---------------------------------------|--|
| NH |                                       |  |

Table 41. IRQ0 Enable Low Bit Register (IRQ0ENL)

| Bit     | 7        | 6     | 5     | 4             | 3             | 2        | 1 | 0      |
|---------|----------|-------|-------|---------------|---------------|----------|---|--------|
| Field   | Reserved | T1ENL | T0ENL | <b>U0RENL</b> | <b>U0TENL</b> | Reserved |   | ADCENL |
| RESET   | 0        | 0     | 0     | 0             | 0             | 0        |   | 0      |
| R/W     | R        | R/W   | R/W   | R/W           | R/W           | F        | र | R/W    |
| Address | FC2H     |       |       |               |               |          |   |        |

| Bit          | Description                                                                    |
|--------------|--------------------------------------------------------------------------------|
| [7]          | <b>Reserved</b><br>This bit is reserved and must be programmed to 0 when read. |
| [6]<br>T1ENL | Timer 1 Interrupt Request Enable Low Bit                                       |

62



#### Table 43. IRQ1 Enable High Bit Register (IRQ1ENH)

| Bit     | 7       | 6       | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|---------|---------|--------|--------|--------|--------|--------|--------|
| Field   | PA7VENH | PA6CENH | PA5ENH | PA4ENH | PA3ENH | PA2ENH | PA1ENH | PA0ENH |
| RESET   | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      |
| R/W     | R/W     | R/W     | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Address |         | FC4H    |        |        |        |        |        |        |

| Bit             | Description                                                                                                                                                                         |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>PA7VENH  | Port A Bit[7] Interrupt Request Enable High Bit                                                                                                                                     |
| [6]<br>PA6CENH  | Port A Bit[7] or Comparator Interrupt Request Enable High Bit                                                                                                                       |
| [5:0]<br>PAxENH | <b>Port A Bit[x] Interrupt Request Enable High Bit</b><br>For selection of Port A as the interrupt source, see the <u>Shared Interrupt Select Register</u> sec-<br>tion on page 67. |

Note: x indicates the specific GPIO Port A pin number (5–0).

#### Table 44. IRQ1 Enable Low Bit Register (IRQ1ENL)

| Bit     | 7       | 6       | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|---------|---------|--------|--------|--------|--------|--------|--------|
| Field   | PA7VENL | PA6CENL | PA5ENL | PA4ENL | PA3ENL | PA2ENL | PA1ENL | PA0ENL |
| RESET   | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      |
| R/W     | R/W     | R/W     | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Address | FC5H    |         |        |        |        |        |        |        |

| Bit             | Description                                                  |
|-----------------|--------------------------------------------------------------|
| [7]<br>PA7VENL  | Port A Bit[7] Interrupt Request Enable Low Bit               |
| [6]<br>PA6CENL  | Port A Bit[7] or Comparator Interrupt Request Enable Low Bit |
| [5:0]<br>PAxENL | Port A Bit[x] Interrupt Request Enable Low Bit               |
| Noto: vindio    | $r_{1}$                                                      |

Note: x indicates the specific GPIO Port A pin number (5–0).

## Embedded in Life An TIXYS Company

Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state for one system clock cycle (from Low to High or from High to Low) upon timer reload. If it is appropriate to have the Timer Output make a state change at a One-Shot time-out (rather than a single cycle pulse), first set the TPOL bit in the Timer Control Register to the start value before enabling ONE-SHOT Mode. After starting the timer, set TPOL to the opposite bit value.

Observe the following steps to configure a timer for ONE-SHOT Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for ONE-SHOT Mode
  - Set the prescale value
  - Set the initial output level (High or Low) if using the Timer Output alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control Register to enable the timer and initiate counting.

In ONE-SHOT Mode, the system clock always provides the timer input. The timer period is computed via the following equation:

ONE-SHOT Mode Time-Out Period (s) = (Reload Value – Start Value) × Prescale System Clock Frequency (Hz)

## **CONTINUOUS Mode**

In CONTINUOUS Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following steps to configure a timer for CONTINUOUS Mode and to initiate the count:

# Embedded in Life

## **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT Mode, the timer outputs a PWM output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control Register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the reload value and is reset to 0001H.

If the TPOL bit in the Timer Control Register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the reload value and is reset to 0001H.

Observe the following steps to configure a timer for PWM Single Output mode and initiating the PWM operation:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for PWM Mode
  - Set the prescale value
  - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H); this write only affects the first pass in PWM Mode. After the first timer reset in PWM Mode, counting always begins at the reset value of 0001H.
- 3. Write to the PWM High and Low Byte registers to set the PWM value.
- 4. Write to the Timer Reload High and Low Byte registers to set the reload value (PWM period). The reload value must be greater than the PWM value.
- 5. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 6. Configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control Register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

#### ilog Embedded in Life An∎IXYS Company 80

- 4. Clear the Timer PWM High and Low Byte registers to 0000H. Clearing these registers allows the software to determine if interrupts were generated by either a capture or a reload event. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a reload.
- 5. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL1 Register.
- 6. Configure the associated GPIO port pin for the Timer Input alternate function.
- 7. Write to the Timer Control Register to enable the timer and initiate counting.

In CAPTURE Mode, the elapsed time from timer start to capture event can be calculated using the following equation:

Capture Elapsed Time (s) = (Capture Value – Start Value) × Prescale System Clock Frequency (Hz)

## **COMPARE Mode**

In COMPARE Mode, the timer counts up to the 16-bit maximum compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) upon compare.

If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting. Observe the following steps to configure a timer for COMPARE Mode and to initiate the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for COMPARE Mode
  - Set the prescale value
  - Set the initial logic level (High or Low) for the Timer Output alternate function, if appropriate
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the compare value.
- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers.

Embedded in Life

n IXYS Company

107

occurred, this byte cannot contain valid data and must be ignored. The BRKD bit indicates if the overrun was caused by a break condition on the line. After reading the status byte indicating an overrun error, the Receive Data Register must be read again to clear the error bits is the UART Status 0 Register. Updates to the Receive Data Register occur only when the next data word is received.

## **UART Data and Error Handling Procedure**

Figure 15 displays the recommended procedure for use in UART receiver interrupt service routines.



Figure 15. UART Receiver Interrupt Service Routine Flow

#### ilog Embedded in Life An∎IXYS Company 110

## **UART Status 0 Register**

The UART Status 0 and Status 1 registers (Table 66 and Table 67) identify the current UART operating configuration and status.

| Table 66. | UART | Status | 0 Register | (UOSTATO) | ) |
|-----------|------|--------|------------|-----------|---|
|-----------|------|--------|------------|-----------|---|

| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                         | 6  | 5  | 4  | 3    | 2    | 0   |     |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|------|------|-----|-----|--|
| Field       | RDA                                                                                                                                                                                                                                                                                                                                                                       | PE | OE | FE | BRKD | TDRE | TXE | CTS |  |
| RESET       | 0                                                                                                                                                                                                                                                                                                                                                                         | 0  | 0  | 0  | 0    | 1    | 1   | Х   |  |
| R/W         | R                                                                                                                                                                                                                                                                                                                                                                         | R  | R  | R  | R    | R    | R   | R   |  |
| Address     |                                                                                                                                                                                                                                                                                                                                                                           |    |    | F4 | 1H   |      |     |     |  |
| Bit         | Description                                                                                                                                                                                                                                                                                                                                                               |    |    |    |      |      |     |     |  |
| [7]<br>RDA  | <ul> <li>Receive Data Available</li> <li>This bit indicates that the UART Receive Data Register has received data. Reading the UART Receive Data Register clears this bit.</li> <li>0 = The UART Receive Data Register is empty.</li> <li>1 = There is a byte in the UART Receive Data Register.</li> </ul>                                                               |    |    |    |      |      |     |     |  |
| [6]<br>PE   | Parity Error<br>This bit indicates that a parity error has occurred. Reading the UART Receive Data<br>register clears this bit.<br>0 = No parity error has occurred.<br>1 = A parity error has occurred.                                                                                                                                                                  |    |    |    |      |      |     |     |  |
| [5]<br>OE   | <ul> <li>Overrun Error</li> <li>This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the UART Receive Data Register has not been read. If the RDA bit is reset to 0, reading the UART Receive Data Register clears this bit.</li> <li>0 = No overrun error occurred.</li> <li>1 = An overrun error occurred.</li> </ul> |    |    |    |      |      |     |     |  |
| [4]<br>FE   | Framing Error<br>This bit indicates that a framing error (no Stop bit following data reception) was detected.<br>Reading the UART Receive Data Register clears this bit.<br>0 = No framing error occurred.<br>1 = A framing error occurred.                                                                                                                               |    |    |    |      |      |     |     |  |
| [3]<br>BRKD | <b>Break Detect</b><br>This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and Stop bit(s) are all 0s this bit is set to 1. Reading the UART Receive Data Register clears this bit.<br>0 = No break occurred.<br>1 = A break occurred.                                                                                                 |    |    |    |      |      |     |     |  |

Embedded in Life

## **UART Control 0 and Control 1 Registers**

The UART Control 0 and Control 1 registers (Table 68 and Table 69) configure the properties of the UART's transmit and receive operations. The UART Control registers must not be written while the UART is enabled.

| Bit     | 7           | 6   | 5    | 4   | 3    | 2    | 1    | 0    |
|---------|-------------|-----|------|-----|------|------|------|------|
| Field   | TEN         | REN | CTSE | PEN | PSEL | SBRK | STOP | LBEN |
| RESET   | 0           | 0   | 0    | 0   | 0    | 0    | 0    | 0    |
| R/W     | R/W         | R/W | R/W  | R/W | R/W  | R/W  | R/W  | R/W  |
| Address |             |     |      | F4  | 2H   |      |      |      |
|         |             |     |      |     |      |      |      |      |
| Bit     | Description | n   |      |     |      |      |      |      |

### Table 68. UART Control 0 Register (U0CTL0)

| Bit         | Description                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>TEN  | Transmit EnableThis bit enables or disables the transmitter. The enable is also controlled by the $\overline{CTS}$ signaland the CTSE bit. If the $\overline{CTS}$ signal is low and the CTSE bit is 1, the transmitter is enabled.0 = Transmitter disabled.1 = Transmitter enabled.                                                                   |
| [6]<br>REN  | Receive Enable<br>This bit enables or disables the receiver.<br>0 = Receiver disabled.<br>1 = Receiver enabled.                                                                                                                                                                                                                                        |
| [5]<br>CTSE | <b>CTSE—CTS Enable</b><br>0 = The CTS signal has no effect on the transmitter.<br>1 = The UART recognizes the CTS signal as an enable control from the transmitter.                                                                                                                                                                                    |
| [4]<br>PEN  | <ul> <li>Parity Enable</li> <li>This bit enables or disables parity. Even or odd is determined by the PSEL bit.</li> <li>0 = Parity is disabled.</li> <li>1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit .</li> </ul>                                                                 |
| [3]<br>PSEL | <ul> <li>Parity Select</li> <li>0 = Even parity is transmitted and expected on all received data.</li> <li>1 = Odd parity is transmitted and expected on all received data.</li> </ul>                                                                                                                                                                 |
| [2]<br>SBRK | <ul> <li>Send Break</li> <li>This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit.</li> <li>0 = No break is sent.</li> <li>1 = Forces a break condition by setting the output of the transmitter to zero.</li> </ul> |

#### ilog Embedded in Life An IXYS Company 117

## Infrared Encoder/Decoder

Z8 Encore! XP F0823 Series products contain a fully-functional, high-performance UART with an infrared encoder/decoder (endec). The infrared endec is integrated with an on-chip UART to allow easy communication between the Z8 Encore! XP and IrDA Physical Layer Specification, Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers and other infrared enabled devices.

## Architecture

Figure 16 displays the architecture of the infrared endec.



Figure 16. Infrared Data Communication System Block Diagram

## Operation

When the infrared endec is enabled, the transmit data from the associated on-chip UART is encoded as digital signals in accordance with the IrDA standard and output to the infrared transceiver through the TXD pin. Similarly, data received from the infrared transceiver is passed to the infrared endec through the RXD pin, decoded by the infrared endec, and



## **Analog-to-Digital Converter**

The Analog-to-Digital Converter (ADC) converts an analog input signal to its digital representation. The features of this sigma-delta ADC include:

- 10-bit resolution
- Eight single-ended analog input sources are multiplexed with general-purpose I/O ports
- Interrupt upon conversion complete
- Bandgap generated internal voltage reference generator with two selectable levels
- Factory offset and gain calibration

## Architecture

Figure 19 displays the major functional blocks of the ADC. An analog multiplexer network selects the ADC input from the available analog pins, ANA0 through ANA7.



Figure 20. Flash Memory Arrangement

## **Flash Information Area**

The Flash information area is separate from program memory and is mapped to the address range FE00H to FFFFH. Not all these addresses are accessible. Factory trim values for the analog peripherals are stored here. Factory calibration data for the ADC is also stored here.

## Operation

The Flash Controller programs and erases Flash memory. The Flash Controller provides the proper Flash controls and timing for Byte Programming, Page Erase, and Mass Erase of Flash memory.

The Flash Controller contains several protection mechanisms to prevent accidental programming or erasure. These mechanism operate on the page, sector and full-memory levels.

Figure 21 displays a basic Flash Controller flow. The following subsections provide details about the various operations (Lock, Unlock, Byte Programming, Page Protect, Page Unprotect, Page Select Page Erase, and Mass Erase) displayed in Figure 21.

> ILO g<sup>°</sup> Embedded in Life An∎IXYS Company 142

| Bit     | 7    | 6 | 5 | 4  | 3  | 2 | 1 | 0 |  |
|---------|------|---|---|----|----|---|---|---|--|
| Field   |      |   |   | FC | MD |   |   |   |  |
| RESET   | 0    | 0 | 0 | 0  | 0  | 0 | 0 | 0 |  |
| R/W     | W    | W | W | W  | W  | W | W | W |  |
| Address | FF8H |   |   |    |    |   |   |   |  |

#### Table 81. Flash Control Register (FCTL)

 Bit
 Description

 [7:0]
 Flash Command

 FCMD
 73H = First unlock command.

 8CH = Second unlock command.

 95H = Page Erase command (must be third command in sequence to initiate Page Erase).

 63H = Mass Erase command (must be third command in sequence to initiate Mass Erase).

 5EH = Enable Flash Sector Protect Register Access.

#### ilog Embedded in Life An IXYS Company 162

## **On-Chip Debugger Commands**

The host communicates to the OCD by sending OCD commands using the DBG interface. During normal operation, only a subset of the OCD commands are available. In DEBUG Mode, all OCD commands become available unless the user code and control registers are protected by programming the Flash Read Protect Option bit (FRP). The Flash Read Protect Option bit prevents the code in memory from being read out of Z8 Encore! XP F0823 Series products. When this option is enabled, several of the OCD commands are disabled.

Table 101 is a summary of the OCD commands. Each OCD command is described in further detail in the pages that follow this table. <u>Table 102</u> on page 167 also indicates those commands that operate when the device is not in DEBUG Mode (normal operation) and those commands that are disabled by programming the Flash Read Protect Option bit.

| Debug Command              | Command<br>Byte | Enabled when not<br>in DEBUG Mode? | Disabled by Flash Read Protect<br>Option Bit                                                                                                                                     |
|----------------------------|-----------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read OCD Revision          | 00H             | Yes                                | -                                                                                                                                                                                |
| Reserved                   | 01H             | -                                  | -                                                                                                                                                                                |
| Read OCD Status Register   | 02H             | Yes                                | -                                                                                                                                                                                |
| Read Runtime Counter       | 03H             | -                                  | -                                                                                                                                                                                |
| Write OCD Control Register | 04H             | Yes                                | Cannot clear DBGMODE bit.                                                                                                                                                        |
| Read OCD Control Register  | 05H             | Yes                                | -                                                                                                                                                                                |
| Write Program Counter      | 06H             | -                                  | Disabled.                                                                                                                                                                        |
| Read Program Counter       | 07H             | -                                  | Disabled.                                                                                                                                                                        |
| Write Register             | 08H             | _                                  | Only writes of the Flash Memory Con-<br>trol registers are allowed. Additionally,<br>only the Mass Erase command is<br>allowed to be written to the Flash Con-<br>trol Register. |
| Read Register              | 09H             | -                                  | Disabled.                                                                                                                                                                        |
| Write Program Memory       | 0AH             | -                                  | Disabled.                                                                                                                                                                        |
| Read Program Memory        | 0BH             | _                                  | Disabled.                                                                                                                                                                        |
| Write Data Memory          | 0CH             | -                                  | Yes.                                                                                                                                                                             |
| Read Data Memory           | 0DH             | -                                  | -                                                                                                                                                                                |
| Read Program Memory CRC    | 0EH             | _                                  | -                                                                                                                                                                                |
| Reserved                   | 0FH             | -                                  | -                                                                                                                                                                                |
| Step Instruction           | 10H             | -                                  | Disabled.                                                                                                                                                                        |
| Stuff Instruction          | 11H             | -                                  | Disabled.                                                                                                                                                                        |
| Execute Instruction        | 12H             | -                                  | Disabled.                                                                                                                                                                        |
| Reserved                   | 13H–FFH         | _                                  | -                                                                                                                                                                                |

#### Table 101. OCD Commands



DBG  $\leftarrow$  0BH DBG  $\leftarrow$  Program Memory Address[15:8] DBG  $\leftarrow$  Program Memory Address[7:0] DBG  $\leftarrow$  Size[15:8] DBG  $\leftarrow$  Size[7:0] DBG  $\rightarrow$  1-65536 data bytes

Write Data Memory (0CH). The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG Mode or if the Flash Read Protect Option Bit is enabled, the data is discarded.

```
DBG \leftarrow 0CH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

**Read Data Memory (0DH).** The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1 to 65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG Mode, this command returns FFH for the data.

```
DBG \leftarrow 0DH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

**Read Program Memory CRC (0EH).** The Read Program Memory Cyclic Redundancy Check (CRC) command computes and returns the CRC of Program Memory using the 16bit CRC-CCITT polynomial. If the device is not in DEBUG Mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

```
DBG \leftarrow 0EH
DBG \rightarrow CRC[15:8]
DBG \rightarrow CRC[7:0]
```

**Step Instruction (10H).** The Step Instruction steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG Mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

DBG ← 10H

ILO O abedded in Life IXYS Company
166

**Stuff Instruction (11H).** The Stuff command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0–4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG Mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG \leftarrow 11H
DBG \leftarrow opcode[7:0]
```

**Execute Instruction (12H).** The Execute command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the opcode. If the device is not in DEBUG Mode or the Flash Read Protect Option bit is enabled, this command reads and discards one byte.

```
DBG \leftarrow 12H
DBG \leftarrow 1-5 byte opcode
```

## **On-Chip Debugger Control Register Definitions**

This section describes the features of the On-Chip Debugger Control and Status registers.

## **OCD Control Register**

The OCD Control Register controls the state of the OCD. This register is used to enter or exit DEBUG Mode and to enable the BRK instruction. It also resets Z8 Encore! XP F0823 Series device.

A reset and stop function can be achieved by writing 81H to this register. A reset and go function can be achieved by writing 41H to this register. If the device is in DEBUG Mode, a run function can be implemented by writing 40H to this register.

ilog° Embedded in Life An∎IXYS Company

186

| Assembly      |                          | Add<br>Mo | lress<br>ode | Oncode(s) |   |   | Fla | ags |   |   | Fetch  | Instr  |
|---------------|--------------------------|-----------|--------------|-----------|---|---|-----|-----|---|---|--------|--------|
| Mnemonic      | Symbolic Operation       | dst       | src          | (Hex)     | С | Ζ | S   | ۷   | D | Н | Cycles | Cycles |
| LD dst, rc    | $dst \leftarrow src$     | r         | IM           | 0C-FC     | _ | _ | _   | _   | _ | _ | 2      | 2      |
|               |                          | r         | X(r)         | C7        | - |   |     |     |   |   | 3      | 3      |
|               |                          | X(r)      | r            | D7        | - |   |     |     |   |   | 3      | 4      |
|               |                          | r         | lr           | E3        | - |   |     |     |   |   | 2      | 3      |
|               |                          | R         | R            | E4        | - |   |     |     |   |   | 3      | 2      |
|               |                          | R         | IR           | E5        | - |   |     |     |   |   | 3      | 4      |
|               |                          | R         | IM           | E6        | - |   |     |     |   |   | 3      | 2      |
|               |                          | IR        | IM           | E7        | - |   |     |     |   |   | 3      | 3      |
|               |                          | lr        | r            | F3        | - |   |     |     |   |   | 2      | 3      |
|               |                          | IR        | R            | F5        | - |   |     |     |   |   | 3      | 3      |
| LDC dst, src  | $dst \leftarrow src$     | r         | Irr          | C2        | - | _ | _   | _   | _ | _ | 2      | 5      |
|               |                          | lr        | Irr          | C5        | - |   |     |     |   |   | 2      | 9      |
|               |                          | Irr       | r            | D2        | - |   |     |     |   |   | 2      | 5      |
| LDCI dst, src | $dst \leftarrow src$     | lr        | Irr          | C3        | _ | _ | _   | _   | _ | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr       | lr           | D3        | - |   |     |     |   |   | 2      | 9      |
| LDE dst, src  | $dst \leftarrow src$     | r         | Irr          | 82        | - | _ | _   | _   | _ | _ | 2      | 5      |
|               |                          | Irr       | r            | 92        | - |   |     |     |   |   | 2      | 5      |
| LDEI dst, src | $dst \leftarrow src$     | Ir        | Irr          | 83        | _ | _ | _   | _   | _ | _ | 2      | 9      |
|               | r ← r + 1<br>rr ← rr + 1 | Irr       | lr           | 93        | - |   |     |     |   |   | 2      | 9      |
| LDWX dst, src | dst ← src                | ER        | ER           | 1FE8      | _ | _ | _   | _   | _ | _ | 5      | 4      |

## Table 118. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

209

0g

■IXYS Company

Figure 33 and Table 134 provide timing information for UART pins for the case where CTS is not used for flow control. DE asserts after the transmit data register has been written. DE remains asserted for multiple characters as long as the transmit data register is written with the next character before the current character has completed.





|--|

|                |                                                                        | Delay (ns)                 |            |  |  |  |  |  |
|----------------|------------------------------------------------------------------------|----------------------------|------------|--|--|--|--|--|
| Parameter      | Abbreviation                                                           | Minimum                    | Maximum    |  |  |  |  |  |
| UART           |                                                                        |                            |            |  |  |  |  |  |
| T <sub>1</sub> | DE assertion to TXD falling edge (start bit) delay                     | 1 * X <sub>IN</sub> period | 1 bit time |  |  |  |  |  |
| T <sub>2</sub> | End of Stop Bit(s) to DE deassertion delay (Tx data register is empty) | ± 5                        |            |  |  |  |  |  |