



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 6                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                                             |
| Supplier Device Package    | 8-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f1612-i-sn |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

| IADEE              | . 5-5. OIL            |               |       |          |         | ULD)    |         |          |         |                      |                           |
|--------------------|-----------------------|---------------|-------|----------|---------|---------|---------|----------|---------|----------------------|---------------------------|
| Addr               | Name                  | Bit 7         | Bit 6 | Bit 5    | Bit 4   | Bit 3   | Bit 2   | Bit 1    | Bit 0   | Value on<br>POR, BOR | Value on all other Resets |
| Bank               | 7                     |               |       |          |         |         |         |          |         |                      |                           |
| 38Ch               | INLVLA                | —             | —     | INLVLA5  | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1  | INLVLA0 | 11 1111              | 11 1111                   |
| 38Dh               | —                     | Unimplemented | I     |          |         |         |         |          |         | —                    | —                         |
| 38Eh               | INLVLC <sup>(4)</sup> | —             | —     | INLVLC5  | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1  | INLVLC0 | 11 1111              | 11 1111                   |
| 30Fh               | —                     | Unimplemented | I     |          |         |         |         |          |         | —                    | —                         |
| 390h               | —                     | Unimplemented |       |          |         |         |         |          |         | —                    | —                         |
| 391h               | IOCAP                 | _             | —     | IOCAP5   | IOCAP4  | IOCAP3  | IOCAP2  | IOCAP1   | IOCAP0  | 00 0000              | 00 0000                   |
| 392h               | IOCAN                 | —             | —     | IOCAN5   | IOCAN4  | IOCAN3  | IOCAN2  | IOCAN1   | IOCAN0  | 00 0000              | 00 0000                   |
| 393h               | IOCAF                 | _             | —     | IOCAF5   | IOCAF4  | IOCAF3  | IOCAF2  | IOCAF1   | IOCAF0  | 00 0000              | 00 0000                   |
| 394h               | —                     | Unimplemented |       | •        |         | •       | •       |          |         | _                    |                           |
| 395h               | —                     | Unimplemented |       |          |         |         |         |          |         | —                    | —                         |
| 396h               | —                     | Unimplemented |       |          |         |         |         |          |         |                      |                           |
| 397h               | IOCCP <sup>(4)</sup>  | _             | _     | IOCCP5   | IOCCP4  | IOCCP3  | IOCCP2  | IOCCP1   | IOCCP0  | 00 0000              | 00 0000                   |
| 398h               | IOCCN <sup>(4)</sup>  | _             | —     | IOCCN5   | IOCCN4  | IOCCN3  | IOCCN2  | IOCCN1   | IOCCN0  | 00 0000              | 00 0000                   |
| 399h               | IOCCF <sup>(4)</sup>  | _             | _     | IOCCF5   | IOCCF4  | IOCCF3  | IOCCF2  | IOCCF1   | IOCCF0  | 00 0000              | 00 0000                   |
| 39Ah<br>to<br>39Fh | _                     | Unimplemented |       | <u>.</u> |         |         |         | <u> </u> |         | _                    | _                         |

### TABLE 3-9: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: PIC12F1612/16F1613 only.

2: Unimplemented, read as '1'.

3: PIC12(L)F1612 only.

4: PIC16(L)F1613 only.

## 6.4 Low-Power Brown-Out Reset (LPBOR)

The Low-Power Brown-Out Reset (LPBOR) operates like the BOR to detect low voltage conditions on the VDD pin. When too low of a voltage is detected, the device is held in Reset. When this occurs, a register bit (BOR) is changed to indicate that a BOR Reset has occurred. The BOR bit in PCON is used for both BOR and the LPBOR. Refer to Register 6-2.

The LPBOR voltage threshold (VLPBOR) has a wider tolerance than the BOR (VBOR), but requires much less current (LPBOR current) to operate. The LPBOR is intended for use when the BOR is configured as disabled (BOREN = 00) or disabled in Sleep mode (BOREN = 10).

Refer to Figure 6-1 to see how the LPBOR interacts with other modules.

## 6.4.1 ENABLING LPBOR

The LPBOR is controlled by the LPBOR bit of Configuration Words. When the device is erased, the LPBOR module defaults to disabled.

## 6.5 MCLR

The  $\overline{\text{MCLR}}$  is an optional external input that can reset the device. The  $\overline{\text{MCLR}}$  function is controlled by the MCLRE bit of Configuration Words and the LVP bit of Configuration Words (Table 6-2).

## TABLE 6-2: MCLR CONFIGURATION

| MCLRE | LVP | MCLR     |
|-------|-----|----------|
| 0     | 0   | Disabled |
| 1     | 0   | Enabled  |
| x     | 1   | Enabled  |

## 6.5.1 MCLR ENABLED

When  $\overline{\text{MCLR}}$  is enabled and the pin is held low, the device is held in Reset. The  $\overline{\text{MCLR}}$  pin is connected to VDD through an internal weak pull-up.

The device has a noise filter in the  $\overline{\text{MCLR}}$  Reset path. The filter will detect and ignore small pulses.

## Note: A Reset does not drive the MCLR pin low.

## 6.5.2 MCLR DISABLED

When MCLR is disabled, the pin functions as a general purpose input and the internal weak pull-up is under software control. See **Section12.3 "PORTA Registers"** for more information.

## 6.6 Watchdog Timer (WDT) Reset

The Watchdog Timer generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period and the window is open. The TO and PD bits in the STATUS register are changed to indicate a WDT Reset caused by the timer overflowing, and WDTWV bit in the PCON register is changed to indicate a WDT Reset caused by a window violation. See **Section9.0 "Windowed Watchdog Timer (WDT)**" for more information.

## 6.7 RESET Instruction

A RESET instruction will cause a device Reset. The  $\overline{RI}$  bit in the PCON register will be set to '0'. See Table 6-4 for default conditions after a RESET instruction has occurred.

## 6.8 Stack Overflow/Underflow Reset

The device can reset when the Stack Overflows or Underflows. The STKOVF or STKUNF bits of the PCON register indicate the Reset condition. These Resets are enabled by setting the STVREN bit in Configuration Words. See **Section3.5.2 "Overflow/Underflow Reset"** for more information.

## 6.9 Programming Mode Exit

Upon exit of Programming mode, the device will behave as if a POR had just occurred.

## 6.10 Power-Up Timer

The Power-up Timer optionally delays device execution after a BOR or POR event. This timer is typically used to allow VDD to stabilize before allowing the device to start running.

The Power-up Timer is controlled by the PWRTE bit of Configuration Words.

## 6.11 Start-up Sequence

Upon the release of a POR or BOR, the following must occur before the device will begin executing:

- 1. Power-up Timer runs to completion (if enabled).
- 2. MCLR must be released (if enabled).

The total time-out will vary based on oscillator configuration and Power-up Timer configuration. See **Section5.0** "Oscillator Module" for more information.

The Power-up Timer runs independently of MCLR Reset. If MCLR is kept low long enough, the Power-up Timer will expire. Upon bringing MCLR high, the device will begin execution after 10 FOSC cycles (see Figure 6-3). This is useful for testing purposes or to synchronize more than one device operating in parallel.

#### 10.2.2 FLASH MEMORY UNLOCK SEQUENCE

The unlock sequence is a mechanism that protects the Flash program memory from unintended self-write programming or erasing. The sequence must be executed and completed without interruption to successfully complete any of the following operations:

- Row Erase
- · Load program memory write latches
- Write of program memory write latches to program memory
- Write of program memory write latches to User IDs

The unlock sequence consists of the following steps:

- 1. Write 55h to PMCON2
- 2. Write AAh to PMCON2
- 3. Set the WR bit in PMCON1
- 4. NOP instruction
- 5. NOP instruction

Once the WR bit is set, the processor will always force two NOP instructions. When an Erase Row or Program Row operation is being performed, the processor will stall internal operations (typical 2 ms), until the operation is complete and then resume with the next instruction. When the operation is loading the program memory write latches, the processor will always force the two NOP instructions and continue uninterrupted with the next instruction.

Since the unlock sequence must not be interrupted, global interrupts should be disabled prior to the unlock sequence and re-enabled after the unlock sequence is completed.



#### FLASH PROGRAM MEMORY UNLOCK SEQUENCE FLOWCHART



| W-0/0            | W-0/0  | W-0/0             | W-0/0      | W-0/0          | W-0/0            | W-0/0            | W-0/0        |
|------------------|--------|-------------------|------------|----------------|------------------|------------------|--------------|
|                  |        | Prog              | ram Memory | Control Regist | ter 2            |                  |              |
| bit 7            |        |                   |            |                |                  |                  | bit 0        |
|                  |        |                   |            |                |                  |                  |              |
| Legend:          |        |                   |            |                |                  |                  |              |
| R = Readable b   | oit    | W = Writable b    | oit        | U = Unimpler   | nented bit, read | as '0'           |              |
| S = Bit can only | be set | x = Bit is unkno  | own        | -n/n = Value a | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set |        | '0' = Bit is clea | red        |                |                  |                  |              |

## REGISTER 10-6: PMCON2: PROGRAM MEMORY CONTROL 2 REGISTER

#### bit 7-0 Flash Memory Unlock Pattern bits

To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the PMCON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes.

#### TABLE 10-3: SUMMARY OF REGISTERS ASSOCIATED WITH FLASH PROGRAM MEMORY

| Name   | Bit 7                             | Bit 6 | Bit 5  | Bit 4 | Bit 3     | Bit 2  | Bit 1 | Bit 0 | Register on<br>Page |
|--------|-----------------------------------|-------|--------|-------|-----------|--------|-------|-------|---------------------|
| INTCON | GIE                               | PEIE  | TMR0IE | INTE  | IOCIE     | TMR0IF | INTF  | IOCIF | 82                  |
| PMCON1 | (1)                               | CFGS  | LWLO   | FREE  | WRERR     | WREN   | WR    | RD    | 117                 |
| PMCON2 | Program Memory Control Register 2 |       |        |       |           |        |       |       | 118                 |
| PMADRL |                                   |       |        | PMAD  | RL<7:0>   |        |       |       | 116                 |
| PMADRH | (1)                               |       |        | F     | MADRH<6:0 | >      |       |       | 116                 |
| PMDATL | PMDATL<7:0>                       |       |        |       |           |        |       |       | 116                 |
| PMDATH | _                                 | _     |        |       | PMDAT     | H<5:0> |       |       | 116                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by Flash program memory.

Note 1: Unimplemented, read as '1'.

#### TABLE 10-4: SUMMARY OF CONFIGURATION WORD WITH FLASH PROGRAM MEMORY

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5         | Bit 12/4   | Bit 11/3    | Bit 10/2    | Bit 9/1 | Bit 8/0 | Register<br>on Page |
|---------|------|---------|---------|------------------|------------|-------------|-------------|---------|---------|---------------------|
|         | 13:8 |         |         |                  | _          | CLKOUTEN    | BORE        | N<1:0>  | —       | 50                  |
| CONFIG1 | 7:0  | CP      | MCLRE   | PWRTE            | _          | _           | _           | FOSC    | <1:0>   | 52                  |
|         | 13:8 | -       | _       | LVP              | DEBUG      | LPBOR       | BORV        | STVREN  | PLLEN   | 50                  |
| CONFIGZ | 7:0  | ZCD     | _       | — — — — WRT<1:0> |            |             | <1:0>       | 53      |         |                     |
| CONFIG3 | 13:8 | _       | _       | V                | VDTCCS<2:0 | )>          | WDTCWS<2:0> |         |         | 50                  |
|         | 7:0  | _       | WDT     | E<1:0>           |            | WDTCPS<4:0> |             |         |         | 53                  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by Flash program memory.

### REGISTER 11-16: SCANTRIG: SCAN TRIGGER SELECTION REGISTER

| U-0                                   | U-0        | U-0             | U-0  | U-0                                | U-0          | R/W-0/0          | R/W-0/0     |  |  |
|---------------------------------------|------------|-----------------|------|------------------------------------|--------------|------------------|-------------|--|--|
| —                                     | —          | —               | _    |                                    | TSEL         | _<3:0>           |             |  |  |
| bit 7 k                               |            |                 |      |                                    |              |                  |             |  |  |
|                                       |            |                 |      |                                    |              |                  |             |  |  |
| Legend:                               |            |                 |      |                                    |              |                  |             |  |  |
| R = Readable I                        | bit        | W = Writable    | bit  | U = Unimplemented bit, read as '0' |              |                  |             |  |  |
| u = Bit is uncha                      | anged      | x = Bit is unkn | iown | -n/n = Value a                     | t POR and BC | R/Value at all o | ther Resets |  |  |
| '1' = Bit is set '0' = Bit is cleared |            |                 |      |                                    |              |                  |             |  |  |
|                                       |            |                 |      |                                    |              |                  |             |  |  |
| bit 7-4                               | Unimplemer | nted: Read as ' | )'   |                                    |              |                  |             |  |  |

| •                                                    |
|------------------------------------------------------|
| TSEL<3:0>: Scanner Data Trigger Input Selection bits |
| 1111-1010 = Reserved                                 |
| 1001 = SMT2_Match                                    |
| 1000 = SMT1 Match                                    |
| 0111 = TMR0 Overflow                                 |
| 0110 = TMR5 Overflow                                 |
| 0101 = TMR3 Overflow                                 |
| 0100 = TMR1 Overflow                                 |
| 0011 = TMR6 postscaled                               |
| 0010 = TMR4 postscaled                               |
| 0001 = TMR2 postscaled                               |
| 0000 = LFINTOSC                                      |
|                                                      |

#### TABLE 11-4: SUMMARY OF REGISTERS ASSOCIATED WITH CRC

| Name      | Bit 7      | Bit 6  | Bit 5     | Bit 4     | Bit 3  | Bit 2     | Bit 1     | Bit 0  | Register<br>on Page |
|-----------|------------|--------|-----------|-----------|--------|-----------|-----------|--------|---------------------|
| CRCACCH   |            |        |           | ACC<      | 15:8>  |           |           |        | 125                 |
| CRCACCL   |            |        |           | ACC<      | 7:0>   |           |           |        | 125                 |
| CRCCON0   | EN         | CRCGO  | BUSY      | ACCM      | _      | —         | SHIFTM    | FULL   | 124                 |
| CRCCON1   |            | DI     | LEN<3:0>  |           |        | PLEN      | l<3:0>    |        | 124                 |
| CRCDATH   |            |        |           | DAT<1     | 15:8>  |           |           |        | 125                 |
| CRCDATL   |            |        |           | DAT<      | 7:0>   |           |           |        | 125                 |
| CRCSHIFTH |            |        |           | SHIFT<    | :15:8> |           |           |        | 126                 |
| CRCSHIFTL |            |        |           | SHIFT     | <7:0>  |           |           |        | 126                 |
| CRCXORH   |            |        |           | XOR<      | 15:8>  |           |           |        | 126                 |
| CRCXORL   |            |        |           | XOR<7:1>  |        |           |           | _      | 126                 |
| INTCON    | GIE        | PEIE   | TMR0IE    | INTE      | IOCIE  | TMR0IF    | INTF      | IOCIF  | 82                  |
| PIR4      | SCANIF     | CRCIF  | SMT2PWAIF | SMT2PRAIF | SMT2IF | SMT1PWAIF | SMT1PRAIF | SMT1IF | 90                  |
| PIE4      | SCANIE     | CRCIE  | SMT2PWAIE | SMT2PRAIE | SMT2IE | SMT1PWAIE | SMT1PRAIE | SMT1IE | 86                  |
| SCANCON0  | EN         | SCANGO | BUSY      | INVALID   | INTM   | —         | MODE<     | 1:0>   | 127                 |
| SCANHADRH |            |        |           | HADR<     | :15:8> |           |           |        | 129                 |
| SCANHADRL |            |        |           | HADR      | <7:0>  |           |           |        | 129                 |
| SCANLADRH | LADR<15:8> |        |           |           |        |           |           |        |                     |
| SCANLADRL |            |        |           | LADR      | <7:0>  |           |           |        | 128                 |
| SCANTRIG  |            |        |           |           |        | TSEL      | <3:0>     |        | 130                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for the CRC module.

\* Page provides register information.

#### 16.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

| Note 1: | The ADIF bit is set at the completion of |
|---------|------------------------------------------|
|         | every conversion, regardless of whether  |
|         | or not the ADC interrupt is enabled.     |

**2:** The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the GIE and PEIE bits of the INTCON register must be disabled. If the GIE and PEIE bits of the INTCON register are enabled, execution will switch to the Interrupt Service Routine.

### 16.1.6 RESULT FORMATTING

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format.

Figure 16-3 shows the two output formats.

## FIGURE 16-3: 10-BIT ADC CONVERSION RESULT FORMAT



## **18.2 Comparator Control**

Each comparator has two control registers: CMxCON0 and CMxCON1.

The CMxCON0 registers (see Register 18-1) contain Control and Status bits for the following:

- Enable
- Output selection
- Output polarity
- Speed/Power selection
- Hysteresis enable
- Output synchronization

The CMxCON1 registers (see Register 18-2) contain Control bits for the following:

- Interrupt enable
- Interrupt edge polarity
- Positive input channel selection
- Negative input channel selection

### 18.2.1 COMPARATOR ENABLE

Setting the CxON bit of the CMxCON0 register enables the comparator for operation. Clearing the CxON bit disables the comparator resulting in minimum current consumption.

#### 18.2.2 COMPARATOR OUTPUT SELECTION

The output of the comparator can be monitored by reading either the CxOUT bit of the CMxCON0 register or the MCxOUT bit of the CMOUT register. In order to make the output available for an external connection, the following conditions must be true:

- · CxOE bit of the CMxCON0 register must be set
- · Corresponding TRIS bit must be cleared
- · CxON bit of the CMxCON0 register must be set
  - Note 1: The CxOE bit of the CMxCON0 register overrides the PORT data latch. Setting the CxON bit of the CMxCON0 register has no impact on the port override.
    - 2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

### 18.2.3 COMPARATOR OUTPUT POLARITY

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CxPOL bit of the CMxCON0 register. Clearing the CxPOL bit results in a non-inverted output.

Table 18-2 shows the output state versus input conditions, including polarity control.

#### TABLE 18-2: COMPARATOR OUTPUT STATE VS. INPUT CONDITIONS

| Input Condition | CxPOL | CxOUT |
|-----------------|-------|-------|
| CxVN > CxVP     | 0     | 0     |
| CxVN < CxVP     | 0     | 1     |
| CxVN > CxVP     | 1     | 1     |
| CxVN < CxVP     | 1     | 0     |

### 18.2.4 COMPARATOR SPEED/POWER SELECTION

The trade-off between speed or power can be optimized during program execution with the CxSP control bit. The default state for this bit is '1' which selects the Normal Speed mode. Device power consumption can be optimized at the cost of slower comparator propagation delay by clearing the CxSP bit to '0'.

## 21.8 Register Definitions: Timer1 Control

## REGISTER 21-1: T1CON: TIMER1 CONTROL REGISTER

| R/W-0/u          | R/W-0/u            | R/W-0/u           | R/W-0/u        | U-0             | R/W-0/u          | U-0            | R/W-0/u      |
|------------------|--------------------|-------------------|----------------|-----------------|------------------|----------------|--------------|
| TMR1             | CS<1:0>            | T1CKP             | S<1:0>         | _               | T1SYNC           | _              | TMR10N       |
| bit 7            |                    |                   |                |                 |                  |                | bit 0        |
|                  |                    |                   |                |                 |                  |                |              |
| Legend:          |                    |                   |                |                 |                  |                |              |
| R = Readable     | e bit              | W = Writable      | oit            | U = Unimpler    | nented bit, reac | 1 as '0'       |              |
| u = Bit is unc   | hanged             | x = Bit is unkn   | own            | -n/n = Value a  | at POR and BO    | R/Value at all | other Resets |
| '1' = Bit is set | t                  | '0' = Bit is clea | ared           |                 |                  |                |              |
|                  |                    |                   |                |                 |                  |                |              |
| bit 7-6          | TMR1CS<1:0         | D>: Timer1 Cloc   | k Source Sele  | ect bits        |                  |                |              |
|                  | 11 =LFINTOS        | SC                |                |                 |                  |                |              |
|                  | $10 = \Gamma ICKI$ |                   |                |                 |                  |                |              |
|                  | 00 =Fosc/4         |                   |                |                 |                  |                |              |
| bit 5-4          | T1CKPS<1:0         | >: Timer1 Inpu    | t Clock Presca | le Select bits  |                  |                |              |
|                  | 11 =1:8 Pres       | cale value        |                |                 |                  |                |              |
|                  | 10 =1:4 Pres       | cale value        |                |                 |                  |                |              |
|                  | 01 =1:2 Pres       | cale value        |                |                 |                  |                |              |
| hit 3            |                    | ted: Read as '    | ı'             |                 |                  |                |              |
| bit 2            |                    | neu. Read as v    | zation Control | bit             |                  |                |              |
|                  | 1 = Do not system  |                   |                | ok input        |                  |                |              |
|                  | 0 = Synchror       | nize asynchron    | ous clock inpu | t with system c | lock (Fosc)      |                |              |
| bit 1            | Unimplemen         | ted: Read as '    | )'             |                 |                  |                |              |
| bit 0            | TMR1ON: Tir        | mer1 On bit       |                |                 |                  |                |              |
|                  | 1 = Enables        | Timer1            |                |                 |                  |                |              |
|                  | 0 = Stops Tir      | mer1 and clears   | Timer1 gate f  | lip-flop        |                  |                |              |
|                  |                    |                   |                |                 |                  |                |              |

| Name   | Bit 7                                                                    | Bit 6                  | Bit 5                  | Bit 4         | Bit 3          | Bit 2  | Bit 1                  | Bit 0                  | Register<br>on Page |
|--------|--------------------------------------------------------------------------|------------------------|------------------------|---------------|----------------|--------|------------------------|------------------------|---------------------|
| ANSELA | —                                                                        | —                      | —                      | ANSA4         | —              | ANSA2  | ANSA1                  | ANSA0                  | 136                 |
| APFCON | _                                                                        | CWGASEL <sup>(2)</sup> | CWGBSEL <sup>(2)</sup> | _             | T1GSEL         | _      | CCP2SEL <sup>(3)</sup> | CCP1SEL <sup>(2)</sup> | 132                 |
| INTCON | GIE                                                                      | PEIE                   | TMR0IE                 | INTE          | IOCIE          | TMR0IF | INTF                   | IOCIF                  | 82                  |
| PIE1   | TMR1GIE                                                                  | ADIE                   | _                      | _             | _              | CCP1IE | TMR2IE                 | TMR1IE                 | 83                  |
| PIR1   | TMR1GIF                                                                  | ADIF                   | _                      | _             | _              | CCP1IF | TMR2IF                 | TMR1IF                 | 87                  |
| TMR1H  | Holding Regi                                                             | ister for the M        | ost Significant        | Byte of the 1 | l6-bit TMR1 C  | ount   |                        |                        | 196*                |
| TMR1L  | Holding Regi                                                             | ister for the Le       | east Significan        | t Byte of the | 16-bit TMR1 (  | Count  |                        |                        | 196*                |
| TMR3H  | Holding Regi                                                             | ister for the M        | ost Significant        | Byte of the 1 | l6-bit TMR3 C  | ount   |                        |                        | 196*                |
| TMR3L  | Holding Register for the Least Significant Byte of the 16-bit TMR3 Count |                        |                        |               |                |        |                        | 196*                   |                     |
| TMR5H  | Holding Register for the Most Significant Byte of the 16-bit TMR5 Count  |                        |                        |               |                |        |                        |                        | 196*                |
| TMR5L  | Holding Register for the Least Significant Byte of the 16-bit TMR5 Count |                        |                        |               |                |        |                        | 196*                   |                     |
| TRISA  | —                                                                        | —                      | TRISA5                 | TRISA4        | (1)            | TRISA2 | TRISA1                 | TRISA0                 | 135                 |
| T1CON  | TMR1C                                                                    | S<1:0>                 | T1CKP                  | S<1:0>        | _              | T1SYNC | —                      | TMR10N                 | 200                 |
| T1GCON | TMR1GE                                                                   | T1GPOL                 | T1GTM                  | T1GSPM        | T1GGO/<br>DONE | T1GVAL | T1GSS<1:0>             |                        | 201                 |
| T3CON  | TMR3C                                                                    | S<1:0>                 | T3CKP                  | S<1:0>        | —              | T3SYNC | — TMR3ON               |                        | 200                 |
| T3GCON | TMR3GE                                                                   | T3GPOL                 | T3GTM                  | T3GSPM        | T3GGO/<br>DONE | T3GVAL | T3GSS<1:0>             |                        | 201                 |
| T5CON  | TMR5C                                                                    | :S<1:0>                | T5CKP                  | S<1:0>        | _              | T5SYNC | — TMR5ON               |                        | 200                 |
| T5GCON | TMR5GE                                                                   | T5GPOL                 | T5GTM                  | T5GSPM        | T5GGO/<br>DONE | T5GVAL | T5GSS<1:0>             |                        | 201                 |

#### **TABLE 21-5:** SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1

Legend: - = unimplemented location, read as '0'. Shaded cells are not used by the Timer1 module.

Page provides register information. Unimplemented, read as '1'. PIC12(L)F1612 only.

Note 1:

2:

PIC16(L)F1613 only. 3:

## 22.3 Timer2 Output

The Timer2 module's primary output is TMR2\_postscaled, which pulses for a single TMR2\_clk period upon each match of the postscaler counter and the OUTPS TMR2xCON. The PR2 postscaler is incremented each time the TMR2 value matches the PR2 value. this signal can be selected as an input to several other input modules:

- The CRC memory scanner, as a trigger for Triggered mode
- The ADC module, as an auto-conversion trigger
- Both SMT modules, as both a window and/or a signal input
- · CWG, as an auto-shutdown source

In addition, the Timer2 is also used by the CCP module for pulse generation in PWM mode. Both the actual TMR2 value as well as other internal signals are sent to the CCP module to properly clock both the period and pulse width of the PWM signal. See Section23.4 "CCP/PWM Clock Selection" for more details on setting up Timer2 for use with the CCP, as timing well as the diagrams in Section22.5 "Operation Examples" for examples of how the varying Timer2 modes affect CCP PWM output.

## 22.4 External Reset Sources

In addition to the clock source, the Timer2 also takes in an external Reset source. This external Reset source is selected for Timer2, Timer4, and Timer6 with the T2RST, T4RST, and T6RST registers, respectively. This source can control starting and stopping of the timer, as well as resetting the timer, depending on which mode the timer is in. The mode of the timer is controlled by the MODE<3:0> bits of the TxHLT register.

- Note 1: Because of Synchronization, there needs to be at least six clock pulses between each external Reset signal pulse while in edge-triggered modes. A second pulse fewer than six clock pulses after a first will not be detected by the module. Similarly, in level-triggered modes, the input signal active time must be at least three clock pulses wide to be detected.
  - 2: While the part is in a debug freeze state, external Reset sources will continue to trigger.

## 22.5 Operation Examples

Unless otherwise specified, the following notes apply to the following timing diagrams:

- Both the prescaler and postscaler are set to 1:1 (both the CKPS and OUTPS bits in the TxCON register are cleared).
- The diagrams illustrate any clock except Fosc/4 and show clock-sync delays of at least two full cycles for both ON and TMRx\_ers. When using Fosc/4, the clocksync delay is at least one instruction period for TMRx\_ers; ON applies in the next instruction period.
- ON and TMRx\_ers are somewhat generalized, and clock-sync delays may produce results that are slightly different than illustrated.
- The PWM Duty Cycle and PWM output are illustrated assuming that the timer is used for the PWM function of the CCP module as described in **Section23.4 "CCP/PWM Clock Selection"**. The signals are not a part of the Timer2 module.
- Note: The CKSYNC bit should be set while running Timer2/4/6 in order to ensure proper operation of the timer and its interactions with other modules. Clearing the CKSYNC bit should be done only in specific cases where a very specific number of clock cycles is desired, and should only be done with extreme caution.

## 23.3 **PWM** Overview

Pulse-Width Modulation (PWM) is a scheme that provides power to a load by switching quickly between fully on and fully off states. The PWM signal resembles a square wave where the high portion of the signal is considered the on state and the low portion of the signal is considered the off state. The high portion, also known as the pulse width, can vary in time and is defined in steps. A larger number of steps applied, which lengthens the pulse width, also supplies more power to the load. Lowering the number of steps applied, which shortens the pulse width, supplies less power. The PWM period is defined as the duration of one complete cycle or the total amount of on and off time combined.

PWM resolution defines the maximum number of steps that can be present in a single PWM period. A higher resolution allows for more precise control of the pulse width time and in turn the power that is applied to the load. The term duty cycle describes the proportion of the on time to the off time and is expressed in percentages, where 0% is fully off and 100% is fully on. A lower duty cycle corresponds to less power applied and a higher duty cycle corresponds to more power applied.

## FIGURE 23-3: SIMPLIFIED PWM BLOCK DIAGRAM





| MOVF                        | DVF Move f                                                                                                                                                                                          |                  | Move INDFn to W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|
| Syntax:                     | yntax: [ label ] MOVF f,d                                                                                                                                                                           |                  | [ label ] MOVIW ++FSRn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                  |  |  |
| Operands: $0 \le f \le 127$ |                                                                                                                                                                                                     |                  | [ label ] MOVIWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -SRn<br>SRn++                    |  |  |
| Onenetien                   | $\mathbf{d} \in [0,1]$                                                                                                                                                                              |                  | [ label ] MOVIW FS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SRn                              |  |  |
| Operation:                  | $(f) \rightarrow (dest)$                                                                                                                                                                            |                  | [ label ] MOVIW k[                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FSRn]                            |  |  |
| Description:                | Z<br>The contents of register f is moved to<br>a destination dependent upon the                                                                                                                     | Operands:        | $n \in [0,1]$<br>mm $\in [00,01, 10, -32 \le k \le 31$                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11]                              |  |  |
|                             | status of d. If $d = 0$ , destination is W<br>register. If $d = 1$ , the destination is file<br>register f itself. $d = 1$ is useful to test a<br>file register since status flag Z is<br>affected. | Operation:       | <ul> <li>INDFn → W</li> <li>Effective address is determined by</li> <li>FSR + 1 (preincrement)</li> <li>FSR - 1 (predecrement)</li> <li>FSR + k (relative offset)</li> </ul>                                                                                                                                                                                                                                                                                                                                                   |                                  |  |  |
| Words:                      | 1                                                                                                                                                                                                   |                  | After the Move, the<br>either                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FSR value will be                |  |  |
| Cycles:                     | 1                                                                                                                                                                                                   |                  | FSR + 1 (all incr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | rements)                         |  |  |
| Example.                    | MOVF FSR, U                                                                                                                                                                                         |                  | <ul> <li>FSR - 1 (all decrements)</li> <li>Unchanged</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  |  |  |
|                             | W = value in FSR register $Z = 1$                                                                                                                                                                   | Status Affected: | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                  |  |  |
|                             |                                                                                                                                                                                                     | Mode             | Syntax                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | mm                               |  |  |
|                             |                                                                                                                                                                                                     | Preincrement     | ++FSRn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00                               |  |  |
|                             |                                                                                                                                                                                                     | Predecrement     | FSRn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 01                               |  |  |
|                             |                                                                                                                                                                                                     | Postincrement    | FSRn++                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10                               |  |  |
|                             |                                                                                                                                                                                                     | Postdecrement    | FSRn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11                               |  |  |
|                             |                                                                                                                                                                                                     | Description:     | This instruction is used to move data<br>between W and one of the indirect<br>registers (INDFn). Before/after this<br>move, the pointer (FSRn) is updated by<br>pre/post incrementing/decrementing it.<br><b>Note:</b> The INDFn registers are not<br>physical registers. Any instruction that<br>accesses an INDFn register actually<br>accesses the register at the address<br>specified by the FSRn.<br>FSRn is limited to the range 0000h -<br>FFFFh. Incrementing/decrementing it<br>beyond these bounds will cause it to |                                  |  |  |
|                             |                                                                                                                                                                                                     | MOVLB            | Move literal to E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | BSR                              |  |  |
|                             |                                                                                                                                                                                                     |                  | [ label ] MOVLB k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                  |  |  |
|                             |                                                                                                                                                                                                     | Operands:        | 0 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                  |  |  |
|                             |                                                                                                                                                                                                     | Operation:       | $k \to BSR$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                  |  |  |
|                             |                                                                                                                                                                                                     | Status Affected: | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                  |  |  |
|                             |                                                                                                                                                                                                     | Description:     | The 5-bit literal 'k' i<br>Bank Select Regisi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | is loaded into the<br>ter (BSR). |  |  |





| TABLE 28-10: | CLKOUT | AND I/O | TIMING | PARAMETERS |
|--------------|--------|---------|--------|------------|
|--------------|--------|---------|--------|------------|

| Standard Operating Conditions (unless otherwise stated) |          |                                                               |               |      |      |       |                                  |
|---------------------------------------------------------|----------|---------------------------------------------------------------|---------------|------|------|-------|----------------------------------|
| Param.<br>No.                                           | Sym.     | Characteristic                                                | Min.          | Тур† | Max. | Units | Conditions                       |
| OS11                                                    | TosH2ckL | Fosc↑ to CLKOUT↓ <sup>(1)</sup>                               | —             | —    | 70   | ns    | $3.3V \le V\text{DD} \le 5.0V$   |
| OS12                                                    | TosH2ckH | Fosc↑ to CLKOUT↑ <sup>(1)</sup>                               | —             | —    | 72   | ns    | $3.3V \le V\text{DD} \le 5.0V$   |
| OS13                                                    | TckL2ioV | CLKOUT↓ to Port out valid <sup>(1)</sup>                      | —             | —    | 20   | ns    |                                  |
| OS14                                                    | TioV2ckH | Port input valid before CLKOUT <sup>(1)</sup>                 | Tosc + 200 ns | _    |      | ns    |                                  |
| OS15                                                    | TosH2ioV | Fosc↑ (Q1 cycle) to Port out valid                            | —             | 50   | 70*  | ns    | $3.3V \le V\text{DD} \le 5.0V$   |
| OS16                                                    | TosH2iol | Fosc↑ (Q2 cycle) to Port input invalid<br>(I/O in setup time) | 50            | —    |      | ns    | $3.3V \le V\text{DD} \le 5.0V$   |
| OS17                                                    | TioV2osH | Port input valid to Fosc↑ (Q2 cycle)<br>(I/O in setup time)   | 20            | —    | _    | ns    |                                  |
| OS18*                                                   | TioR     | Port output rise time                                         | —             | 40   | 72   | ns    | VDD = 1.8V                       |
|                                                         |          |                                                               | —             | 15   | 32   |       | $3.3V \leq V\text{DD} \leq 5.0V$ |
| OS19*                                                   | TioF     | Port output fall time                                         | —             | 28   | 55   | ns    | VDD = 1.8V                       |
|                                                         |          |                                                               | —             | 15   | 30   |       | $3.3V \le V\text{DD} \le 5.0V$   |
| OS20*                                                   | Tinp     | INT pin input high or low time                                | 25            | _    | _    | ns    |                                  |
| OS21*                                                   | Tioc     | Interrupt-on-change new input level time                      | 25            | _    | _    | ns    |                                  |

\* These parameters are characterized but not tested.

 $\dagger$  Data in "Typ" column is at 3.0V, 25°C unless otherwise stated.

**Note** 1: Measurements are taken in EXTRC mode where CLKOUT output is 4 x Tosc.

## 29.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

The graphs and tables provided in this section are for **design guidance** and are **not tested**.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

Unless otherwise noted, all graphs apply to both the L and LF devices.

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum", "Max.", "Minimum" or "Min." represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over each temperature range.

Note: Unless otherwise noted, VIN = 5V, FOSC = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 29-19: IDD Typical, HFINTOSC Mode, PIC12F1612/16F1613 Only.



FIGURE 29-20: IDD Maximum, HFINTOSC Mode, PIC12F1612/16F1613 Only.



FIGURE 29-21: IPD Base, LP Sleep Mode, PIC12LF1612/16F1613 Only.



FIGURE 29-22: IPD Base, LP Sleep Mode (VREGPM = 1), PIC12F1612/16F1613 Only.



FIGURE 29-23: IPD, Watchdog Timer (WDT), PIC12LF1612/16F1613 Only.



FIGURE 29-24: IPD, Watchdog Timer (WDT), PIC12F1612/16F1613 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



**FIGURE 29-71:** Temp. Indicator Initial Offset, High Range, Temp. = 20°C, PIC12F1612/16F1613 Only.



**FIGURE 29-72:** Temp. Indicator Initial Offset, Low Range, Temp. = 20°C, PIC12F1612/16F1613 Only.



FIGURE 29-73: Temp. Indicator Initial Offset, Low Range, Temp. = 20°C, PIC12LF1612/16F1613 Only.



**FIGURE 29-74:** Temp. Indicator Slope Normalized to 20°C, High Range, VDD = 5.5V, PIC12F1612/16F1613 Only.



**FIGURE 29-75:** Temp. Indicator Slope Normalized to 20°C, High Range, VDD = 3.0V, PIC12F1612/16F1613 Only.



**FIGURE 29-76:** Temp. Indicator Slope Normalized to 20°C, Low Range, VDD = 3.0V, PIC12F1612/16F1613 Only.

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | Ν   | MILLIMETERS |          |      |  |
|--------------------------|-----|-------------|----------|------|--|
| Dimension                | MIN | NOM         | MAX      |      |  |
| Contact Pitch            | E   |             | 0.65 BSC |      |  |
| Contact Pad Spacing      |     |             | 5.90     |      |  |
| Contact Pad Width (X14)  |     |             |          | 0.45 |  |
| Contact Pad Length (X14) | Y1  |             |          | 1.45 |  |
| Distance Between Pads    | G   | 0.20        |          |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC<sup>®</sup> MCUs and dsPIC<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kee-Loq logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, Intel-IiMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

 $\textcircled{\mbox{\sc c}}$  2014-2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-1259-5