

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 25                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 32-LQFP                                                                         |
| Supplier Device Package    | 32-LQFP (7x7)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f11ebaafp-50 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G1G 1. OUTLINE

## 1.3.3 44-pin products

<R>

• 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch)



Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. The functions in parentheses shown in the above figure can be assigned by setting peripheral I/O redirection register 1 (PIOR1).

RL78/G1G 1. OUTLINE

## 1.5 Block Diagram

# 1.5.1 **30-pin products**



## 2. ELECTRICAL SPECIFICATIONS

Caution 1. The RL78 microcontroller has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.

Caution 2. The pins mounted are as follows according to product.

## 2.1 Pins Mounted According to Product

#### 2.1.1 Port functions

Refer to 2.1.1 30-pin products, 2.1.2 32-pin products, and 2.1.3 44-pin products in the RL78/G1G User's Manual.

## 2.1.2 Non-port functions

Refer to 2.2.1 With functions for each product in the RL78/G1G User's Manual.



#### **Absolute Maximum Ratings**

(2/2)

| Parameter            | Symbol |                   | Conditions                                                                                   | Ratings     | Unit |
|----------------------|--------|-------------------|----------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1   | Per pin           | P00, P01, P10 to P17, P30, P31, P40, P41, P50, P51, P60 to P63, P70 to P73, P120, P146, P147 | -40         | mA   |
|                      |        | Total of all      | P00, P01, P40, P41, P120                                                                     | -70         | mA   |
|                      |        | pins<br>-170 mA   | P10 to P17, P30, P31, P50, P51, P60 to P63, P70 to P73, P146, P147                           | -100        | mA   |
|                      | Іон2   | Per pin           | P20 to P27                                                                                   | -0.5        | mA   |
|                      |        | Total of all pins |                                                                                              | -2          | mA   |
| Output current, low  | loL1   | Per pin           | P00, P01, P10 to P17, P30, P31, P40, P41, P50, P51, P60 to P63, P70 to P73, P120, P146, P147 | 40          | mA   |
|                      |        | Total of all      | P00, P01, P40, P41, P120                                                                     | 70          | mA   |
|                      |        | pins<br>170 mA    | P10 to P17, P30, P31, P50, P51, P60 to P63, P70 to P73, P146, P147                           | 100         | mA   |
|                      | lOL2   | Per pin           | P20 to P27                                                                                   | 1           | mA   |
|                      |        | Total of all pins |                                                                                              | 5           | mA   |
| Operating ambient    | ТА     | In normal o       | pperation mode                                                                               | -40 to +85  | °C   |
| temperature          |        | In flash me       | mory programming mode                                                                        |             |      |
| Storage temperature  | Tstg   |                   |                                                                                              | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

#### 2.3 Oscillator Characteristics

#### 2.3.1 X1 oscillator characteristics

 $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ 

| Parameter                                | Resonator                               | Conditions                                       | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|-----------------------------------------|--------------------------------------------------|------|------|------|------|
| X1 clock oscillation frequency (fx) Note | Ceramic resonator/<br>crystal resonator | $2.7~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$ | 1.0  |      | 20.0 | MHz  |

Note

Indicates only permissible oscillator frequency ranges. Refer to **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution

Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G1G User's Manual.

## 2.3.2 On-chip oscillator characteristics

 $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                   | Parameters | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------|------------|------------|------|------|------|------|
| High-speed on-chip oscillator | fін        |            | 1    |      | 24   | MHz  |
| clock frequency Notes 1, 2    | fносо      |            | 1    |      | 48   |      |
| High-speed on-chip oscillator |            |            | -2   |      | +2   | %    |
| clock frequency accuracy      |            |            |      |      |      |      |
| Low-speed on-chip oscillator  | fıL        |            |      | 15   |      | kHz  |
| clock frequency               |            |            |      |      |      |      |
| Low-speed on-chip oscillator  |            |            | -15  |      | +15  | %    |
| clock frequency accuracy      |            |            |      |      |      |      |

Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.

#### 2.4 DC Characteristics

#### 2.4.1 Pin characteristics

 $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ 

| Items                       | Symbol | Conditions                                                                                                        |                                                     | MIN. | TYP. | MAX.            | Unit |
|-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|-----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00, P01, P10 to P17,<br>P30, P31, P40, P41, P50, P51,<br>P60 to P63, P70 to P73, P120,<br>P146, P147 | 2.7 V ≤ VDD ≤ 5.5 V                                 |      |      | -10.0<br>Note 2 | mA   |
|                             |        | Total of P00, P01, P40, P41, P120                                                                                 | $4.0~V \leq V_{DD} \leq 5.5~V$                      |      |      | -55.0           | mA   |
|                             |        | (When duty ≤ 70% Note 3)                                                                                          | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ |      |      | -10.0           | mA   |
|                             |        | Total of P10 to P17, P30, P31,                                                                                    | $4.0~V \leq V_{DD} \leq 5.5~V$                      |      |      | -80.0           | mA   |
|                             |        | P50, P51, P60 to P63, P70 to<br>P73, P146, P147<br>(When duty ≤ 70% Note 3)                                       | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                     |      |      | -19.0           | mA   |
|                             |        | Total of all pins $(When \ duty \leq 70\% \ ^{Note \ 3})$                                                         | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    |      |      | -135.0          | mA   |
|                             | Іон2   | Per pin for P20 to P27                                                                                            | $2.7~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$    |      |      | -0.1<br>Note 2  | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% Note 3)                                                                     | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    |      |      | -1.5            | mA   |

**Note 1.** Value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

**Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

```
• Total output current of pins = (IoH × 0.7)/(n × 0.01)

<Example> Where n = 80% and IoH = -10.0 mA
```

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P10, P15, P17, P30, P50, P51 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Note 2. Do not exceed the total current value.

## 2.4.2 Supply current characteristics

#### (1) Flash ROM: 16 KB of 30- pin to 44-pin products

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

(1/2)

| Parameter | Symbol |           |                       | Conditions              |           |                         | MIN. | TYP. | MAX. | Unit |
|-----------|--------|-----------|-----------------------|-------------------------|-----------|-------------------------|------|------|------|------|
| Supply    | IDD1   | Operating | HS (high-speed        | fHOCO = 48 MHz,         | Basic     | V <sub>DD</sub> = 5.0 V |      | 1.8  |      | mA   |
| current   |        | mode      | main) mode Notes 3, 4 | fih = 24 MHz            | operation | V <sub>DD</sub> = 3.0 V |      | 1.8  |      |      |
| Note 1    |        |           | HS (high-speed        | fносо = 48 MHz,         | Normal    | V <sub>DD</sub> = 5.0 V |      | 3.9  | 6.9  | mA   |
|           |        |           | main) mode Notes 3, 4 | fih = 24 MHz            | operation | V <sub>DD</sub> = 3.0 V |      | 3.9  | 6.9  |      |
|           |        |           |                       | fHOCO = 24 MHz,         | Normal    | V <sub>DD</sub> = 5.0 V |      | 3.7  | 6.3  |      |
|           |        |           |                       | fih = 24 MHz            | operation | V <sub>DD</sub> = 3.0 V |      | 3.7  | 6.3  |      |
|           |        |           |                       | fHOCO = 16 MHz,         | Normal    | V <sub>DD</sub> = 5.0 V |      | 2.8  | 4.6  |      |
|           |        |           |                       | fін = 16 MHz            | operation | V <sub>DD</sub> = 3.0 V |      | 2.8  | 4.6  |      |
|           |        |           | LS (low-speed main)   | fih = 8 MHz             | Normal    | V <sub>DD</sub> = 3.0 V |      | 1.2  | 2.0  | mA   |
|           |        |           | mode Notes 3, 4       |                         | operation |                         |      |      |      |      |
|           |        |           | HS (high-speed        | fmx = 20 MHz,           | Normal    | Square wave input       |      | 3.1  | 5.3  | mA   |
|           |        |           | main) mode Notes 2, 4 | V <sub>DD</sub> = 5.0 V | operation | Resonator connection    |      | 3.3  | 5.5  |      |
|           |        |           |                       | fmx = 20 MHz,           | Normal    | Square wave input       |      | 3.1  | 5.3  |      |
|           |        |           |                       | V <sub>DD</sub> = 3.0 V | operation | Resonator connection    |      | 3.3  | 5.5  |      |
|           |        |           |                       | fmx = 10 MHz,           | Normal    | Square wave input       |      | 2.0  | 3.1  |      |
|           |        |           |                       | VDD = 5.0 V             | operation | Resonator connection    |      | 2.0  | 3.2  |      |
|           |        |           |                       | fmx = 10 MHz,           | Normal    | Square wave input       |      | 2.0  | 3.1  |      |
|           |        |           |                       | VDD = 3.0 V             | operation | Resonator connection    |      | 2.0  | 3.2  |      |
|           |        |           | LS (low-speed main)   | fmx = 8 MHz,            | Normal    | Square wave input       |      | 1.2  | 1.9  | mA   |
|           |        |           | mode Notes 2, 4       | VDD = 3.0 V             | operation | Resonator connection    |      | 1.2  | 2.0  |      |

- Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, watchdog timer, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors.
- Note 2. When high-speed on-chip oscillator is stopped.
- Note 3. When high-speed system clock is stopped.
- Note 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

  HS (high speed main) mode: VDD = 2.7 V to 5.5 V@1 MHz to 24 MHz

  LS (low speed main) mode: VDD = 2.7 V to 5.5 V@1 MHz to 8 MHz
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (48 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (24 MHz max.)
- Remark 4. Temperature condition of the TYP. value is TA = 25°C

## (1) Flash ROM: 16 KB of 30-pin to 44-pin products

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

(2/2)

| Parameter | Symbol     |             | Co                    | nditions                |                         | MIN.          | TYP.              | MAX. | Unit |      |  |
|-----------|------------|-------------|-----------------------|-------------------------|-------------------------|---------------|-------------------|------|------|------|--|
| Supply    | IDD2       | HALT mode   | HS (high-speed        | fHOCO = 48 MHz,         | V <sub>DD</sub> = 5.0 V |               | 0.60              | 2.40 | mA   |      |  |
| current   | Note 2     |             | main) mode Notes 4, 6 | fiH = 24 MHz            | V <sub>DD</sub> = 3.0 V |               | 0.60              | 2.40 |      |      |  |
| Note 1    |            |             |                       | fHOCO = 24 MHz,         | V <sub>DD</sub> = 5.0 V |               | 0.40              | 1.83 |      |      |  |
|           |            |             |                       | fiH = 24 MHz            | V <sub>DD</sub> = 3.0 V |               | 0.40              | 1.83 |      |      |  |
|           |            |             |                       | fHOCO = 16 MHz,         | V <sub>DD</sub> = 5.0 V |               | 0.38              | 1.38 |      |      |  |
|           |            |             |                       | fін = 16 MHz            | V <sub>DD</sub> = 3.0 V |               | 0.38              | 1.38 |      |      |  |
|           |            |             | LS (low-speed main)   | fiH = 8 MHz             | V <sub>DD</sub> = 3.0 V |               | 260               | 710  | μΑ   |      |  |
|           |            |             | mode Notes 4, 6       |                         |                         |               |                   |      |      |      |  |
|           |            |             | HS (high-speed        | fmx = 20 MHz,           | Square wave input       |               | 0.28              | 1.55 | mA   |      |  |
|           |            |             | main) mode Notes 3, 6 | V <sub>DD</sub> = 5.0 V | Resonator connection    |               | 0.42              | 1.74 |      |      |  |
|           |            |             | fmx = 20 MHz,         | Square wave input       |                         | 0.28          | 1.55              |      |      |      |  |
|           |            |             |                       | V <sub>DD</sub> = 3.0 V | Resonator connection    |               | 0.42              | 1.74 |      |      |  |
|           |            |             |                       | fmx = 10 MHz,           | Square wave input       |               | 0.19              | 0.86 |      |      |  |
|           |            |             |                       | V <sub>DD</sub> = 5.0 V | Resonator connection    |               | 0.27              | 0.93 |      |      |  |
|           |            |             |                       |                         |                         | fmx = 10 MHz, | Square wave input |      | 0.19 | 0.86 |  |
|           |            |             |                       | V <sub>DD</sub> = 3.0 V | Resonator connection    |               | 0.27              | 0.93 |      |      |  |
|           |            |             | LS (low-speed main)   | fmx = 8 MHz,            | Square wave input       |               | 95                | 550  | μΑ   |      |  |
|           |            |             | mode Notes 3, 6       | VDD = 3.0 V             | Resonator connection    |               | 145               | 590  |      |      |  |
|           | IDD3       | STOP        | TA = -40°C            | l                       | 1                       |               | 0.18              | 0.51 | μΑ   |      |  |
|           |            | mode Note 5 | TA = +25°C            |                         |                         |               | 0.24              | 0.51 |      |      |  |
| 335       | TA = +50°C |             |                       |                         |                         | 0.29          | 1.10              |      |      |      |  |
|           |            | TA = +70°C  |                       |                         |                         | 0.41          | 1.90              |      |      |      |  |
|           |            |             | TA = +85°C            |                         |                         |               | 0.90              | 3.30 |      |      |  |

- Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, watchdog timer, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator is stopped.
- Note 4. When high-speed system clock is stopped.
- **Note 5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When watchdog timer is stopped. The values below the MAX. column include the leakage current.
- Note 6. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

  HS (high speed main) mode: VDD = 2.7 V to 5.5 V@1 MHz to 24 MHz

  LS (low speed main) mode: VDD = 2.7 V to 5.5 V@1 MHz to 8 MHz
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (48 MHz max.)
- Remark 3. fin: High-speed on-chip oscillator clock frequency (24 MHz max.)
- Remark 4. Temperature condition of the TYP. value is TA = 25°C

## 2.5 AC Characteristics

# 2.5.1 Basic operation

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Items                                                              | Symbol          |                           | Condition                 | าร                                                  | MIN.           | TYP. | MAX. | Unit |
|--------------------------------------------------------------------|-----------------|---------------------------|---------------------------|-----------------------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum instruction execution time)             | Tcy             | Main system clock (fMAIN) | HS (high-speed main) mode | 2.7 V ≤ VDD ≤ 5.5 V                                 | 0.04167        |      | 1    | μS   |
|                                                                    |                 | operation                 | LS (low-speed main) mode  | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 0.125          |      | 1    | μS   |
|                                                                    |                 | In the self programming   | HS (high-speed main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 0.04167        |      | 1    | μS   |
|                                                                    |                 | mode                      | LS (low-speed main) mode  | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 0.125          |      | 1    | μS   |
| External main system clock frequency                               | fEX             | 2.7 V ≤ VDD ≤             | 5.5 V                     |                                                     | 1.0            |      | 20.0 | MHz  |
| External main system clock input high-level width, low-level width | texh,<br>texl   | 2.7 V ≤ VDD ≤             | 5.5 V                     |                                                     | 24             |      |      | ns   |
| TI00 to TI03 input high-level width, low-level width               | tтін, tтіL      |                           |                           |                                                     | 1/fмск +<br>10 |      |      | ns   |
| Timer RJ input cycle                                               | fc              | TRJIO                     |                           | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 100            |      |      | ns   |
| Timer RJ input high-level width, low-level width                   | fwh, fwl        | TRJIO                     |                           | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 40             |      |      | ns   |
| TO00 to TO03,                                                      | fто             | HS (high-spee             | ed main) mode             | $4.0~V \leq V_{DD} \leq 5.5~V$                      |                |      | 12   | MHz  |
| TRJIO0,TRJO, TRDIOA0/1, TRDIOB0/1,                                 |                 |                           |                           | $2.7 \text{ V} \le \text{V}_{DD} \le 4.0 \text{ V}$ |                |      | 8    | MHz  |
| TRDIOBO/1, TRDIOCO/1,TRDIODO/1 output frequency                    |                 | LS (low-speed             | l main) mode              | $2.7 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$    |                |      | 4    | MHz  |
| PCLBUZ0, PCLBUZ1                                                   | fPCL            | HS (high-spee             | ed main) mode             | $4.0~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$    |                |      | 16   | MHz  |
| output frequency                                                   |                 |                           |                           | 2.7 V ≤ V <sub>DD</sub> < 4.0 V                     |                |      | 8    | MHz  |
|                                                                    |                 | LS (low-speed             | l main) mode              | $2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$  |                |      | 4    | MHz  |
| Interrupt input high-level width, low-level width                  | tinth,<br>tintl | INTP0 to INTP5            |                           | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$    | 1              |      |      | μS   |
| Key interrupt input low-level width                                | tkr             | KR0-KR3                   |                           | 2.7 V ≤ VDD ≤ 5.5 V                                 | 250            |      |      | ns   |
| RESET low-level width                                              | trsl            |                           |                           |                                                     | 10             |      |      | μS   |

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0), n: Channel number (n = 0 to 3))

## **AC Timing Test Points**



## External System Clock Timing



#### TI/TO Timing





TO00 to TO03 TRJIO0, TRJO0, TRDIOA0, TRDIOA1, TRDIOB0, TRDIOB1, TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1







# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                  | Symbol     |                           | Conditions                                                 |              | ed main) | LS (low-speed main) mode |      | Unit |
|--------------------------------------------|------------|---------------------------|------------------------------------------------------------|--------------|----------|--------------------------|------|------|
|                                            |            |                           |                                                            | MIN.         | MAX.     | MIN.                     | MAX. |      |
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 2/fclk            | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 83.3         |          | 250                      |      | ns   |
| SCKp high-/low-level width                 | tkh1, tkl1 | 4.0 V ≤ V <sub>DD</sub> ≤ | 5.5 V                                                      | tkcy1/2 - 7  |          | tксү1/2 - 50             |      | ns   |
|                                            |            | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V                                                      | tксү1/2 - 10 |          | tксү1/2 - 50             |      | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1      | 4.0 V ≤ V <sub>DD</sub> ≤ | 5.5 V                                                      | 23           |          | 110                      |      | ns   |
|                                            |            | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V                                                      | 33           |          | 110                      |      | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksıı      | $2.7~V \le V_{DD} \le$    | 5.5 V                                                      | 10           |          | 10                       |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1      | C = 20 pF Note            | 4                                                          |              | 10       |                          | 10   | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- $\textbf{Remark 1.} \ \ \textbf{This value is valid only when CSI00's peripheral I/O redirect function is not used.}$
- Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM numbers (g = 1)
- Remark 3. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
  n: Channel number (mn = 00))

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                  | Symbol | Conditions                                                 |                                                            | HS (high-spe | ,              | LS (low-speed main)<br>mode |                 | Unit |
|--------------------------------------------|--------|------------------------------------------------------------|------------------------------------------------------------|--------------|----------------|-----------------------------|-----------------|------|
|                                            |        |                                                            |                                                            | MIN.         | MAX.           | MIN.                        | MAX.            |      |
| SCKp cycle time Note 5                     | tKCY2  | $4.0~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 20 MHz < fmck                                              | 8/fмск       |                | _                           |                 | ns   |
|                                            |        |                                                            | fмcк ≤ 20 MHz                                              | 6/fмск       |                | 6/fмск                      |                 | ns   |
|                                            |        | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 16 MHz < fмск                                              | 8/fмск       |                | _                           |                 | ns   |
|                                            |        |                                                            | fмcк ≤ 16 MHz                                              | 6/fмск       |                | 6/fмск                      |                 | ns   |
| SCKp high-/low-level width                 | tĸн2,  | $4.0~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ |                                                            | tkcy2/2 - 7  |                | tkcy2/2 - 7                 |                 | ns   |
|                                            | tKL2   | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ |                                                            | tkcy2/2 - 8  |                | tkcy2/2 - 8                 |                 | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsik2  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ |                                                            | 1/fмск + 20  |                | 1/fмск + 30                 |                 | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksi2  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ |                                                            | 1/fмск + 31  |                | 1/fмск + 31                 |                 | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso2  | C = 30 pF Note 4                                           | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ |              | 2/fмск +<br>44 |                             | 2/fмск +<br>110 | ns   |
| SSI00 setup time                           | tssik  | DAPmn = 0                                                  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 120          |                | 120                         |                 | ns   |
|                                            |        | DAPmn = 1                                                  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 1/fмск + 120 |                | 1/fмск + 120                |                 | ns   |
| SSI00 hold time                            | tkssi  | DAPmn = 0                                                  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 1/fмск + 120 |                | 1/fмск + 120                |                 | ns   |
|                                            |        | DAPmn = 1                                                  | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 120          |                | 120                         |                 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Note 4. C is the load capacitance of the SOp output lines.
- Note 5. The maximum transfer rate when using the SNOOZE mode is 1 Mbps.
- Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- Remark 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM number (g = 3, 5)
- Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))

## CSI mode connection diagram (during communication at same potential)



# CSI mode connection diagram (during communication at same potential) (Slave Transmission of slave select input function (CSI00))



Remark 1. p: CSI number (p = 00)

Remark 2. m: Unit number, n: Channel number (mn = 00)

#### (6) Communication at different potential (2.5 V, 3 V) (UART mode)

#### $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$

(2/2)

| Parameter     | Symbol |              | Conditions                                                                                                               | HS (high-spe | eed main) mode | LS (low-spe | ed main) mode | Unit |
|---------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------|--------------|----------------|-------------|---------------|------|
|               |        |              |                                                                                                                          | MIN.         | MAX.           | MIN.        | MAX.          |      |
| Transfer rate |        | transmission | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_{b} \leq 4.0 \ V $                                                |              | Note 1         |             | Note 1        | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF},  R_b = 1.4 \text{ k}\Omega, \\ V_b = 2.7 \text{ V}$ |              | 2.8 Note 2     |             | 2.8 Note 2    | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$                 |              | Note 3         |             | Note 3        | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF},  R_b = 2.7 \text{ k}\Omega, \\ V_b = 2.3 \text{ V}$ |              | 1.2 Note 4     |             | 1.2 Note 4    | Mbps |
|               |        |              | $2.7 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$                 |              | Note 5, 6      |             | Note 5, 6     | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF, } R_b = 5.5 \text{ k}\Omega,$ $V_b = 1.6 \text{ V}$  |              | 0.43 Note 7    |             | 0.43 Note 7   | Mbps |

Note 1. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  VDD  $\leq$  5.5 V and 2.7 V  $\leq$  Vb  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\left\{-C_b \times R_b \times \ln \left(1 - \frac{2.2}{V_b}\right)\right\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-\text{Cb} \times \text{Rb} \times \text{In } (1 - \frac{2.2}{\text{Vb}})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

- Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to **Note 1** above to calculate the maximum transfer rate under conditions of the customer.
- Note 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate

Expression for calculating the transfer rate when 2.7 V  $\leq$  VDD < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-\text{Cb} \times \text{Rb} \times \text{In} (1 - \frac{2.0}{\text{Vb}})\} }{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

- Note 4. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- Note 5. Use it with  $V_{DD} \ge V_b$ .



<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides

# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                       | Symbol | Conditions                                                                           |                                                                                                                                                                                                       | HS (high-s<br>main) mo |      | LS (low-speed mode | Unit |    |
|-------------------------------------------------|--------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|----|
|                                                 |        |                                                                                      |                                                                                                                                                                                                       | MIN.                   | MAX. | MIN.               | MAX. |    |
| SCKp cycle time                                 | tkcy1  | tkcy1 ≥ 2/fclk                                                                       | $ \begin{aligned} &4.0 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ &C_b = 20 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega \end{aligned} $ | 200                    |      | 1150               |      | ns |
|                                                 |        |                                                                                      | $\begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b & = 20 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                               | 300                    |      | 1150               |      | ns |
| SCKp high-level width                           | tкн1   | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ                                                                                                                                               | tkcy1/2 - 50           |      | tkcy1/2 - 50       |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$ $C_b = 20 \text{ pF}, R_b =$                  | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, 2.7 k $\Omega$                                                                                                                                                     | tксү1/2 - 120          |      | tксү1/2 - 120      |      | ns |
| SCKp low-level width                            | tKL1   | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, 1.4 kΩ                                                                                                                                                 | tkcy1/2 - 7            |      | tkcy1/2 - 50       |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> =   | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V,<br>= 2.7 k $\Omega$                                                                                                                                                | tkcy1/2 - 10           |      | tkcy1/2 - 50       |      | ns |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsıĸ1  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, 1.4 kΩ                                                                                                                                                 | 58                     |      | 479                |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> =   | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $\approx$ 2.7 k $\Omega$                                                                                                                                           | 121                    |      | 479                |      | ns |
| SIp hold time<br>(from SCKp↑) Note 1            | tksii  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>= 1.4 kΩ                                                                                                                                            | 10                     |      | 10                 |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$ Cb = 20 pF, Rb =                              | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V,<br>= 2.7 k $\Omega$                                                                                                                                                | 10                     |      | 10                 |      | ns |
| Delay time from SCKp↓ to SOp output Note 1      | tkso1  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, 1.4 kΩ                                                                                                                                                 |                        | 60   |                    | 60   | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$ $C_b = 20 \text{ pF, } R_b =$                 | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $\approx$ 2.7 k $\Omega$                                                                                                                                           |                        | 130  |                    | 130  | ns |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup>  | tsıĸ1  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, 1.4 kΩ                                                                                                                                                 | 23                     |      | 110                |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$ $C_b = 20 \text{ pF, } R_b =$                 | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>= 2.7 k $\Omega$                                                                                                                                    | 33                     |      | 110                |      | ns |
| SIp hold time<br>(from SCKp↓) <sup>Note 2</sup> | tksii  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> = | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, 1.4 kΩ                                                                                                                                                 | 10                     |      | 10                 |      | ns |
|                                                 |        | $2.7 \text{ V} \le \text{V}_{DD} < 4.$<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> =   | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, 2.7 kΩ                                                                                                                                                             | 10                     |      | 10                 |      | ns |
| Delay time from SCKp↑ to SOp output Note 2      | tkso1  | $4.0 \text{ V} \le \text{V}_{DD} \le 5.$<br>Cb = 20 pF, Rb =                         | 5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V, = 1.4 kΩ                                                                                                                                               |                        | 10   |                    | 10   | ns |
|                                                 |        | 2.7 V ≤ V <sub>DD</sub> < 4.<br>C <sub>b</sub> = 20 pF, R <sub>b</sub> =             | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, $\approx$ 2.7 kΩ                                                                                                                                                   |                        | 10   |                    | 10   | ns |

(Notes, Caution and Remarks are listed on the next page.)

# (8) Communication at different potential (2.5 V, 3 V) (fMC $\kappa$ /4) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)(1/2)

| Parameter Symbol      |       | Conditions                                                                                                                                                                |                                                                                                                                             | HS (high-spee | HS (high-speed main) mode |               | LS (low-speed main) mode |    |
|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------|---------------|--------------------------|----|
|                       |       |                                                                                                                                                                           |                                                                                                                                             | MIN.          | MAX.                      | MIN.          | MAX.                     |    |
| SCKp cycle time       | tkcy1 | tkcy1 ≥ 4/fclk                                                                                                                                                            | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                             | 300           |                           | 1150          |                          | ns |
|                       |       |                                                                                                                                                                           | $\begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$     | 500           |                           | 1150          |                          | ns |
|                       |       |                                                                                                                                                                           | $\begin{aligned} 2.7 & \ V \le V_{DD} < 3.3 \ V, \\ 1.6 & \ V \le V_b \le 2.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned}$ | 1150          |                           | 1150          |                          | ns |
| SCKp high-level width | tкн1  | $ 4.0 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}, $ $ \text{Cb} = 30 \text{ pF}, \ \text{Rb} = 1.4 \text{ k}\Omega $ |                                                                                                                                             | tксү1/2 - 75  |                           | tkcy1/2 - 75  |                          | ns |
|                       |       | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $      |                                                                                                                                             | tkcy1/2 - 170 |                           | tксү1/2 - 170 |                          | ns |
|                       |       | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $      |                                                                                                                                             | tkcy1/2 - 458 |                           | tксү1/2 - 458 |                          | ns |
| SCKp low-level width  | tKL1  | $ 4.0 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}, $ $ \text{Cb} = 30 \text{ pF}, \ \text{Rb} = 1.4 \text{ k}\Omega $ |                                                                                                                                             | tксү1/2 - 12  |                           | tксү1/2 - 50  |                          | ns |
|                       |       | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $      |                                                                                                                                             | tксү1/2 - 18  |                           | tkcy1/2 - 50  |                          | ns |
|                       | _     | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $      |                                                                                                                                             | tксү1/2 - 50  |                           | tkcy1/2 - 50  |                          | ns |

- Caution 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- Caution 2. Use it with  $V_{DD} \ge V_b$ .
- Remark 1.  $Rb[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5)
- Remark 3. VIH and VIL below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode.

 $4.0 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}; \ \text{ViH} = 2.2 \text{ V}, \ \text{Vil} = 0.8 \text{ V} \\ 2.7 \text{ V} \leq \text{Vdd} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{Vb} \leq 2.7 \text{ V}; \ \text{Vih} = 2.0 \text{ V}, \ \text{Vil} = 0.5 \text{ V} \\ \end{cases}$ 

## 2.7.2 Temperature sensor characteristics

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Reference output voltage          | Vconst  | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μS    |

# 2.7.3 Comparator

(TA = -40 to +85°C, 2.7 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                 | Symbol   | Conditions                                                   |                                | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------|----------|--------------------------------------------------------------|--------------------------------|------|------|------|------|
| Input offset voltage                      | VIOCMP   |                                                              |                                |      | ±5   | ±40  | mV   |
| Input voltage range                       | VICMP    |                                                              |                                | 0    |      | Vdd  | V    |
| Internal reference voltage deviation      | ΔVIREF   | CmRVM register value: 7FH to 80H (m = 0, 1) Other than above |                                |      |      | ±2   | LSB  |
|                                           |          |                                                              |                                |      |      | ±1   | LSB  |
| Response time                             | tcr, tcf | Input amplitude = ±100 mV                                    |                                |      | 70   | 150  | ns   |
| Operation stabilization time Note 1       | tcmp     | CMPnEN = 0→1                                                 | V <sub>DD</sub> = 3.3 to 5.5 V |      |      | 1    | μS   |
|                                           |          |                                                              | V <sub>DD</sub> = 2.7 to 3.3 V |      |      | 3    |      |
| Reference voltage stabilization wait time | tvr      | CVRE: 0→1 Note 2                                             |                                |      |      | 20   | μ\$  |

- **Note 1.** Time required after the operation enable signal of the comparator has been changed (CMPnEN =  $0 \rightarrow 1$ ) until a state satisfying the DC and AC characteristics of the comparator is entered.
- **Note 2.** Enable operation of internal reference voltage generation (CVREm bit = 1; m = 0, 1) and wait for the operation stabilization wait time before enabling the comparator output (CnOE bit = 1; n = 0, 1).



## 2.7.6 LVD circuit characteristics

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter            |               | Symbol                 | Conditions             | MIN. | TYP. | MAX. | Unit |
|----------------------|---------------|------------------------|------------------------|------|------|------|------|
| Detection            | Supply        | VLVD0                  | Power supply rise time | 3.98 | 4.06 | 4.14 | V    |
| voltage              | voltage level |                        | Power supply fall time | 3.90 | 3.98 | 4.06 | V    |
|                      | VLVD1         | Power supply rise time | 3.68                   | 3.75 | 3.82 | V    |      |
|                      |               | Power supply fall time | 3.60                   | 3.67 | 3.74 | V    |      |
|                      |               | VLVD2                  | Power supply rise time | 3.07 | 3.13 | 3.19 | V    |
|                      |               |                        | Power supply fall time | 3.00 | 3.06 | 3.12 | V    |
|                      | VLVD3         | Power supply rise time | 2.96                   | 3.02 | 3.08 | V    |      |
|                      |               | Power supply fall time | 2.90                   | 2.96 | 3.02 | V    |      |
|                      | VLVD4         | Power supply rise time | 2.86                   | 2.92 | 2.97 | V    |      |
|                      |               | Power supply fall time | 2.80                   | 2.86 | 2.91 | V    |      |
|                      | VLVD5         | Power supply rise time | 2.76                   | 2.81 | 2.87 | V    |      |
|                      |               |                        | Power supply fall time | 2.70 | 2.75 | 2.81 | V    |
| Minimum pulse width  |               | tLW                    |                        | 300  |      |      | μS   |
| Detection delay time |               | tld                    |                        |      |      | 300  | μS   |

**Remark** VLVD(n-1) > VLVDn: n = 1 to 5

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141