Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Doto!le | | |----------------------------|---------------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 24MHz | | Connectivity | CSI, I <sup>2</sup> C, UART/USART | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f11efaafp-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1.3.2 32-pin products <R> • 32-pin plastic LQFP (7 × 7 mm, 0.8 mm pitch) Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. The functions in parentheses shown in the above figure can be assigned by setting peripheral I/O redirection register 1 (PIOR1). ## 1.3.3 44-pin products <R> • 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch) Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. The functions in parentheses shown in the above figure can be assigned by setting peripheral I/O redirection register 1 (PIOR1). ### 1.4 Pin Identification ANI0 to ANI7, ANI16 to ANI19: Analog input AVREFM: A/D converter reference potential (- side) input AVREFP: A/D converter reference potential (+ side) input EXCLK: External clock input (main system clock) INTP0 to INTP5: External interrupt input KR0 to KR3: Key Return P00, P01: Port 0 P10 to P17: Port 1 P20 to P27: Port 2 P30, P31: Port 3 P40, P41: Port 4 P50, P51: Port 5 P60 to P63: Port 6 P70 to P73: Port 7 P120 to P124: Port 12 P137: Port 13 P146, P147: Port 14 PCLBUZ0, PCLBUZ1: Programmable clock output/buzzer output REGC: Regulator capacitance RESET: Reset RxD0, RxD1: Receive data SCK00: Serial clock input/output SCL00: Serial clock output SDA00: Serial data input/output SI00: Serial data input SO00: Serial data output SSI00: Serial interface chip select input TI00 to TI03: Timer input TO00 to TO03, TRJO0: Timer output TOOL0: Data input/output for tool TOOLRxD, TOOLTxD: Data input/output for external device TRDCLK: Timer external input clock TRDIOA0, TRDIOB0, TRDIOC0, TRDIOD0,:Timer input/output TRDIOA1, TRDIOB1, TRDIOC1, TRDIOD1, TRJI00 TxD0, TxD1: Transmit data CMP0P, CMP1P: Comparator input PGAI: PGA input VDD: Power supply Vss: Ground X1, X2: Crystal oscillator (main system clock) # 1.5 Block Diagram # 1.5.1 **30-pin products** # 1.5.3 44-pin products ## 1.6 Outline of Functions [30-pin, 32-pin, 44-pin products (code flash memory 8 KB to 16 KB)] Caution The above outline of the functions applies when peripheral I/O redirection register 1 (PIOR1) is set to 00H. (1/2) | | | 30-pin | 32-pin | 44-pin | | | | | |---------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------|--|--|--|--| | | Item | R5F11EA8ASP, | R5F11EB8AFP, | R5F11EF8AFP, | | | | | | | | R5F11EAAASP | R5F11EBAAFP | R5F11EFAAFP | | | | | | Code flash | memory (KB) | 8 to 16 | | | | | | | | RAM (KB) | | | 1.5 | | | | | | | Address spa | ace | 1 MB | | | | | | | | Main system | High-speed system | X1 (crystal/ceramic) oscillation, | external main system clock input | (EXCLK) | | | | | | clock | clock | LS (low-speed main) mode: 1 to | 8 MHz (VDD = 2.7 to 5.5 V), | | | | | | | | | HS (high-speed main) mode: 1 t | to 20 MHz (VDD = 2.7 to 5.5 V) | | | | | | | | High-speed on-chip | , , | LS (low-speed main) mode: 1 to 8 MHz (VDD = 2.7 to 5.5 V) | | | | | | | | oscillator clock (fін) | HS (high-speed main) mode: 1 | to 24 MHz (VDD = 2.7 to 5.5 V) | | | | | | | Low-speed | on-chip oscillator clock | 15 kHz (TYP.): VDD = 2.7 to 5.5 | V | | | | | | | General-pur | pose register | 8 bits × 32 registers (8 bits × 8 | registers × 4 banks) | | | | | | | Minimum ins | struction execution | 0.04167 μs (High-speed on-chip oscillator clock: fiн = 24 MHz operation) | | | | | | | | time | | $0.05~\mu s$ (High-speed system clock: fmx = 20 MHz operation) | | | | | | | | Instruction s | et | Data transfer (8/16 bits) | | | | | | | | | | Adder and subtractor/logical operation (8/16 bits) | | | | | | | | | | • Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits) | | | | | | | | | | <ul> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | | T= | | | | | | | | | I/O port | Total | 26 | 28 | 40 | | | | | | | CMOS I/O | 23 | 25 | 35 | | | | | | | CMOS input | 3 | 3 | 5 | | | | | | | CMOS output | | _ | | | | | | | | N-ch open-drain I/O | | <u>_</u> | | | | | | | | (6 V tolerance) | | | | | | | | | Timer | 16-bit timer | 7 channels | | | | | | | | | | (TAU: 4 channels, Timer RJ: 1 of | channel, Timer RD: 2 channels) | | | | | | | | Watchdog timer | 1 channel | | | | | | | | | 12-bit interval timer | 1 channel | | | | | | | | | Timer output | Timer outputs: 14 channels | | | | | | | | | | PWM outputs: 9 channels | | | | | | | Caution Since a library is used when rewriting the flash memory using the user program, flash ROM and RAM areas are used. Refer to the RL78 Family Flash Self-Programming Library Type01 User's Manual before using these products. (2/2) | | | | | <u> </u> | | | | | |------------------------|---------------------|---------------------------------------------------|---------------------------------------------|--------------|--|--|--|--| | | | 30-pin | 32-pin | 44-pin | | | | | | | Item | R5F11EA8ASP, | R5F11EB8AFP, | R5F11EF8AFP, | | | | | | | | R5F11EAAASP | R5F11EBAAFP | R5F11EFAAFP | | | | | | Clock output/ | buzzer output | | 2 | | | | | | | | | • 2.44 kHz, 4.88 kHz, 9.77 kHz, | 1.25 MHz, 2.5 MHz, 5 MHz, 1 | 0 MHz | | | | | | | | (Main system clock: fmain = 20 | MHz operation) | | | | | | | 8/10-bit resol | ution A/D converter | 8 channels | | 12 channels | | | | | | Comparator | | 2 channels | | · | | | | | | PGA | | 1 channel | | | | | | | | Serial interfac | ce | CSI: 1 channel/UART0: 1 chan UART1: 1 channel | nnel/simplified I <sup>2</sup> C: 1 channel | | | | | | | Event link cor | ntroller (ELC) | Event input: 18 | Event input: 19 | | | | | | | | | Event trigger output: 6 | Event trigger output: 6 | | | | | | | Vectored | Internal | | 20 | | | | | | | interrupt<br>sources | External | 6 | ; | 7 | | | | | | Key interrupt | | _ | 4 | | | | | | | Reset | | Reset by RESET pin | | · | | | | | | | | Internal reset by watchdog time | er | | | | | | | | | Internal reset by power-on-res | et | | | | | | | | | Internal reset by voltage detection | etor | | | | | | | | | Internal reset by illegal instruc | | | | | | | | | | Internal reset by RAM parity error | | | | | | | | | | Internal reset by illegal-memory access | | | | | | | | Power-on-reset circuit | | Power-on-reset: 1.51 ±0.03 V | | | | | | | | | | Power-down-reset: 1.50 ±0.03 V | | | | | | | | Voltage detec | ctor | 2.75 V to 4.06 V (6 stages) | | | | | | | | On-chip debu | ig function | Provided | | | | | | | | Power supply | voltage | VDD = 2.7 to 5.5 V | | | | | | | | Operating an | nbient temperature | Ta = -40 to +85°C | | | | | | | | | | | | | | | | | ## Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. # 2. ELECTRICAL SPECIFICATIONS Caution 1. The RL78 microcontroller has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. Caution 2. The pins mounted are as follows according to product. # 2.1 Pins Mounted According to Product ### 2.1.1 Port functions Refer to 2.1.1 30-pin products, 2.1.2 32-pin products, and 2.1.3 44-pin products in the RL78/G1G User's Manual. ## 2.1.2 Non-port functions Refer to 2.2.1 With functions for each product in the RL78/G1G User's Manual. ### 2.3 Oscillator Characteristics ### 2.3.1 X1 oscillator characteristics $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------|-----------------------------------------|--------------------------------------------------|------|------|------|------| | X1 clock oscillation frequency (fx) Note | Ceramic resonator/<br>crystal resonator | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 1.0 | | 20.0 | MHz | Note Indicates only permissible oscillator frequency ranges. Refer to **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G1G User's Manual. # 2.3.2 On-chip oscillator characteristics $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Oscillators | Parameters | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|------------|------------|------|------|------|------| | High-speed on-chip oscillator | fıн | | 1 | | 24 | MHz | | clock frequency Notes 1, 2 | fносо | | 1 | | 48 | | | High-speed on-chip oscillator | | | -2 | | +2 | % | | clock frequency accuracy | | | | | | | | Low-speed on-chip oscillator | fı∟ | | | 15 | | kHz | | clock frequency | | | | | | | | Low-speed on-chip oscillator | | | -15 | | +15 | % | | clock frequency accuracy | | | | | | | Note 1. High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register. Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. ### (2) Peripheral Functions (Common to all products) $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le VDD \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------|-------------------------|------------------|---------------------------------------------|------------------------------------------|------|-------|-------|------| | 12-bit interval timer operating current | IIT Notes 1, 8 | | | | | 0.02 | | μА | | Watchdog timer operating current | IWDT<br>Notes 1, 2 | fiL = 15 kHz | | | | 0.22 | | μА | | A/D converter | I <sub>ADC</sub> Note 3 | When conversion | Normal mode, AVRE | P = VDD = 5.0 V | | 1.3 | 1.7 | mA | | operating current | | at maximum speed | Low voltage mode, A | WREFP = VDD = 3.0 V | | 0.5 | 0.7 | mA | | A/D converter<br>reference voltage<br>current | IADREF | | | | | 75 | | μА | | Temperature sensor operating current | ITMPS | | | | | 75 | | μА | | Comparator operating | ICMP Note 4 | Per channel of | When the comparate | or is operating | | 45.0 | 65.0 | μА | | current | | comparator 1 | When the comparate | or is stopped | | 0.0 | 0.1 | | | Programmable gain | IPGA Note 5 | When the program | nmable gain amplifier | is operating | | 240.0 | 340.0 | μА | | amplifier operating current | | When the program | nmable gain amplifier | is stopped | | 0.0 | 0.1 | | | LVD operating current | I <sub>LVI</sub> Note 6 | | | | | 0.08 | | μА | | SNOOZE operating | Isnoz | ADC operation | OC operation The mode is performed Note 7 | | | 0.50 | 0.60 | mA | | current | | | The A/D conversion operations are performed | Low voltage mode<br>AVREFP = VDD = 3.0 V | | 1.20 | 1.44 | mA | | | | CSI/UART operati | on | | | 0.70 | 0.84 | mA | - Note 1. When high speed on-chip oscillator and high-speed system clock are stopped. - Note 2. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontroller is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates in STOP mode. - **Note 3.** Current flowing only to the A/D converter. The current value of the RL78 microcontroller is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - **Note 4.** Current flowing only to the comparator. The current value of the RL78 microcontroller is the sum of IDD1 or IDD2 and ICMP when the comparator operates in operating mode or HALT mode. - Note 5. Current flowing only to the programmable gain amplifier. The current value of the RL78 microcontroller is the sum of IDD1 or IDD2 and IPGA when the programmable gain amplifier operates in operating mode or HALT mode. - Note 6. Current flowing only to the LVD circuit. The current value of the RL78 microcontroller is the sum of IDD1, IDD2 or IDD3 and ILVI when the LVD circuit operates in the Operating, HALT or STOP mode. - Note 7. For details on the transition time to SNOOZE mode, refer to 18.3.3 SNOOZE mode in the RL78/G1G User's Manual. - Note 8. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontroller is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - Remark 1. fil: Low-speed on-chip oscillator clock frequency - Remark 2. fclk: CPU/peripheral hardware clock frequency - Remark 3. Temperature condition of the TYP. value is TA = 25°C ## 2.5 AC Characteristics # 2.5.1 Basic operation (TA = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Items | Symbol | | Condition | าร | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------|-----------------|---------------------------|---------------------------|-------------------------------------------------------|----------------|------|------|------| | Instruction cycle (minimum instruction execution time) | Tcy | Main system clock (fMAIN) | HS (high-speed main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.04167 | | 1 | μS | | | | operation | LS (low-speed main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.125 | | 1 | μS | | | | In the self programming | HS (high-speed main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.04167 | | 1 | μS | | | | mode | LS (low-speed main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 0.125 | | 1 | μS | | External main system clock frequency | fEX | $2.7~V \leq V_{DD} \leq$ | 5.5 V | | 1.0 | | 20.0 | MHz | | External main system clock input high-level width, low-level width | texh,<br>texl | 2.7 V ≤ VDD ≤ | 5.5 V | | 24 | | | ns | | TI00 to TI03 input high-level width, low-level width | tтін, tтіL | | | | 1/fмск +<br>10 | | | ns | | Timer RJ input cycle | fc | TRJIO | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 100 | | | ns | | Timer RJ input high-level width, low-level width | fwh, fwl | TRJIO | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 40 | | | ns | | TO00 to TO03, | fто | HS (high-spee | ed main) mode | $4.0~V \leq V_{DD} \leq 5.5~V$ | | | 12 | MHz | | TRJIO0,TRJO,TRDIOA0/1,TRDIOB0/1, | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 4.0 \text{ V}$ | | | 8 | MHz | | TRDIOBO/1, TRDIOC0/1,TRDIOD0/1 output frequency | | LS (low-speed | l main) mode | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | 4 | MHz | | PCLBUZ0, PCLBUZ1 | fPCL | HS (high-spee | ed main) mode | $4.0 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | | | 16 | MHz | | output frequency | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0 V | | | 8 | MHz | | | | LS (low-speed | l main) mode | $2.7~V \leq V_{DD} \leq 5.5~V$ | | | 4 | MHz | | Interrupt input high-level width, low-level width | tINTH,<br>tINTL | INTP0 to INTF | P5 | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 1 | | | μS | | Key interrupt input low-level width | tkr | KR0-KR3 | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 250 | | | ns | | RESET low-level width | trsl | | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0), n: Channel number (n = 0 to 3)) ## 2.6 Peripheral Functions Characteristics **AC Timing Test Points** # 2.6.1 Serial array unit ## (1) During communication at same potential (UART mode) $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions HS (high-speed main) Mode | | LS (low-speed main)<br>Mode | | Unit | | |----------------------|--------|----------------------------------------------------------------------|------|-----------------------------|------|--------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | | fмск/6 | | fмск/6 | bps | | | | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 2 | | 4.0 | | 1.3 | Mbps | #### **UART** mode connection diagram (during communication at same potential) ### **UART** mode bit width (during communication at same potential) (reference) Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. Note 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: $\label{eq:hspeed} \begin{array}{ll} \mbox{HS (high-speed main) mode:} & \mbox{ 24 MHz } (2.7 \mbox{ V} \le \mbox{VDD} \le 5.5 \mbox{ V)} \\ \mbox{LS (low-speed main) mode:} & \mbox{ 8 MHz } (2.7 \mbox{ V} \le \mbox{VDD} \le 5.5 \mbox{ V)} \\ \end{array}$ Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). Remark 1. q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 5) Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) Note 6. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate Expression for calculating the transfer rate when 2.7 V $\leq$ VDD < 3.3 V and 1.6 V $\leq$ Vb $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-\text{Cb} \times \text{Rb} \times \text{In} (1 - \frac{1.5}{\text{Vb}})\}}{\times 100 \, [\%]}$$ $$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$ - Note 7. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer. - Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - **Remark 1.** $Rb[\Omega]$ : Communication line (TxDq) pull-up resistance, Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 5) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03)) Remark 4. VIH and VIL below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in UART mode. $$4.0 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}; \text{ VIH} = 2.2 \text{ V}, \text{ VIL} = 0.8 \text{ V}$$ $$2.7 \text{ V} \leq \text{VDD} \leq 4.0 \text{ V}, 2.3 \text{ V} \leq \text{Vb} \leq 2.7 \text{ V}; \text{ VIH} = 2.0 \text{ V}, \text{ VIL} = 0.5 \text{ V}$$ $$2.7 \text{ V} \leq \text{VDD} \leq 3.3 \text{ V}, 1.6 \text{ V} \leq \text{Vb} \leq 2.0 \text{ V}; \text{ VIH} = 1.50 \text{ V}, \text{ VIL} = 0.32 \text{ V}$$ #### **UART** mode connection diagram (during communication at different potential) <sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides # (8) Communication at different potential (2.5 V, 3 V) (fMC $\kappa$ /4) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)(1/2) | Parameter | Symbol | | Conditions | Conditions HS (high-speed main) mode | | LS (low-speed main) mode | | Unit | |-----------------------|--------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|--------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $ | 300 | | 1150 | | ns | | | | | $\begin{split} 2.7 & \ V \le V_{DD} < 4.0 \ V, \\ 2.3 & \ V \le V_b \le 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 500 | | 1150 | | ns | | | | | $\begin{aligned} 2.7 & \ V \le V_{DD} < 3.3 \ V, \\ 1.6 & \ V \le V_b \le 2.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned}$ | 1150 | | 1150 | | ns | | SCKp high-level width | tkH1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = | $V$ , $2.7 V \le V_b \le 4.0 V$ , $1.4 k\Omega$ | tксү1/2 - 75 | | tkcy1/2 - 75 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = | 0 V, 2.3 V $\leq$ Vb $\leq$ 2.7 V, 2.7 k $\Omega$ | tkcy1/2 - 170 | | tксү1/2 - 170 | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 3.3<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = | $8 \text{ V}, 1.6 \text{ V} \le \text{Vb} \le 2.0 \text{ V},$ $5.5 \text{ k}\Omega$ | tkcy1/2 - 458 | | tксү1/2 - 458 | | ns | | SCKp low-level width | tKL1 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = | $V$ , $2.7~V \le V_b \le 4.0~V$ , $1.4~k\Omega$ | tксү1/2 - 12 | | tkcy1/2 - 50 | | ns | | | | 2.7 V ≤ V <sub>DD</sub> < 4.0<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = | $0 \text{ V}, 2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V},$ $2.7 \text{ k}\Omega$ | tксү1/2 - 18 | | tkcy1/2 - 50 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 3.3$<br>Cb = 30 pF, Rb = | $3 \text{ V}, 1.6 \text{ V} \le \text{Vb} \le 2.0 \text{ V},$ $5.5 \text{ k}\Omega$ | tксү1/2 - 50 | | tkcy1/2 - 50 | _ | ns | - Caution 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Caution 2. Use it with $V_{DD} \ge V_b$ . - Remark 1. $Rb[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5) - Remark 3. VIH and VIL below are observation points for the AC characteristics of the serial array unit when communicating at different potentials in CSI mode. $4.0 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}; \ \text{ViH} = 2.2 \text{ V}, \ \text{Vil} = 0.8 \text{ V} \\ 2.7 \text{ V} \leq \text{Vdd} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{Vb} \leq 2.7 \text{ V}; \ \text{Vih} = 2.0 \text{ V}, \ \text{Vil} = 0.5 \text{ V} \\ \end{cases}$ # (8) Communication at different potential (2.5 V, 3 V) (fMCK/4) (CSI mode) (master mode, SCKp... internal clock output) (Ta = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) (2/2) | Parameter | Symbol | Conditions | , , | speed main)<br>ode | , | peed main)<br>ode | Unit | |--------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note 1 | tsıĸ1 | $ 4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, $ $ C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega $ | 81 | | 479 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF, R}_{b} = 2.7 \text{ k}\Omega $ | 177 | | 479 | | ns | | | | $\label{eq:substitute} \begin{array}{l} 2.7~\text{V} \leq \text{V}_{\text{DD}} < 3.3~\text{V}, 1.6~\text{V} \leq \text{V}_{\text{b}} \leq 2.0~\text{V}, \\ \text{C}_{\text{b}} = 30~\text{pF}, \text{R}_{\text{b}} = 5.5~\text{k}\Omega \end{array}$ | 479 | | 479 | | ns | | SIp hold time (from SCKp↑) Note 1 | tksıı | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 5.5 \text{ k}\Omega $ | 19 | | 19 | | ns | | Delay time from SCKp↓ to SOp output Note 1 | tkso1 | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega $ | | 100 | | 100 | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | | 195 | | 195 | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 5.5 \text{ k}\Omega $ | | 483 | | 483 | ns | | SIp setup time (to SCKp↓) Note 2 | tsıĸ1 | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, $ $C_b = 30 \text{ pF}, \ R_b = 1.4 \text{ k}\Omega $ | 44 | | 110 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF, } R_{b} = 2.7 \text{ k}\Omega $ | 44 | | 110 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 5.5 \text{ k}\Omega $ | 110 | | 110 | | ns | | SIp hold time (from SCKp↓) Note 2 | tksi1 | $ 4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, $ $C_b = 30 \text{ pF}, \ R_b = 1.4 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 30 \text{ pF}, \ R_b = 5.5 \text{ k}\Omega $ | 19 | | 19 | | ns | | Delay time from SCKp↑ to SOp output Note 2 | tkso1 | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | | 25 | | 25 | ns | | | | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ | | 25 | | 25 | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V},$ $C_{b} = 30 \text{ pF}, R_{b} = 5.5 \text{ k}\Omega$ | | 25 | | 25 | ns | (Notes, Caution and Remarks are listed on the next page.) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5) **Remark 2.** Communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. # (10) Communication at different potential (2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +85°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) (1/2) | Parameter | Symbol | ol Conditions | | peed main)<br>ode | LS (low-speed main) mode | | Unit | |---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|--------------------------|------------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | | 1000 Note 1 | | 300 Note 1 | kHz | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V},$ $C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega$ | | 1000 Note 1 | | 300 Note 1 | kHz | | | | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$ | | 400 Note 1 | | 300 Note 1 | kHz | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} < 2.7 \text{ V},$ Cb = 100 pF, Rb = 2.7 k $\Omega$ | | 400 Note 1 | | 300 Note 1 | kHz | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} < 2.0 \text{ V} \text{ Note 2}, $ $ C_{b} = 100 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $ | | 300 Note 1 | | 300 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 475 | | 1550 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V}, \\ C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 475 | | 1550 | | ns | | | | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$ | 1150 | | 1550 | | ns | | | | $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} < 2.7 \text{ V},$ $C_{b}$ = 100 pF, $R_{b}$ = 2.7 k $\Omega$ | 1150 | | 1550 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} < 2.0 \text{ V} \text{ Note 2}, $ | 1550 | | 1550 | | ns | | Hold time when SCLr = "H" | thigh | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 245 | | 610 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V}, \\ \text{C}_{b} = 50 \text{ pF}, \ \text{R}_{b} = 2.7 \text{ k}\Omega $ | 200 | | 610 | | ns | | | | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 100~pF,~R_b = 2.8~k\Omega$ | 675 | | 610 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V},$ $C_{b} = 100 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega$ | 600 | | 610 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} < 2.0 \text{ V} \text{ Note 2}, $ | 610 | | 610 | | ns | (Notes, Caution and Remarks are listed on the next page.) # 3. PACKAGE DRAWINGS # 3.1 30-pin Products R5F11EA8ASP, R5F11EAAASP | JEITA Package Code | RENESAS Code Previous Cod | | MASS (TYP.) [g] | |---------------------|---------------------------|----------------|-----------------| | P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18 | #### NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. $^{\perp}$ K | ITEM | MILLIMETERS | |------|------------------------| | Α | 9.85±0.15 | | В | 0.45 MAX. | | С | 0.65 (T.P.) | | D | $0.24^{+0.08}_{-0.07}$ | | Е | 0.1±0.05 | | F | 1.3±0.1 | | G | 1.2 | | Н | 8.1±0.2 | | I | 6.1±0.2 | | J | 1.0±0.2 | | K | 0.17±0.03 | | L | 0.5 | | М | 0.13 | | N | 0.10 | | Р | 3°+5° | | Т | 0.25 | | U | 0.6±0.15 | | REVISION HISTORY | RL78/G1G Datasheet | |------------------|--------------------| |------------------|--------------------| | Rev. | Date | Description | | |------------|--------------|-------------|--------------------------------------------------------------------------| | | | Page | Summary | | 1.00 | Jul 31, 2014 | _ | First Edition issued | | 1.20 | Mar 25, 2015 | 1 | Change of description in 1.1 Features | | | | 3 | Change of Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G1G | | | | 3 | Change of Table 1 - 1 Orderable Part Numbers | | | | 11 | Change of 1.6 Outline of Functions | | 1.30 Sep 3 | Sep 30, 2016 | 1 | Addition of Note to 1.1 Features | | | | 4 | Modification of Pin configuration in 1.3.1 30-pin products | | | | 5 | Modification of Pin configuration in 1.3.2 32-pin products | | | | 6 | Modification of Pin configuration in 1.3.3 44-pin products | | | | 63 | Change of Note in 2.8 RAM Data Retention Characteristics | All trademarks and registered trademarks are the property of their respective owners. EEPROM is a trademark of Renesas Electronics Corporation. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.