



Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 48MHz                                                                  |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART            |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                             |
| Number of I/O              | 93                                                                     |
| Program Memory Size        | 64KB (64K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                           |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 120-VFBGA                                                              |
| Supplier Device Package    | -                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32lg295f64-bga120 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3 Memory Map

The EFM32LG memory map is shown in the following figure, with RAM and Flash sizes for the largest memory configuration.



Figure 3.2. System Address Space with Core and Code Space Listing

## Table 4.10. LFRCO

| Parameter                                       | Symbol             | Test Condition                                  | Min   | Тур     | Max   | Unit   |
|-------------------------------------------------|--------------------|-------------------------------------------------|-------|---------|-------|--------|
| Oscillation frequency                           | f <sub>LFRCO</sub> | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | 31.29 | 32.768  | 34.28 | kHz    |
|                                                 |                    | Over full supply and temperature range          | 26.0  | 32.768  | 46.2  | kHz    |
| Startup time not including software calibration | t <sub>LFRCO</sub> |                                                 | _     | 150     | —     | μs     |
| Current consumption                             | I <sub>LFRCO</sub> |                                                 | _     | 300     | —     | nA     |
| Frequency step for LSB change in TUNING value   | TUNESTEPLFRCO      |                                                 | _     | 1.5     | _     | %      |
| Voltage drift                                   | V <sub>DRIFT</sub> |                                                 | _     | -123291 | —     | ppm/V  |
| Temperature drift                               | T <sub>DRIFT</sub> |                                                 | _     | 610     |       | ppm/°C |



Figure 4.16. Calibrated LFRCO Frequency vs Temperature and Supply Voltage







| Parameter                                                                                                                                                 | Symbol                                              | Min                          | Тур | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|-----|-----|------|
| Setup time, from EBI_AD valid to trailing EBI_REn edge                                                                                                    | t <sub>SU_REn</sub> <sup>1234</sup>                 | 37                           |     | _   | ns   |
| Hold time, from trailing EBI_REn edge to EBI_AD invalid                                                                                                   | t <sub>H_REn</sub> <sup>1234</sup>                  | -1                           |     | _   | ns   |
| Note:<br>1. Applies for all addressing mode<br>2. Applies for both EBI_REn and<br>3. Applies for all polarities (figure<br>4. Measurement done at 10% and | EBI_NANDREn (figure of<br>only shows active low sig | nly shows EBI_REn)<br>gnals) |     |     |      |



Figure 4.41. EBI Ready/Wait Related Timing Requirements

| QFN   | 64 Pin# and Name |                                                | Pin Alternate Funct                                            | tionality / Description              |                                            |
|-------|------------------|------------------------------------------------|----------------------------------------------------------------|--------------------------------------|--------------------------------------------|
| Pin # | Pin Name         | Analog                                         | Timers                                                         | Communication                        | Other                                      |
| 46    | PC13             | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 |                                      | LES_CH13 #0                                |
| 47    | PC14             | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0                | US0_CS #3                            | LES_CH14 #0                                |
| 48    | PC15             | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0                                 | US0_CLK #3                           | LES_CH15 #0<br>DBG_SWO #1                  |
| 49    | PF0              |                                                | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2                                | US1_CLK #2 LEU0_TX<br>#3 I2C0_SDA #5 | DBG_SWCLK #0/1/2/3                         |
| 50    | PF1              |                                                | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2                                | US1_CS #2 LEU0_RX<br>#3 I2C0_SCL #5  | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3          |
| 51    | PF2              |                                                | TIM0_CC2 #5                                                    | LEU0_TX #4                           | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4    |
| 52    | PF3              |                                                | TIM0_CDTI0 #2/5                                                |                                      | PRS_CH0 #1 ETM_TD3<br>#1                   |
| 53    | PF4              |                                                | TIM0_CDTI1 #2/5                                                |                                      | PRS_CH1 #1                                 |
| 54    | PF5              |                                                | TIM0_CDTI2 #2/5                                                |                                      | PRS_CH2 #1                                 |
| 55    | IOVDD_5          | Digital IO power supply 5.                     |                                                                |                                      |                                            |
| 56    | PE8              |                                                | PCNT2_S0IN #1                                                  |                                      | PRS_CH3 #1                                 |
| 57    | PE9              |                                                | PCNT2_S1IN #1                                                  |                                      |                                            |
| 58    | PE10             |                                                | TIM1_CC0 #1                                                    | US0_TX #0                            | BOOT_TX                                    |
| 59    | PE11             |                                                | TIM1_CC1 #1                                                    | US0_RX #0                            | LES_ALTEX5 #0<br>BOOT_RX                   |
| 60    | PE12             |                                                | TIM1_CC2 #1                                                    | US0_RX #3 US0_CLK<br>#0 I2C0_SDA #6  | CMU_CLK1 #2<br>LES_ALTEX6 #0               |
| 61    | PE13             |                                                |                                                                | US0_TX #3 US0_CS #0<br>I2C0_SCL #6   | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 |
| 62    | PE14             |                                                | TIM3_CC0 #0                                                    | LEU0_TX #2                           |                                            |
| 63    | PE15             |                                                | TIM3_CC1 #0                                                    | LEU0_RX #2                           |                                            |
| 64    | PA15             |                                                | TIM3_CC2 #0                                                    |                                      |                                            |

| Alternate     |      |      | L    | OCATIO | N |   |   |                                                                           |
|---------------|------|------|------|--------|---|---|---|---------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3      | 4 | 5 | 6 | Description                                                               |
| EBI_A06       | PC7  | PC7  | PC7  |        |   |   |   | External Bus Interface (EBI) address output pin 06.                       |
| EBI_A07       | PE0  | PE0  | PE0  |        |   |   |   | External Bus Interface (EBI) address output pin 07.                       |
| EBI_A08       | PE1  | PE1  | PE1  |        |   |   |   | External Bus Interface (EBI) address output pin 08.                       |
| EBI_A09       | PE2  | PC9  | PC9  |        |   |   |   | External Bus Interface (EBI) address output pin 09.                       |
| EBI_A10       | PE3  | PC10 | PC10 |        |   |   |   | External Bus Interface (EBI) address output pin 10.                       |
| EBI_A11       | PE4  | PE4  | PE4  |        |   |   |   | External Bus Interface (EBI) address output pin 11.                       |
| EBI_A12       | PE5  | PE5  | PE5  |        |   |   |   | External Bus Interface (EBI) address output pin 12.                       |
| EBI_A13       | PE6  | PE6  | PE6  |        |   |   |   | External Bus Interface (EBI) address output pin 13.                       |
| EBI_A14       | PE7  | PE7  | PE7  |        |   |   |   | External Bus Interface (EBI) address output pin 14.                       |
| EBI_A15       | PC8  | PC8  | PC8  |        |   |   |   | External Bus Interface (EBI) address output pin 15.                       |
| EBI_A16       | PB0  | PB0  | PB0  |        |   |   |   | External Bus Interface (EBI) address output pin 16.                       |
| EBI_A17       | PB1  | PB1  | PB1  |        |   |   |   | External Bus Interface (EBI) address output pin 17.                       |
| EBI_A18       | PB2  | PB2  | PB2  |        |   |   |   | External Bus Interface (EBI) address output pin 18.                       |
| EBI_A19       | PB3  | PB3  | PB3  |        |   |   |   | External Bus Interface (EBI) address output pin 19.                       |
| EBI_A20       | PB4  | PB4  | PB4  |        |   |   |   | External Bus Interface (EBI) address output pin 20.                       |
| EBI_A21       | PB5  | PB5  | PB5  |        |   |   |   | External Bus Interface (EBI) address output pin 21.                       |
| EBI_A22       | PB6  | PB6  | PB6  |        |   |   |   | External Bus Interface (EBI) address output pin 22.                       |
| EBI_A23       | PC0  | PC0  | PC0  |        |   |   |   | External Bus Interface (EBI) address output pin 23.                       |
| EBI_A24       | PC1  | PC1  | PC1  |        |   |   |   | External Bus Interface (EBI) address output pin 24.                       |
| EBI_A25       | PC2  | PC2  | PC2  |        |   |   |   | External Bus Interface (EBI) address output pin 25.                       |
| EBI_A26       | PC4  | PC4  | PC4  |        |   |   |   | External Bus Interface (EBI) address output pin 26.                       |
| EBI_A27       | PD2  | PD2  | PD2  |        |   |   |   | External Bus Interface (EBI) address output pin 27.                       |
| EBI_AD00      | PE8  | PE8  | PE8  |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 00. |
| EBI_AD01      | PE9  | PE9  | PE9  |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 01. |
| EBI_AD02      | PE10 | PE10 | PE10 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 02. |
| EBI_AD03      | PE11 | PE11 | PE11 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 03. |
| EBI_AD04      | PE12 | PE12 | PE12 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 04. |
| EBI_AD05      | PE13 | PE13 | PE13 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 05. |
| EBI_AD06      | PE14 | PE14 | PE14 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 06. |
| EBI_AD07      | PE15 | PE15 | PE15 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 07. |
| EBI_AD08      | PA15 | PA15 | PA15 |        |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 08. |

### 5.6.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |   | L   | OCATIC | N |   |   |                                                           |
|---------------|------|---|-----|--------|---|---|---|-----------------------------------------------------------|
| Functionality | 0    | 1 | 2   | 3      | 4 | 5 | 6 | Description                                               |
| ACMP0_CH0     | PC0  |   |     |        |   |   |   | Analog comparator ACMP0, channel 0.                       |
| ACMP0_CH1     | PC1  |   |     |        |   |   |   | Analog comparator ACMP0, channel 1.                       |
| ACMP0_CH2     | PC2  |   |     |        |   |   |   | Analog comparator ACMP0, channel 2.                       |
| ACMP0_CH3     | PC3  |   |     |        |   |   |   | Analog comparator ACMP0, channel 3.                       |
| ACMP0_CH4     | PC4  |   |     |        |   |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5  |   |     |        |   |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6  |   |     |        |   |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7  |   |     |        |   |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13 |   | PD6 |        |   |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH0     | PC8  |   |     |        |   |   |   | Analog comparator ACMP1, channel 0.                       |
| ACMP1_CH1     | PC9  |   |     |        |   |   |   | Analog comparator ACMP1, channel 1.                       |
| ACMP1_CH2     | PC10 |   |     |        |   |   |   | Analog comparator ACMP1, channel 2.                       |
| ACMP1_CH3     | PC11 |   |     |        |   |   |   | Analog comparator ACMP1, channel 3.                       |
| ACMP1_O       | PF2  |   | PD7 |        |   |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 6. |
| ADC0_CH7      | PD7  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 7. |
| BOOT_RX       | PE11 |   |     |        |   |   |   | Bootloader RX.                                            |
| BOOT_TX       | PE10 |   |     |        |   |   |   | Bootloader TX.                                            |
| BU_VIN        | PD8  |   |     |        |   |   |   | Battery input for Backup Power Domain                     |

### Table 5.17. Alternate functionality overview

| Alternate                         |      |     | l    | OCATIC | N   |     |      |                                                                                                 |
|-----------------------------------|------|-----|------|--------|-----|-----|------|-------------------------------------------------------------------------------------------------|
| Functionality                     | 0    | 1   | 2    | 3      | 4   | 5   | 6    | Description                                                                                     |
| CMU_CLK0                          | PA2  |     | PD7  |        |     |     |      | Clock Management Unit, clock output number 0.                                                   |
| CMU_CLK1                          | PA1  | PD8 | PE12 |        |     |     |      | Clock Management Unit, clock output number 1.                                                   |
| OPAMP_N0                          | PC5  |     |      |        |     |     |      | Operational Amplifier 0 external negative input.                                                |
| OPAMP_N1                          | PD7  |     |      |        |     |     |      | Operational Amplifier 1 external negative input.                                                |
| OPAMP_N2                          | PD3  |     |      |        |     |     |      | Operational Amplifier 2 external negative input.                                                |
| DAC0_OUT0 /<br>OPAMP_OUT0         | PB11 |     |      |        |     |     |      | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0.                           |
| DAC0_OUT0ALT<br>OPAMP_OUT0A<br>LT |      | PC1 | PC2  | PC3    | PD0 |     |      | Digital to Analog Converter DAC0_OUT0ALT /<br>OPAMP alternative output for channel 0.           |
| DAC0_OUT1ALT<br>OPAMP_OUT1A<br>LT | /    |     |      |        | PD1 |     |      | Digital to Analog Converter DAC0_OUT1ALT /<br>OPAMP alternative output for channel 1.           |
| OPAMP_OUT2                        | PD5  | PD0 |      |        |     |     |      | Operational Amplifier 2 output.                                                                 |
| OPAMP_P0                          | PC4  |     |      |        |     |     |      | Operational Amplifier 0 external positive input.                                                |
| OPAMP_P1                          | PD6  |     |      |        |     |     |      | Operational Amplifier 1 external positive input.                                                |
| OPAMP_P2                          | PD4  |     |      |        |     |     |      | Operational Amplifier 2 external positive input.                                                |
|                                   |      |     |      |        |     |     |      | Debug-interface Serial Wire clock input.                                                        |
| DBG_SWCLK                         | PF0  | PF0 | PF0  | PF0    |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down.           |
|                                   |      |     |      |        |     |     |      | Debug-interface Serial Wire data input / output.                                                |
| DBG_SWDIO                         | PF1  | PF1 | PF1  | PF1    |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.             |
|                                   |      |     |      |        |     |     |      | Debug-interface Serial Wire viewer Output.                                                      |
| DBG_SWO                           | PF2  |     | PD1  | PD2    |     |     |      | Note that this function is not enabled after reset, and must be enabled by software to be used. |
| ETM_TCLK                          | PD7  |     | PC6  |        |     |     |      | Embedded Trace Module ETM clock .                                                               |
| ETM_TD0                           | PD6  |     | PC7  | PA2    |     |     |      | Embedded Trace Module ETM data 0.                                                               |
| ETM_TD1                           | PD3  |     | PD3  | PA3    |     |     |      | Embedded Trace Module ETM data 1.                                                               |
| ETM_TD2                           | PD4  |     | PD4  | PA4    |     |     |      | Embedded Trace Module ETM data 2.                                                               |
| ETM_TD3                           | PD5  |     | PD5  | PA5    |     |     |      | Embedded Trace Module ETM data 3.                                                               |
| GPIO_EM4WU0                       | PA0  |     |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU2                       | PC9  |     |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU3                       | PF1  |     |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU4                       | PF2  |     |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU5                       | PE13 |     |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                  |
| HFXTAL_N                          | PB14 |     |      |        |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.            |
| HFXTAL_P                          | PB13 |     |      |        |     |     |      | High Frequency Crystal positive pin.                                                            |
| I2C0_SCL                          | PA1  | PD7 | PC7  |        | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                          |

## 5.7.4 Opamp Pinout Overview

The specific opamp terminals available in EFM32LG332 is shown in the following figure.



Figure 5.14. Opamp Pinout

## 5.10 EFM32LG390 (BGA112)

#### 5.10.1 Pinout

The EFM32LG390 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.19. EFM32LG390 Pinout (top view, not to scale)

| Table 5.28. | Device | Pinout |
|-------------|--------|--------|
|-------------|--------|--------|

| BG    | A112 Pin# and<br>Name | Pin Alternate Functionality / Description |                 |             |               |       |  |  |
|-------|-----------------------|-------------------------------------------|-----------------|-------------|---------------|-------|--|--|
| Pin # | Pin Name              | Analog                                    | EBI             | Timers      | Communication | Other |  |  |
| A1    | PE15                  |                                           | EBI_AD07 #0/1/2 | TIM3_CC1 #0 | LEU0_RX #2    |       |  |  |
| A2    | PE14                  |                                           | EBI_AD06 #0/1/2 | TIM3_CC0 #0 | LEU0_TX #2    |       |  |  |

# EFM32LG Data Sheet Pin Definitions

| BGA120 Pin# and<br>Name Pin Alternate Functionality / Description |          |                           |                       |                                                  |                            |                                           |  |
|-------------------------------------------------------------------|----------|---------------------------|-----------------------|--------------------------------------------------|----------------------------|-------------------------------------------|--|
| Pin #                                                             | Pin Name | Analog                    | EBI                   | Timers                                           | Communication              | Other                                     |  |
| M11                                                               | AVSS_0   | Analog ground 0.          |                       |                                                  |                            |                                           |  |
| M12                                                               | PD3      | ADC0_CH3<br>OPAMP_N2      |                       | TIM0_CC2 #3                                      | US1_CS #1                  | ETM_TD1 #0/2                              |  |
| M13                                                               | PD6      | ADC0_CH6<br>OPAMP_P1      |                       | TIM1_CC0 #4 LE-<br>TIM0_OUT0 #0<br>PCNT0_S0IN #3 | US1_RX #2<br>I2C0_SDA #1   | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0 |  |
| N1                                                                | PB8      | LFXTAL_N                  |                       | TIM1_CC1 #3                                      | US0_RX #4<br>US1_CS #0     |                                           |  |
| N2                                                                | PC5      | ACMP0_CH5<br>OPAMP_N0     | EBI_NANDWEn<br>#0/1/2 | LETIM0_OUT1 #3<br>PCNT1_S1IN #0                  | US2_CS #0<br>I2C1_SCL #0   | LES_CH5 #0                                |  |
| N3                                                                | PA9      |                           | EBI_DTEN #0/1/2       | TIM2_CC1 #0                                      |                            |                                           |  |
| N4                                                                | PA11     |                           | EBI_HSNC #0/1/2       |                                                  |                            |                                           |  |
| N5                                                                | PA12     |                           | EBI_A00 #0/1/2        | TIM2_CC0 #1                                      |                            |                                           |  |
| N6                                                                | PB11     | DAC0_OUT0 /<br>OPAMP_OUT0 |                       | TIM1_CC2 #3 LE-<br>TIM0_OUT0 #1                  | I2C1_SDA #1                |                                           |  |
| N7                                                                | PB12     | DAC0_OUT1 /<br>OPAMP_OUT1 |                       | LETIM0_OUT1 #1                                   | I2C1_SCL #1                |                                           |  |
| N8                                                                | AVSS_2   | Analog ground 2.          |                       |                                                  |                            |                                           |  |
| N9                                                                | PB13     | HFXTAL_P                  |                       |                                                  | US0_CLK #4/5<br>LEU0_TX #1 |                                           |  |
| N10                                                               | PB14     | HFXTAL_N                  |                       |                                                  | US0_CS #4/5<br>LEU0_RX #1  |                                           |  |
| N11                                                               | AVDD_0   | Analog power supply       | 0.                    |                                                  |                            |                                           |  |
| N12                                                               | PD2      | ADC0_CH2                  | EBI_A27 #0/1/2        | TIM0_CC1 #3                                      | USB_DMPU #0<br>US1_CLK #1  | DBG_SWO #3                                |  |
| N13                                                               | PD5      | ADC0_CH5<br>OPAMP_OUT2 #0 |                       |                                                  | LEU0_RX #0                 | ETM_TD3 #0/2                              |  |

| QFN   | 64 Pin# and Name |                                                                | Pin Alternate Funct                                            | Alternate Functionality / Description |                                                           |  |  |  |
|-------|------------------|----------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------|--|--|--|
| Pin # | Pin Name         | Analog                                                         | Timers                                                         | Communication                         | Other                                                     |  |  |  |
| 27    | AVDD_0           | Analog power supply 0.                                         |                                                                |                                       |                                                           |  |  |  |
| 28    | PD0              | ADC0_CH0<br>DAC0_OUT0ALT #4/<br>OPAMP_OUT0ALT<br>OPAMP_OUT2 #1 | PCNT2_S0IN #0                                                  | US1_TX #1                             |                                                           |  |  |  |
| 29    | PD1              | ADC0_CH1<br>DAC0_OUT1ALT #4/<br>OPAMP_OUT1ALT                  | TIM0_CC0 #3<br>PCNT2_S1IN #0                                   | US1_RX #1                             | DBG_SWO #2                                                |  |  |  |
| 30    | PD2              | ADC0_CH2                                                       | TIM0_CC1 #3                                                    | US1_CLK #1                            | DBG_SWO #3                                                |  |  |  |
| 31    | PD3              | ADC0_CH3 OPAMP_N2                                              | TIM0_CC2 #3                                                    | US1_CS #1                             | ETM_TD1 #0/2                                              |  |  |  |
| 32    | PD4              | ADC0_CH4 OPAMP_P2                                              |                                                                | LEU0_TX #0                            | ETM_TD2 #0/2                                              |  |  |  |
| 33    | PD5              | ADC0_CH5<br>OPAMP_OUT2 #0                                      |                                                                | LEU0_RX #0                            | ETM_TD3 #0/2                                              |  |  |  |
| 34    | PD6              | ADC0_CH6 OPAMP_P1                                              | TIM1_CC0 #4 LE-<br>TIM0_OUT0 #0<br>PCNT0_S0IN #3               | US1_RX #2 I2C0_SDA<br>#1              | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0                 |  |  |  |
| 35    | PD7              | ADC0_CH7 OPAMP_N1                                              | TIM1_CC1 #4 LE-<br>TIM0_OUT1 #0<br>PCNT0_S1IN #3               | US1_TX #2 I2C0_SCL<br>#1              | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 |  |  |  |
| 36    | PD8              | BU_VIN                                                         |                                                                |                                       | CMU_CLK1 #1                                               |  |  |  |
| 37    | PC6              | ACMP0_CH6                                                      |                                                                | LEU1_TX #0 I2C0_SDA<br>#2             | LES_CH6 #0<br>ETM_TCLK #2                                 |  |  |  |
| 38    | PC7              | ACMP0_CH7                                                      |                                                                | LEU1_RX #0 I2C0_SCL<br>#2             | LES_CH7 #0 ETM_TD0<br>#2                                  |  |  |  |
| 39    | VDD_DREG         | Power supply for on-chip                                       | voltage regulator.                                             |                                       |                                                           |  |  |  |
| 40    | DECOUPLE         | Decouple output for on-ch at this pin.                         | ip voltage regulator. An e                                     | xternal capacitance of size           | C <sub>DECOUPLE</sub> is required                         |  |  |  |
| 41    | PE4              | LCD_COM0                                                       |                                                                | US0_CS #1                             |                                                           |  |  |  |
| 42    | PE5              | LCD_COM1                                                       |                                                                | US0_CLK #1                            |                                                           |  |  |  |
| 43    | PE6              | LCD_COM2                                                       |                                                                | US0_RX #1                             |                                                           |  |  |  |
| 44    | PE7              | LCD_COM3                                                       |                                                                | US0_TX #1                             |                                                           |  |  |  |
| 45    | PC12             | ACMP1_CH4<br>DAC0_OUT1ALT #0/<br>OPAMP_OUT1ALT                 |                                                                |                                       | CMU_CLK0 #1<br>LES_CH12 #0                                |  |  |  |
| 46    | PC13             | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT                 | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 |                                       | LES_CH13 #0                                               |  |  |  |
| 47    | PC14             | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT                 | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0                | US0_CS #3                             | LES_CH14 #0                                               |  |  |  |
| 48    | PC15             | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT                 | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0                                 | US0_CLK #3                            | LES_CH15 #0<br>DBG_SWO #1                                 |  |  |  |

| Alternate     |       |     |     | LOCATIO | ON      |      |     |                                                                                        |                                                                |     |  |     |     |  |  |                                                             |
|---------------|-------|-----|-----|---------|---------|------|-----|----------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|--|-----|-----|--|--|-------------------------------------------------------------|
| Functionality | 0     | 1   | 2   | 3       | 4       | 5    | 6   | Description                                                                            |                                                                |     |  |     |     |  |  |                                                             |
| TIM3_CC1      | PE15  |     |     |         |         |      |     | Timer 3 Capture Compare input / output channel 1.                                      |                                                                |     |  |     |     |  |  |                                                             |
| TIM3_CC2      | PA15  |     |     |         |         |      |     | Timer 3 Capture Compare input / output channel 2.                                      |                                                                |     |  |     |     |  |  |                                                             |
| US0_CLK       | PE12  | PE5 |     | PC15    | PB13    | PB13 |     | USART0 clock input / output.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US0_CS        | PE13  | PE4 |     | PC14    | PB14    | PB14 |     | USART0 chip select input / output.                                                     |                                                                |     |  |     |     |  |  |                                                             |
|               |       |     |     |         |         |      |     | USART0 Asynchronous Receive.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US0_RX        | PE11  | PE6 |     | PE12    | PB8     | PB8  |     |                                                                                        | USART0 Synchronous mode Master Input / Slave<br>Output (MISO). |     |  |     |     |  |  |                                                             |
|               | DE 10 |     |     | DE 42   |         |      |     | USART0 Asynchronous Transmit. Also used as receive input in half duplex communication. |                                                                |     |  |     |     |  |  |                                                             |
| US0_TX        | PE10  | PE7 |     | PE13    | .13 PB7 | PB7  | РВ7 | PB1                                                                                    | PB7                                                            | PB1 |  | PR1 | PB1 |  |  | USART0 Synchronous mode Master Output / Slave Input (MOSI). |
| US1_CLK       | PB7   | PD2 | PF0 |         |         |      |     | USART1 clock input / output.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US1_CS        | PB8   | PD3 | PF1 |         |         |      |     | USART1 chip select input / output.                                                     |                                                                |     |  |     |     |  |  |                                                             |
|               |       |     |     |         |         |      |     | USART1 Asynchronous Receive.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US1_RX        |       | PD1 | PD6 |         |         |      |     | USART1 Synchronous mode Master Input / Slave<br>Output (MISO).                         |                                                                |     |  |     |     |  |  |                                                             |
|               |       |     | 007 |         |         |      |     | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication.  |                                                                |     |  |     |     |  |  |                                                             |
| US1_TX        |       | PD0 | PD7 |         |         |      |     | USART1 Synchronous mode Master Output / Slave Input (MOSI).                            |                                                                |     |  |     |     |  |  |                                                             |
| US2_CLK       | PC4   | PB5 |     |         |         |      |     | USART2 clock input / output.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US2_CS        | PC5   | PB6 |     |         |         |      |     | USART2 chip select input / output.                                                     |                                                                |     |  |     |     |  |  |                                                             |
|               |       |     |     |         |         |      |     | USART2 Asynchronous Receive.                                                           |                                                                |     |  |     |     |  |  |                                                             |
| US2_RX        |       | PB4 |     |         |         |      |     | USART2 Synchronous mode Master Input / Slave<br>Output (MISO).                         |                                                                |     |  |     |     |  |  |                                                             |
|               |       | 002 |     |         |         |      |     | USART2 Asynchronous Transmit.Also used as receive input in half duplex communication.  |                                                                |     |  |     |     |  |  |                                                             |
| US2_TX        |       | PB3 |     |         |         |      |     | USART2 Synchronous mode Master Output / Slave Input (MOSI).                            |                                                                |     |  |     |     |  |  |                                                             |

| Alternate              |      |   | L | LOCATION |   |   |   |                                                                                                                       |
|------------------------|------|---|---|----------|---|---|---|-----------------------------------------------------------------------------------------------------------------------|
| Functionality          | 0    | 1 | 2 | 3        | 4 | 5 | 6 | Description                                                                                                           |
| LCD_SEG22/<br>LCD_COM6 | PB5  |   |   |          |   |   |   | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 6 |
| LCD_SEG23/<br>LCD_COM7 | PB6  |   |   |          |   |   |   | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 7 |
| LCD_SEG24              | PF6  |   |   |          |   |   |   | LCD segment line 24. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG25              | PF7  |   |   |          |   |   |   | LCD segment line 25. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG26              | PF8  |   |   |          |   |   |   | LCD segment line 26. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG27              | PF9  |   |   |          |   |   |   | LCD segment line 27. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG28              | PD9  |   |   |          |   |   |   | LCD segment line 28. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                             |
| LCD_SEG29              | PD10 |   |   |          |   |   |   | LCD segment line 29. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                             |
| LCD_SEG30              | PD11 |   |   |          |   |   |   | LCD segment line 30. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                             |
| LCD_SEG31              | PD12 |   |   |          |   |   |   | LCD segment line 31. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                             |
| LCD_SEG32              | PB0  |   |   |          |   |   |   | LCD segment line 32. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                             |
| LCD_SEG33              | PB1  |   |   |          |   |   |   | LCD segment line 33. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                             |
| LCD_SEG34              | PB2  |   |   |          |   |   |   | LCD segment line 34. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                             |
| LCD_SEG35              | PA7  |   |   |          |   |   |   | LCD segment line 35. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                             |
| LCD_SEG36              | PA8  |   |   |          |   |   |   | LCD segment line 36. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                             |
| LCD_SEG37              | PA9  |   |   |          |   |   |   | LCD segment line 37. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                             |
| LCD_SEG38              | PA10 |   |   |          |   |   |   | LCD segment line 38. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                             |
| LCD_SEG39              | PA11 |   |   |          |   |   |   | LCD segment line 39. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                             |
| LES_ALTEX0             | PD6  |   |   |          |   |   |   | LESENSE alternate exite output 0.                                                                                     |
| LES_ALTEX1             | PD7  |   |   |          |   |   |   | LESENSE alternate exite output 1.                                                                                     |
| LES_ALTEX2             | PA3  |   |   |          |   |   |   | LESENSE alternate exite output 2.                                                                                     |
| LES_ALTEX3             | PA4  |   |   |          |   |   |   | LESENSE alternate exite output 3.                                                                                     |
| LES_ALTEX4             | PA5  |   |   |          |   |   |   | LESENSE alternate exite output 4.                                                                                     |
| LES_ALTEX5             | PE11 |   |   |          |   |   |   | LESENSE alternate exite output 5.                                                                                     |

| BGA   | A112 Pin# and<br>Name | Pin Alternate Functionality / Description |                 |                                 |                                         |                                         |  |  |  |
|-------|-----------------------|-------------------------------------------|-----------------|---------------------------------|-----------------------------------------|-----------------------------------------|--|--|--|
| Pin # | Pin Name              | Analog                                    | EBI             | Timers                          | Communication                           | Other                                   |  |  |  |
| C5    | PD12                  | LCD_SEG31                                 | EBI_CS3 #0/1/2  |                                 |                                         |                                         |  |  |  |
| C6    | PF9                   | LCD_SEG27                                 | EBI_REn #1      |                                 |                                         | ETM_TD0 #1                              |  |  |  |
| C7    | VSS                   | Ground.                                   |                 |                                 |                                         |                                         |  |  |  |
| C8    | PF2                   | LCD_SEG0                                  | EBI_ARDY #0/1/2 | TIM0_CC2 #5                     | LEU0_TX #4                              | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 |  |  |  |
| C9    | PE6                   | LCD_COM2                                  | EBI_A13 #0/1/2  |                                 | US0_RX #1                               |                                         |  |  |  |
| C10   | PC10                  | ACMP1_CH2                                 | EBI_A10 #1/2    | TIM2_CC2 #2                     | US0_RX #2                               | LES_CH10 #0                             |  |  |  |
| C11   | PC11                  | ACMP1_CH3                                 | EBI_ALE #1/2    |                                 | US0_TX #2                               | LES_CH11 #0                             |  |  |  |
| D1    | PA3                   | LCD_SEG16                                 | EBI_AD12 #0/1/2 | TIM0_CDTI0 #0                   | U0_TX #2                                | LES_ALTEX2 #0<br>ETM_TD1 #3             |  |  |  |
| D2    | PA2                   | LCD_SEG15                                 | EBI_AD11 #0/1/2 | TIM0_CC2 #0/1                   |                                         | CMU_CLK0 #0<br>ETM_TD0 #3               |  |  |  |
| D3    | PB15                  |                                           |                 |                                 |                                         | ETM_TD2 #1                              |  |  |  |
| D4    | VSS                   | Ground.                                   |                 |                                 |                                         |                                         |  |  |  |
| D5    | IOVDD_6               | Digital IO power supply 6.                |                 |                                 |                                         |                                         |  |  |  |
| D6    | PD9                   | LCD_SEG28                                 | EBI_CS0 #0/1/2  |                                 |                                         |                                         |  |  |  |
| D7    | IOVDD_5               | Digital IO power sup                      | ply 5.          |                                 |                                         |                                         |  |  |  |
| D8    | PF1                   |                                           |                 | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5  | DBG_SWDIO<br>#0/1/2/3<br>GPIO_EM4WU3    |  |  |  |
| D9    | PE7                   | LCD_COM3                                  | EBI_A14 #0/1/2  |                                 | US0_TX #1                               |                                         |  |  |  |
| D10   | PC8                   | ACMP1_CH0                                 | EBI_A15 #0/1/2  | TIM2_CC0 #2                     | US0_CS #2                               | LES_CH8 #0                              |  |  |  |
| D11   | PC9                   | ACMP1_CH1                                 | EBI_A09 #1/2    | TIM2_CC1 #2                     | US0_CLK #2                              | LES_CH9 #0<br>GPIO_EM4WU2               |  |  |  |
| E1    | PA6                   | LCD_SEG19                                 | EBI_AD15 #0/1/2 |                                 | LEU1_RX #1                              | ETM_TCLK #3<br>GPIO_EM4WU1              |  |  |  |
| E2    | PA5                   | LCD_SEG18                                 | EBI_AD14 #0/1/2 | TIM0_CDTI2 #0                   | LEU1_TX #1                              | LES_ALTEX4 #0<br>ETM_TD3 #3             |  |  |  |
| E3    | PA4                   | LCD_SEG17                                 | EBI_AD13 #0/1/2 | TIM0_CDTI1 #0                   | U0_RX #2                                | LES_ALTEX3 #0<br>ETM_TD2 #3             |  |  |  |
| E4    | PB0                   | LCD_SEG32                                 | EBI_A16 #0/1/2  | TIM1_CC0 #2                     |                                         |                                         |  |  |  |
| E8    | PF0                   |                                           |                 | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK<br>#0/1/2/3                   |  |  |  |
| E9    | PE0                   |                                           | EBI_A07 #0/1/2  | TIM3_CC0 #1<br>PCNT0_S0IN #1    | U0_TX #1<br>I2C1_SDA #2                 |                                         |  |  |  |
| E10   | PE1                   |                                           | EBI_A08 #0/1/2  | TIM3_CC1 #1<br>PCNT0_S1IN #1    | U0_RX #1<br>I2C1_SCL #2                 |                                         |  |  |  |
| E11   | PE3                   | BU_STAT                                   | EBI_A10 #0      |                                 | U1_RX #3                                | ACMP1_O #1                              |  |  |  |
| F1    | PB1                   | LCD_SEG33                                 | EBI_A17 #0/1/2  | TIM1_CC1 #2                     |                                         |                                         |  |  |  |

| BGA   | A112 Pin# and<br>Name | Pin Alternate Functionality / Description         |                       |                                                        |                                       |                                                           |  |  |  |  |
|-------|-----------------------|---------------------------------------------------|-----------------------|--------------------------------------------------------|---------------------------------------|-----------------------------------------------------------|--|--|--|--|
| Pin # | Pin Name              | Analog                                            | EBI                   | Timers                                                 | Communication                         | Other                                                     |  |  |  |  |
| H11   | PD7                   | ADC0_CH7<br>OPAMP_N1                              |                       | TIM1_CC1 #4 LE-<br>TIM0_OUT1 #0<br>PCNT0_S1IN #3       | US1_TX #2<br>I2C0_SCL #1              | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 |  |  |  |  |
| J1    | PC1                   | ACMP0_CH1<br>DAC0_OUT0ALT<br>#1/<br>OPAMP_OUT0ALT | EBI_A24 #0/1/2        | TIM0_CC2 #4<br>PCNT0_S1IN #2                           | US0_RX #5<br>US1_RX #0<br>I2C0_SCL #4 | LES_CH1 #0<br>PRS_CH3 #0                                  |  |  |  |  |
| J2    | PC3                   | ACMP0_CH3<br>DAC0_OUT0ALT<br>#3/<br>OPAMP_OUT0ALT | EBI_NANDREn<br>#0/1/2 | TIM0_CDTI1 #4                                          | US2_RX #0                             | LES_CH3 #0                                                |  |  |  |  |
| J3    | PD15                  |                                                   |                       |                                                        | I2C0_SCL #3                           |                                                           |  |  |  |  |
| J4    | PA12                  | LCD_BCAP_P                                        | EBI_A00 #0/1/2        | TIM2_CC0 #1                                            |                                       |                                                           |  |  |  |  |
| J5    | PA9                   | LCD_SEG37                                         | EBI_DTEN #0/1/2       | TIM2_CC1 #0                                            |                                       |                                                           |  |  |  |  |
| J6    | PA10                  | LCD_SEG38                                         | EBI_VSNC #0/1/2       | TIM2_CC2 #0                                            |                                       |                                                           |  |  |  |  |
| J7    | PB9                   |                                                   | EBI_A03 #0/1/2        |                                                        | U1_TX #2                              |                                                           |  |  |  |  |
| J8    | PB10                  |                                                   | EBI_A04 #0/1/2        |                                                        | U1_RX #2                              |                                                           |  |  |  |  |
| J9    | PD2                   | ADC0_CH2                                          | EBI_A27 #0/1/2        | TIM0_CC1 #3                                            | US1_CLK #1                            | DBG_SWO #3                                                |  |  |  |  |
| J10   | PD3                   | ADC0_CH3<br>OPAMP_N2                              |                       | TIM0_CC2 #3                                            | US1_CS #1                             | ETM_TD1 #0/2                                              |  |  |  |  |
| J11   | PD4                   | ADC0_CH4<br>OPAMP_P2                              |                       |                                                        | LEU0_TX #0                            | ETM_TD2 #0/2                                              |  |  |  |  |
| K1    | PB7                   | LFXTAL_P                                          |                       | TIM1_CC0 #3                                            | US0_TX #4<br>US1_CLK #0               |                                                           |  |  |  |  |
| K2    | PC4                   | ACMP0_CH4<br>OPAMP_P0                             | EBI_A26 #0/1/2        | TIM0_CDTI2 #4 LE-<br>TIM0_OUT0 #3<br>PCNT1_S0IN #0     | US2_CLK #0<br>I2C1_SDA #0             | LES_CH4 #0                                                |  |  |  |  |
| K3    | PA13                  | LCD_BCAP_N                                        | EBI_A01 #0/1/2        | TIM2_CC1 #1                                            |                                       |                                                           |  |  |  |  |
| K4    | VSS                   | Ground.                                           |                       | 11                                                     |                                       |                                                           |  |  |  |  |
| K5    | PA11                  | LCD_SEG39                                         | EBI_HSNC #0/1/2       |                                                        |                                       |                                                           |  |  |  |  |
| K6    | RESETn                |                                                   |                       | al reset source to this p<br>sure that reset is releas |                                       | ly drive this pin low                                     |  |  |  |  |
| K7    | AVSS_1                | Analog ground 1.                                  |                       |                                                        |                                       |                                                           |  |  |  |  |
| K8    | AVDD_2                | Analog power supply                               | 2.                    |                                                        |                                       |                                                           |  |  |  |  |
| K9    | AVDD_1                | Analog power supply                               | 1.                    |                                                        |                                       |                                                           |  |  |  |  |
| K10   | AVSS_0                | Analog ground 0.                                  |                       |                                                        |                                       |                                                           |  |  |  |  |
| K11   | PD1                   | ADC0_CH1<br>DAC0_OUT1ALT<br>#4/<br>OPAMP_OUT1ALT  |                       | TIM0_CC0 #3<br>PCNT2_S1IN #0                           | US1_RX #1                             | DBG_SWO #2                                                |  |  |  |  |
| L1    | PB8                   | LFXTAL_N                                          |                       | TIM1_CC1 #3                                            | US0_RX #4<br>US1_CS #0                |                                                           |  |  |  |  |

| Alternate              | LOCATION |   |   |   | N |   |   |                                                                                                                       |
|------------------------|----------|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------|
| Functionality          | 0        | 1 | 2 | 3 | 4 | 5 | 6 | Description                                                                                                           |
| LCD_SEG4               | PE8      |   |   |   |   |   |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG5               | PE9      |   |   |   |   |   |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG6               | PE10     |   |   |   |   |   |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG7               | PE11     |   |   |   |   |   |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG8               | PE12     |   |   |   |   |   |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG9               | PE13     |   |   |   |   |   |   | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG10              | PE14     |   |   |   |   |   |   | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG11              | PE15     |   |   |   |   |   |   | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG12              | PA15     |   |   |   |   |   |   | LCD segment line 12. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG13              | PA0      |   |   |   |   |   |   | LCD segment line 13. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG14              | PA1      |   |   |   |   |   |   | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG15              | PA2      |   |   |   |   |   |   | LCD segment line 15. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG16              | PA3      |   |   |   |   |   |   | LCD segment line 16. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG17              | PA4      |   |   |   |   |   |   | LCD segment line 17. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG18              | PA5      |   |   |   |   |   |   | LCD segment line 18. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG19              | PA6      |   |   |   |   |   |   | LCD segment line 19. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG20/<br>LCD_COM4 | PB3      |   |   |   |   |   |   | LCD segment line 20. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 4 |
| LCD_SEG21/<br>LCD_COM5 | PB4      |   |   |   |   |   |   | LCD segment line 21. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 5 |
| LCD_SEG22/<br>LCD_COM6 | PB5      |   |   |   |   |   |   | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 6 |
| LCD_SEG23/<br>LCD_COM7 | PB6      |   |   |   |   |   |   | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 7 |
| LCD_SEG24              | PF6      |   |   |   |   |   |   | LCD segment line 24. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |

| Alternate     | LOCATION |   |   |   | N |   |   |                                                                           |
|---------------|----------|---|---|---|---|---|---|---------------------------------------------------------------------------|
| Functionality | 0        | 1 | 2 | 3 | 4 | 5 | 6 | Description                                                               |
| LCD_SEG25     | PF7      |   |   |   |   |   |   | LCD segment line 25. Segments 24, 25, 26 and 27 are controlled by SEGEN6. |
| LCD_SEG26     | PF8      |   |   |   |   |   |   | LCD segment line 26. Segments 24, 25, 26 and 27 are controlled by SEGEN6. |
| LCD_SEG27     | PF9      |   |   |   |   |   |   | LCD segment line 27. Segments 24, 25, 26 and 27 are controlled by SEGEN6. |
| LCD_SEG28     | PD9      |   |   |   |   |   |   | LCD segment line 28. Segments 28, 29, 30 and 31 are controlled by SEGEN7. |
| LCD_SEG29     | PD10     |   |   |   |   |   |   | LCD segment line 29. Segments 28, 29, 30 and 31 are controlled by SEGEN7. |
| LCD_SEG30     | PD11     |   |   |   |   |   |   | LCD segment line 30. Segments 28, 29, 30 and 31 are controlled by SEGEN7. |
| LCD_SEG31     | PD12     |   |   |   |   |   |   | LCD segment line 31. Segments 28, 29, 30 and 31 are controlled by SEGEN7. |
| LCD_SEG32     | PB0      |   |   |   |   |   |   | LCD segment line 32. Segments 32, 33, 34 and 35 are controlled by SEGEN8. |
| LCD_SEG33     | PB1      |   |   |   |   |   |   | LCD segment line 33. Segments 32, 33, 34 and 35 are controlled by SEGEN8. |
| LCD_SEG34     | PB2      |   |   |   |   |   |   | LCD segment line 34. Segments 32, 33, 34 and 35 are controlled by SEGEN8. |
| LCD_SEG35     | PA7      |   |   |   |   |   |   | LCD segment line 35. Segments 32, 33, 34 and 35 are controlled by SEGEN8. |
| LCD_SEG36     | PA8      |   |   |   |   |   |   | LCD segment line 36. Segments 36, 37, 38 and 39 are controlled by SEGEN9. |
| LCD_SEG37     | PA9      |   |   |   |   |   |   | LCD segment line 37. Segments 36, 37, 38 and 39 are controlled by SEGEN9. |
| LCD_SEG38     | PA10     |   |   |   |   |   |   | LCD segment line 38. Segments 36, 37, 38 and 39 are controlled by SEGEN9. |
| LCD_SEG39     | PA11     |   |   |   |   |   |   | LCD segment line 39. Segments 36, 37, 38 and 39 are controlled by SEGEN9. |
| LES_ALTEX0    | PD6      |   |   |   |   |   |   | LESENSE alternate exite output 0.                                         |
| LES_ALTEX1    | PD7      |   |   |   |   |   |   | LESENSE alternate exite output 1.                                         |
| LES_ALTEX2    | PA3      |   |   |   |   |   |   | LESENSE alternate exite output 2.                                         |
| LES_ALTEX3    | PA4      |   |   |   |   |   |   | LESENSE alternate exite output 3.                                         |
| LES_ALTEX4    | PA5      |   |   |   |   |   |   | LESENSE alternate exite output 4.                                         |
| LES_ALTEX5    | PE11     |   |   |   |   |   |   | LESENSE alternate exite output 5.                                         |
| LES_ALTEX6    | PE12     |   |   |   |   |   |   | LESENSE alternate exite output 6.                                         |
| LES_ALTEX7    | PE13     |   |   |   |   |   |   | LESENSE alternate exite output 7.                                         |
| LES_CH0       | PC0      |   |   |   |   |   |   | LESENSE channel 0.                                                        |
| LES_CH1       | PC1      |   |   |   |   |   |   | LESENSE channel 1.                                                        |
| LES_CH2       | PC2      |   |   |   |   |   |   | LESENSE channel 2.                                                        |
| LES_CH3       | PC3      |   |   |   |   |   |   | LESENSE channel 3.                                                        |

| BGA         | A112 Pin# and<br>Name |                                                  | Pin Alterr            | nate Functionality / De                                | escription                |                      |
|-------------|-----------------------|--------------------------------------------------|-----------------------|--------------------------------------------------------|---------------------------|----------------------|
| Pin #       | Pin Name              | Analog                                           | EBI                   | Timers                                                 | Communication             | Other                |
| J3          | PD15                  |                                                  |                       |                                                        | I2C0_SCL #3               |                      |
| J4          | PA12                  | LCD_BCAP_P                                       | EBI_A00 #0/1/2        | TIM2_CC0 #1                                            |                           |                      |
| J5          | PA9                   | LCD_SEG37                                        | EBI_DTEN #0/1/2       | TIM2_CC1 #0                                            |                           |                      |
| J6          | PA10                  | LCD_SEG38                                        | EBI_VSNC #0/1/2       | TIM2_CC2 #0                                            |                           |                      |
| J7          | PB9                   |                                                  | EBI_A03 #0/1/2        |                                                        | U1_TX #2                  |                      |
| J8          | PB10                  |                                                  | EBI_A04 #0/1/2        |                                                        | U1_RX #2                  |                      |
| J9          | PD2                   | ADC0_CH2                                         | EBI_A27 #0/1/2        | TIM0_CC1 #3                                            | USB_DMPU #0<br>US1_CLK #1 | DBG_SWO #3           |
| J10         | PD3                   | ADC0_CH3<br>OPAMP_N2                             |                       | TIM0_CC2 #3                                            | US1_CS #1                 | ETM_TD1 #0/2         |
| J11         | PD4                   | ADC0_CH4<br>OPAMP_P2                             |                       |                                                        | LEU0_TX #0                | ETM_TD2 #0/2         |
| K1          | PB7                   | LFXTAL_P                                         |                       | TIM1_CC0 #3                                            | US0_TX #4<br>US1_CLK #0   |                      |
| K2          | PC4                   | ACMP0_CH4<br>OPAMP_P0                            | EBI_A26 #0/1/2        | TIM0_CDTI2 #4 LE-<br>TIM0_OUT0 #3<br>PCNT1_S0IN #0     | US2_CLK #0<br>I2C1_SDA #0 | LES_CH4 #0           |
| К3          | PA13                  | LCD_BCAP_N                                       | EBI_A01 #0/1/2        | TIM2_CC1 #1                                            |                           |                      |
| K4          | VSS                   | Ground.                                          |                       | 1                                                      |                           |                      |
| K5          | PA11                  | LCD_SEG39                                        | EBI_HSNC #0/1/2       |                                                        |                           |                      |
| K6          | RESETn                |                                                  |                       | al reset source to this p<br>sure that reset is releas |                           | y drive this pin low |
| K7          | AVSS_1                | Analog ground 1.                                 |                       |                                                        |                           |                      |
| K8          | AVDD_2                | Analog power supply                              | 2.                    |                                                        |                           |                      |
| K9          | AVDD_1                | Analog power supply                              | 1.                    |                                                        |                           |                      |
| K10         | AVSS_0                | Analog ground 0.                                 |                       |                                                        |                           |                      |
| K11         | PD1                   | ADC0_CH1<br>DAC0_OUT1ALT<br>#4/<br>OPAMP_OUT1ALT |                       | TIM0_CC0 #3<br>PCNT2_S1IN #0                           | US1_RX #1                 | DBG_SWO #2           |
| L1          | PB8                   | LFXTAL_N                                         |                       | TIM1_CC1 #3                                            | US0_RX #4<br>US1_CS #0    |                      |
| L2          | PC5                   | ACMP0_CH5<br>OPAMP_N0                            | EBI_NANDWEn<br>#0/1/2 | LETIM0_OUT1 #3<br>PCNT1_S1IN #0                        | US2_CS #0<br>I2C1_SCL #0  | LES_CH5 #0           |
| L3          | PA14                  | LCD_BEXT                                         | EBI_A02 #0/1/2        | TIM2_CC2 #1                                            |                           |                      |
| L4          | IOVDD_1               | Digital IO power supp                            | bly 1.                | /                                                      |                           |                      |
| L5          | PB11                  | DAC0_OUT0 /<br>OPAMP_OUT0                        |                       | TIM1_CC2 #3 LE-<br>TIM0_OUT0 #1                        | I2C1_SDA #1               |                      |
| L6          | PB12                  | DAC0_OUT1 /<br>OPAMP_OUT1                        |                       | LETIM0_OUT1 #1                                         | I2C1_SCL #1               |                      |
| L7          | AVSS_2                | Analog ground 2.                                 | 1                     |                                                        |                           |                      |
| · · · · · · |                       |                                                  |                       |                                                        |                           |                      |

## 8.3 CSP81 Package Marking

In the illustration below package fields and position are shown.



Figure 8.5. Example Chip Marking (Top View)

## 8.4 CSP81 Environmental

WLCSP devices can be handled and soldered using industry standard surface mount assembly techniques. However, because WLCSP devices are essentially a piece of silicon and are not encapsulated in plastic, they are susceptible to mechanical damage and may be sensitive to light. When WLCSPs must be used in an environment exposed to light, it may be necessary to cover the top and sides withan opaque material.

# 10. TQFP64 Package Specifications

## 10.1 TQFP64 Package Dimensions



Figure 10.1. TQFP64

#### Note:

- 1. All dimensions & tolerancing confirm to ASME Y14.5M-1994.
- 2. The top package body size may be smaller than the bottom package body size.
- 3. Datum 'A,B', and 'B' to be determined at datum plane 'H'.
- 4. To be determined at seating place 'C'.
- 5. Dimension 'D1' and 'E1' do not include mold protrusions. Allowable protrusion is 0.25mm per side.'D1' and 'E1' are maximum plastic body size dimension including mold mismatch. Dimension 'D1' and'E1' shall be determined at datum plane 'H'.
- 6. Detail of Pin 1 indicatifier are option all but must be located within the zone indicated.
- 7. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall not cause thelead width to exceed the maximum 'b' dimension by more than 0.08 mm. Dambar can not be locatedon the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm.
- 8. Exact shape of each corner is optional.
- 9. These dimension apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 10. All dimensions are in millimeters.

| DIM | MIN  | NOM  | MAX  | DIM | MIN  | NOM | МАХ  |
|-----|------|------|------|-----|------|-----|------|
| A   | _    | 1.10 | 1.20 | L1  |      |     |      |
| A1  | 0.05 | —    | 0.15 | R1  | 0.08 |     | —    |
| A2  | 0.95 | 1.00 | 1.05 | R2  | 0.08 |     | 0.20 |

#### Table 10.1. QFP64 (Dimensions in mm)