

#### Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Discontinued at Digi-Key                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 48MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB                   |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                           |
| Number of I/O              | 53                                                                        |
| Program Memory Size        | 128KB (128K x 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 32K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                              |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 64-QFN (9x9)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32lg940f128g-e-qfn64 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Module | Configuration      | Pin Connections                                        |
|--------|--------------------|--------------------------------------------------------|
| AES    | Full configuration | NA                                                     |
| GPIO   | 53 pins            | Available pins are shown in 5.2.3 GPIO Pinout Overview |

| Module | Configuration      | Pin Connections                                                  |
|--------|--------------------|------------------------------------------------------------------|
| ACMP1  | Full configuration | ACMP1_CH[7:0], ACMP1_O                                           |
| VCMP   | Full configuration | NA                                                               |
| ADC0   | Full configuration | ADC0_CH[7:0]                                                     |
| DAC0   | Full configuration | DAC0_OUT[1:0], DAC0_OUTxALT                                      |
| OPAMP  | Full configuration | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx   |
| AES    | Full configuration | NA                                                               |
| GPIO   | 86 pins            | Available pins are shown in 5.21.3 GPIO Pinout Overview          |
| LCD    | Full configuration | LCD_SEG[33:0], LCD_COM[7:0], LCD_BCAP_P, LCD_BCAP_N,<br>LCD_BEXT |

| Parameter                                 | Symbol                 | Test Condition                                                                      | Min | Тур   | Max | Unit |
|-------------------------------------------|------------------------|-------------------------------------------------------------------------------------|-----|-------|-----|------|
| Capacitive Sense Internal Re-<br>sistance | R <sub>CSRES</sub>     | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                                  | _   | 39    |     | kΩ   |
|                                           |                        | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL                                                  | _   | 71    |     | kΩ   |
|                                           |                        | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL                                                  | _   | 104   |     | kΩ   |
|                                           |                        | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL                                                  |     | 136   |     | kΩ   |
| Startup time                              | t <sub>ACMPSTART</sub> |                                                                                     | —   | —     | 10  | μs   |
| VDD_SCALED input accuracy                 | V VDDSCALED            | VDD_SCALED=9,BIA-<br>SPROG=0b1111, FULLBIAS=0,<br>HALFBIAS=1, HYSTSEL=0,<br>LPREF=0 | _   | -10.8 | _   | mV   |
|                                           |                        | VDD_SCALED=9,BIA-<br>SPROG=0b0000, FULLBIAS=0,<br>HALFBIAS=1, HYSTSEL=0,<br>LPREF=1 | _   | 1.3   |     | mV   |
| Note:<br>1. Reference current not includ  | led.                   |                                                                                     |     | 1     | 1   | 1    |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in in the following equation.  $I_{ACMPREF}$  is zero if an external voltage reference is used.

 $I_{\text{ACMPTOTAL}} = I_{\text{ACMP}} + I_{\text{ACMPREF}}$ 







| Parameter                                                                                                                                                      | Symbol                                                                                                                  | Min                                                                  | Тур | Мах | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|
| Setup time, from EBI_AD valid to trailing EBI_REn edge                                                                                                         | t <sub>SU_REn</sub> <sup>1234</sup>                                                                                     | 37                                                                   | —   | —   | ns   |
| Hold time, from trailing EBI_REn edge to EBI_AD invalid                                                                                                        | t <sub>H_REn</sub> <sup>1234</sup> -1                                                                                   |                                                                      | —   | —   | ns   |
| Note:<br>1. Applies for all addressing mode<br>2. Applies for both EBI_REn and E<br>3. Applies for all polarities (figure of<br>4. Measurement done at 10% and | es (figure only shows D16<br>EBI_NANDREn (figure or<br>only shows active low sig<br>90% of V <sub>DD</sub> (figure show | 5A8).<br>nly shows EBI_REn)<br>gnals)<br>ws 50% of V <sub>DD</sub> ) |     |     |      |



Figure 4.41. EBI Ready/Wait Related Timing Requirements

| QFN   | 64 Pin# and Name |                                                | Pin Alternate Functionality / Description                      |                                      |                                            |  |  |  |  |  |
|-------|------------------|------------------------------------------------|----------------------------------------------------------------|--------------------------------------|--------------------------------------------|--|--|--|--|--|
| Pin # | Pin Name         | Analog                                         | Timers                                                         | Communication                        | Other                                      |  |  |  |  |  |
| 46    | PC13             | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 |                                      | LES_CH13 #0                                |  |  |  |  |  |
| 47    | PC14             | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0                | US0_CS #3                            | LES_CH14 #0                                |  |  |  |  |  |
| 48    | PC15             | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0                                 | US0_CLK #3                           | LES_CH15 #0<br>DBG_SWO #1                  |  |  |  |  |  |
| 49    | PF0              |                                                | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2                                | US1_CLK #2 LEU0_TX<br>#3 I2C0_SDA #5 | DBG_SWCLK #0/1/2/3                         |  |  |  |  |  |
| 50    | PF1              |                                                | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2                                | US1_CS #2 LEU0_RX<br>#3 I2C0_SCL #5  | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3          |  |  |  |  |  |
| 51    | PF2              |                                                | TIM0_CC2 #5                                                    | LEU0_TX #4                           | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4    |  |  |  |  |  |
| 52    | PF3              |                                                | TIM0_CDTI0 #2/5                                                |                                      | PRS_CH0 #1 ETM_TD3<br>#1                   |  |  |  |  |  |
| 53    | PF4              |                                                | TIM0_CDTI1 #2/5                                                |                                      | PRS_CH1 #1                                 |  |  |  |  |  |
| 54    | PF5              |                                                | TIM0_CDTI2 #2/5                                                |                                      | PRS_CH2 #1                                 |  |  |  |  |  |
| 55    | IOVDD_5          | Digital IO power supply 5.                     |                                                                |                                      |                                            |  |  |  |  |  |
| 56    | PE8              |                                                | PCNT2_S0IN #1                                                  |                                      | PRS_CH3 #1                                 |  |  |  |  |  |
| 57    | PE9              |                                                | PCNT2_S1IN #1                                                  |                                      |                                            |  |  |  |  |  |
| 58    | PE10             |                                                | TIM1_CC0 #1                                                    | US0_TX #0                            | BOOT_TX                                    |  |  |  |  |  |
| 59    | PE11             |                                                | TIM1_CC1 #1                                                    | US0_RX #0                            | LES_ALTEX5 #0<br>BOOT_RX                   |  |  |  |  |  |
| 60    | PE12             |                                                | TIM1_CC2 #1                                                    | US0_RX #3 US0_CLK<br>#0 I2C0_SDA #6  | CMU_CLK1 #2<br>LES_ALTEX6 #0               |  |  |  |  |  |
| 61    | PE13             |                                                |                                                                | US0_TX #3 US0_CS #0<br>I2C0_SCL #6   | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 |  |  |  |  |  |
| 62    | PE14             |                                                | TIM3_CC0 #0                                                    | LEU0_TX #2                           |                                            |  |  |  |  |  |
| 63    | PE15             |                                                | TIM3_CC1 #0                                                    | LEU0_RX #2                           |                                            |  |  |  |  |  |
| 64    | PA15             |                                                | TIM3_CC2 #0                                                    |                                      |                                            |  |  |  |  |  |

#### 5.1.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |   | L   | OCATIO | N |   |   |                                                           |
|---------------|------|---|-----|--------|---|---|---|-----------------------------------------------------------|
| Functionality | 0    | 1 | 2   | 3      | 4 | 5 | 6 | Description                                               |
| ACMP0_CH0     | PC0  |   |     |        |   |   |   | Analog comparator ACMP0, channel 0.                       |
| ACMP0_CH1     | PC1  |   |     |        |   |   |   | Analog comparator ACMP0, channel 1.                       |
| ACMP0_CH2     | PC2  |   |     |        |   |   |   | Analog comparator ACMP0, channel 2.                       |
| ACMP0_CH3     | PC3  |   |     |        |   |   |   | Analog comparator ACMP0, channel 3.                       |
| ACMP0_CH4     | PC4  |   |     |        |   |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5  |   |     |        |   |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6  |   |     |        |   |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7  |   |     |        |   |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13 |   | PD6 |        |   |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH0     | PC8  |   |     |        |   |   |   | Analog comparator ACMP1, channel 0.                       |
| ACMP1_CH1     | PC9  |   |     |        |   |   |   | Analog comparator ACMP1, channel 1.                       |
| ACMP1_CH2     | PC10 |   |     |        |   |   |   | Analog comparator ACMP1, channel 2.                       |
| ACMP1_CH3     | PC11 |   |     |        |   |   |   | Analog comparator ACMP1, channel 3.                       |
| ACMP1_CH4     | PC12 |   |     |        |   |   |   | Analog comparator ACMP1, channel 4.                       |
| ACMP1_CH5     | PC13 |   |     |        |   |   |   | Analog comparator ACMP1, channel 5.                       |
| ACMP1_CH6     | PC14 |   |     |        |   |   |   | Analog comparator ACMP1, channel 6.                       |
| ACMP1_CH7     | PC15 |   |     |        |   |   |   | Analog comparator ACMP1, channel 7.                       |
| ACMP1_0       | PF2  |   | PD7 |        |   |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 6. |

#### Table 5.2. Alternate functionality overview

| Alternate     |      | LOCATION |      |   |   |   |   |                                                                           |
|---------------|------|----------|------|---|---|---|---|---------------------------------------------------------------------------|
| Functionality | 0    | 1        | 2    | 3 | 4 | 5 | 6 | Description                                                               |
| EBI_A04       | PB10 | PB10     | PB10 |   |   |   |   | External Bus Interface (EBI) address output pin 04.                       |
| EBI_A05       | PC6  | PC6      | PC6  |   |   |   |   | External Bus Interface (EBI) address output pin 05.                       |
| EBI_A06       | PC7  | PC7      | PC7  |   |   |   |   | External Bus Interface (EBI) address output pin 06.                       |
| EBI_A07       | PE0  | PE0      | PE0  |   |   |   |   | External Bus Interface (EBI) address output pin 07.                       |
| EBI_A08       | PE1  | PE1      | PE1  |   |   |   |   | External Bus Interface (EBI) address output pin 08.                       |
| EBI_A09       | PE2  | PC9      | PC9  |   |   |   |   | External Bus Interface (EBI) address output pin 09.                       |
| EBI_A10       | PE3  | PC10     | PC10 |   |   |   |   | External Bus Interface (EBI) address output pin 10.                       |
| EBI_A11       | PE4  | PE4      | PE4  |   |   |   |   | External Bus Interface (EBI) address output pin 11.                       |
| EBI_A12       | PE5  | PE5      | PE5  |   |   |   |   | External Bus Interface (EBI) address output pin 12.                       |
| EBI_A13       | PE6  | PE6      | PE6  |   |   |   |   | External Bus Interface (EBI) address output pin 13.                       |
| EBI_A14       | PE7  | PE7      | PE7  |   |   |   |   | External Bus Interface (EBI) address output pin 14.                       |
| EBI_A15       | PC8  | PC8      | PC8  |   |   |   |   | External Bus Interface (EBI) address output pin 15.                       |
| EBI_A16       | PB0  | PB0      | PB0  |   |   |   |   | External Bus Interface (EBI) address output pin 16.                       |
| EBI_A17       | PB1  | PB1      | PB1  |   |   |   |   | External Bus Interface (EBI) address output pin 17.                       |
| EBI_A18       | PB2  | PB2      | PB2  |   |   |   |   | External Bus Interface (EBI) address output pin 18.                       |
| EBI_A19       | PB3  | PB3      | PB3  |   |   |   |   | External Bus Interface (EBI) address output pin 19.                       |
| EBI_A20       | PB4  | PB4      | PB4  |   |   |   |   | External Bus Interface (EBI) address output pin 20.                       |
| EBI_A21       | PB5  | PB5      | PB5  |   |   |   |   | External Bus Interface (EBI) address output pin 21.                       |
| EBI_A22       | PB6  | PB6      | PB6  |   |   |   |   | External Bus Interface (EBI) address output pin 22.                       |
| EBI_A23       | PC0  | PC0      | PC0  |   |   |   |   | External Bus Interface (EBI) address output pin 23.                       |
| EBI_A24       | PC1  | PC1      | PC1  |   |   |   |   | External Bus Interface (EBI) address output pin 24.                       |
| EBI_A25       | PC2  | PC2      | PC2  |   |   |   |   | External Bus Interface (EBI) address output pin 25.                       |
| EBI_A26       | PC4  | PC4      | PC4  |   |   |   |   | External Bus Interface (EBI) address output pin 26.                       |
| EBI_A27       | PD2  | PD2      | PD2  |   |   |   |   | External Bus Interface (EBI) address output pin 27.                       |
| EBI_AD00      | PE8  | PE8      | PE8  |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 00. |
| EBI_AD01      | PE9  | PE9      | PE9  |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 01. |
| EBI_AD02      | PE10 | PE10     | PE10 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 02. |
| EBI_AD03      | PE11 | PE11     | PE11 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 03. |
| EBI_AD04      | PE12 | PE12     | PE12 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 04. |
| EBI_AD05      | PE13 | PE13     | PE13 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 05. |
| EBI_AD06      | PE14 | PE14     | PE14 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 06. |

| Alternate     |      | LOCATION |      |   |   |   |   |                                                                           |
|---------------|------|----------|------|---|---|---|---|---------------------------------------------------------------------------|
| Functionality | 0    | 1        | 2    | 3 | 4 | 5 | 6 | Description                                                               |
| EBI_A04       | PB10 | PB10     | PB10 |   |   |   |   | External Bus Interface (EBI) address output pin 04.                       |
| EBI_A05       | PC6  | PC6      | PC6  |   |   |   |   | External Bus Interface (EBI) address output pin 05.                       |
| EBI_A06       | PC7  | PC7      | PC7  |   |   |   |   | External Bus Interface (EBI) address output pin 06.                       |
| EBI_A07       | PE0  | PE0      | PE0  |   |   |   |   | External Bus Interface (EBI) address output pin 07.                       |
| EBI_A08       | PE1  | PE1      | PE1  |   |   |   |   | External Bus Interface (EBI) address output pin 08.                       |
| EBI_A09       | PE2  | PC9      | PC9  |   |   |   |   | External Bus Interface (EBI) address output pin 09.                       |
| EBI_A10       | PE3  | PC10     | PC10 |   |   |   |   | External Bus Interface (EBI) address output pin 10.                       |
| EBI_A11       | PE4  | PE4      | PE4  |   |   |   |   | External Bus Interface (EBI) address output pin 11.                       |
| EBI_A12       | PE5  | PE5      | PE5  |   |   |   |   | External Bus Interface (EBI) address output pin 12.                       |
| EBI_A13       | PE6  | PE6      | PE6  |   |   |   |   | External Bus Interface (EBI) address output pin 13.                       |
| EBI_A14       | PE7  | PE7      | PE7  |   |   |   |   | External Bus Interface (EBI) address output pin 14.                       |
| EBI_A15       | PC8  | PC8      | PC8  |   |   |   |   | External Bus Interface (EBI) address output pin 15.                       |
| EBI_A16       | PB0  | PB0      | PB0  |   |   |   |   | External Bus Interface (EBI) address output pin 16.                       |
| EBI_A17       | PB1  | PB1      | PB1  |   |   |   |   | External Bus Interface (EBI) address output pin 17.                       |
| EBI_A18       | PB2  | PB2      | PB2  |   |   |   |   | External Bus Interface (EBI) address output pin 18.                       |
| EBI_A19       | PB3  | PB3      | PB3  |   |   |   |   | External Bus Interface (EBI) address output pin 19.                       |
| EBI_A20       | PB4  | PB4      | PB4  |   |   |   |   | External Bus Interface (EBI) address output pin 20.                       |
| EBI_A21       | PB5  | PB5      | PB5  |   |   |   |   | External Bus Interface (EBI) address output pin 21.                       |
| EBI_A22       | PB6  | PB6      | PB6  |   |   |   |   | External Bus Interface (EBI) address output pin 22.                       |
| EBI_A23       | PC0  | PC0      | PC0  |   |   |   |   | External Bus Interface (EBI) address output pin 23.                       |
| EBI_A24       | PC1  | PC1      | PC1  |   |   |   |   | External Bus Interface (EBI) address output pin 24.                       |
| EBI_A25       | PC2  | PC2      | PC2  |   |   |   |   | External Bus Interface (EBI) address output pin 25.                       |
| EBI_A26       | PC4  | PC4      | PC4  |   |   |   |   | External Bus Interface (EBI) address output pin 26.                       |
| EBI_A27       | PD2  | PD2      | PD2  |   |   |   |   | External Bus Interface (EBI) address output pin 27.                       |
| EBI_AD00      | PE8  | PE8      | PE8  |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 00. |
| EBI_AD01      | PE9  | PE9      | PE9  |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 01. |
| EBI_AD02      | PE10 | PE10     | PE10 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 02. |
| EBI_AD03      | PE11 | PE11     | PE11 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 03. |
| EBI_AD04      | PE12 | PE12     | PE12 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 04. |
| EBI_AD05      | PE13 | PE13     | PE13 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 05. |
| EBI_AD06      | PE14 | PE14     | PE14 |   |   |   |   | External Bus Interface (EBI) address and data in-<br>put / output pin 06. |

#### 5.7.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |   | L   | OCATIO | N |   |   |                                                           |
|---------------|------|---|-----|--------|---|---|---|-----------------------------------------------------------|
| Functionality | 0    | 1 | 2   | 3      | 4 | 5 | 6 | Description                                               |
| ACMP0_CH0     | PC0  |   |     |        |   |   |   | Analog comparator ACMP0, channel 0.                       |
| ACMP0_CH1     | PC1  |   |     |        |   |   |   | Analog comparator ACMP0, channel 1.                       |
| ACMP0_CH2     | PC2  |   |     |        |   |   |   | Analog comparator ACMP0, channel 2.                       |
| ACMP0_CH3     | PC3  |   |     |        |   |   |   | Analog comparator ACMP0, channel 3.                       |
| ACMP0_CH4     | PC4  |   |     |        |   |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5  |   |     |        |   |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6  |   |     |        |   |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7  |   |     |        |   |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13 |   | PD6 |        |   |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH0     | PC8  |   |     |        |   |   |   | Analog comparator ACMP1, channel 0.                       |
| ACMP1_CH1     | PC9  |   |     |        |   |   |   | Analog comparator ACMP1, channel 1.                       |
| ACMP1_CH2     | PC10 |   |     |        |   |   |   | Analog comparator ACMP1, channel 2.                       |
| ACMP1_CH3     | PC11 |   |     |        |   |   |   | Analog comparator ACMP1, channel 3.                       |
| ACMP1_O       | PF2  |   | PD7 |        |   |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 6. |
| ADC0_CH7      | PD7  |   |     |        |   |   |   | Analog to digital converter ADC0, input channel number 7. |
| BOOT_RX       | PE11 |   |     |        |   |   |   | Bootloader RX.                                            |
| BOOT_TX       | PE10 |   |     |        |   |   |   | Bootloader TX.                                            |
| BU VIN        | PD8  |   |     |        |   |   |   | Battery input for Backup Power Domain                     |

#### Table 5.20. Alternate functionality overview

| Alternate     |      |   | L | OCATIO. | N |   |   |                                                                                                                                                                                                                                           |
|---------------|------|---|---|---------|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1 | 2 | 3       | 4 | 5 | 6 | Description                                                                                                                                                                                                                               |
| LCD_BCAP_N    | PA13 |   |   |         |   |   |   | LCD voltage booster (optional), boost capacitor,<br>negative pin. If using the LCD voltage booster, con-<br>nect a 22 nF capacitor between LCD_BCAP_N and<br>LCD_BCAP_P.                                                                  |
| LCD_BCAP_P    | PA12 |   |   |         |   |   |   | LCD voltage booster (optional), boost capacitor,<br>positive pin. If using the LCD voltage booster, con-<br>nect a 22 nF capacitor between LCD_BCAP_N and<br>LCD_BCAP_P.                                                                  |
| LCD_BEXT      | PA14 |   |   |         |   |   |   | LCD voltage booster (optional), boost output. If us-<br>ing the LCD voltage booster, connect a 1 uF capaci-<br>tor between this pin and VSS.<br>An external LCD voltage may also be applied to this<br>pin if the booster is not enabled. |
|               |      |   |   |         |   |   |   | this pin may be left unconnected or used as a GPIO.                                                                                                                                                                                       |
| LCD_COM0      | PE4  |   |   |         |   |   |   | LCD driver common line number 0.                                                                                                                                                                                                          |
| LCD_COM1      | PE5  |   |   |         |   |   |   | LCD driver common line number 1.                                                                                                                                                                                                          |
| LCD_COM2      | PE6  |   |   |         |   |   |   | LCD driver common line number 2.                                                                                                                                                                                                          |
| LCD_COM3      | PE7  |   |   |         |   |   |   | LCD driver common line number 3.                                                                                                                                                                                                          |
| LCD_SEG0      | PF2  |   |   |         |   |   |   | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                      |
| LCD_SEG1      | PF3  |   |   |         |   |   |   | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                      |
| LCD_SEG2      | PF4  |   |   |         |   |   |   | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                      |
| LCD_SEG3      | PF5  |   |   |         |   |   |   | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                      |
| LCD_SEG4      | PE8  |   |   |         |   |   |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                      |
| LCD_SEG5      | PE9  |   |   |         |   |   |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                      |
| LCD_SEG6      | PE10 |   |   |         |   |   |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                      |
| LCD_SEG7      | PE11 |   |   |         |   |   |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                      |
| LCD_SEG8      | PE12 |   |   |         |   |   |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                                                                                                    |
| LCD_SEG9      | PE13 |   |   |         |   |   |   | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                                                                                                    |
| LCD_SEG10     | PE14 |   |   |         |   |   |   | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                                                                                                   |
| LCD_SEG11     | PE15 |   |   |         |   |   |   | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                                                                                                   |
| LCD_SEG12     | PA15 |   |   |         |   |   |   | LCD segment line 12. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                                                                                                                                                 |

| BG    | A112 Pin# and<br>Name | Pin Alternate Functionality / Description         |                 |                                                                |                                        |                                            |  |  |  |  |  |
|-------|-----------------------|---------------------------------------------------|-----------------|----------------------------------------------------------------|----------------------------------------|--------------------------------------------|--|--|--|--|--|
| Pin # | Pin Name              | Analog                                            | EBI             | Timers                                                         | Communication                          | Other                                      |  |  |  |  |  |
| A3    | PE12                  | LCD_SEG8                                          | EBI_AD04 #0/1/2 | TIM1_CC2 #1                                                    | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0               |  |  |  |  |  |
| A4    | PE9                   | LCD_SEG5                                          | EBI_AD01 #0/1/2 | PCNT2_S1IN #1                                                  |                                        |                                            |  |  |  |  |  |
| A5    | PD10                  | LCD_SEG29                                         | EBI_CS1 #0/1/2  |                                                                |                                        |                                            |  |  |  |  |  |
| A6    | PF7                   | LCD_SEG25                                         | EBI_BL1 #0/1/2  | TIM0_CC1 #2                                                    | U0_RX #0                               |                                            |  |  |  |  |  |
| A7    | PF5                   | LCD_SEG3                                          | EBI_REn #0/2    | TIM0_CDTI2 #2/5                                                |                                        | PRS_CH2 #1                                 |  |  |  |  |  |
| A8    | PF4                   | LCD_SEG2                                          | EBI_WEn #0/2    | TIM0_CDTI1 #2/5                                                |                                        | PRS_CH1 #1                                 |  |  |  |  |  |
| A9    | PE4                   | LCD_COM0                                          | EBI_A11 #0/1/2  |                                                                | US0_CS #1                              |                                            |  |  |  |  |  |
| A10   | PC14                  | ACMP1_CH6<br>DAC0_OUT1ALT<br>#2/<br>OPAMP_OUT1ALT |                 | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0                | US0_CS #3U0_TX<br>#3                   | LES_CH14 #0                                |  |  |  |  |  |
| A11   | PC15                  | ACMP1_CH7<br>DAC0_OUT1ALT<br>#3/<br>OPAMP_OUT1ALT |                 | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0                                 | US0_CLK #3<br>U0_RX #3                 | LES_CH15 #0<br>DBG_SWO #1                  |  |  |  |  |  |
| B1    | PA15                  | LCD_SEG12                                         | EBI_AD08 #0/1/2 | TIM3_CC2 #0                                                    |                                        |                                            |  |  |  |  |  |
| B2    | PE13                  | LCD_SEG9                                          | EBI_AD05 #0/1/2 |                                                                | US0_TX #3<br>US0_CS #0<br>I2C0_SCL #6  | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 |  |  |  |  |  |
| В3    | PE11                  | LCD_SEG7                                          | EBI_AD03 #0/1/2 | TIM1_CC1 #1                                                    | US0_RX #0                              | LES_ALTEX5 #0<br>BOOT_RX                   |  |  |  |  |  |
| B4    | PE8                   | LCD_SEG4                                          | EBI_AD00 #0/1/2 | PCNT2_S0IN #1                                                  |                                        | PRS_CH3 #1                                 |  |  |  |  |  |
| B5    | PD11                  | LCD_SEG30                                         | EBI_CS2 #0/1/2  |                                                                |                                        |                                            |  |  |  |  |  |
| B6    | PF8                   | LCD_SEG26                                         | EBI_WEn #1      | TIM0_CC2 #2                                                    |                                        | ETM_TCLK #1                                |  |  |  |  |  |
| B7    | PF6                   | LCD_SEG24                                         | EBI_BL0 #0/1/2  | TIM0_CC0 #2                                                    | U0_TX #0                               |                                            |  |  |  |  |  |
| B8    | PF3                   | LCD_SEG1                                          | EBI_ALE #0      | TIM0_CDTI0 #2/5                                                |                                        | PRS_CH0 #1<br>ETM_TD3 #1                   |  |  |  |  |  |
| B9    | PE5                   | LCD_COM1                                          | EBI_A12 #0/1/2  |                                                                | US0_CLK #1                             |                                            |  |  |  |  |  |
| B10   | PC12                  | ACMP1_CH4<br>DAC0_OUT1ALT<br>#0/<br>OPAMP_OUT1ALT |                 |                                                                | U1_TX #0                               | CMU_CLK0 #1<br>LES_CH12 #0                 |  |  |  |  |  |
| B11   | PC13                  | ACMP1_CH5<br>DAC0_OUT1ALT<br>#1/<br>OPAMP_OUT1ALT |                 | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | U1_RX #0                               | LES_CH13 #0                                |  |  |  |  |  |
| C1    | PA1                   | LCD_SEG14                                         | EBI_AD10 #0/1/2 | TIM0_CC1 #0/1                                                  | 12C0_SCL #0                            | CMU_CLK1 #0<br>PRS_CH1 #0                  |  |  |  |  |  |
| C2    | PA0                   | LCD_SEG13                                         | EBI_AD09 #0/1/2 | TIM0_CC0 #0/1/4                                                | LEU0_RX #4<br>I2C0_SDA #0              | PRS_CH0 #0<br>GPIO_EM4WU0                  |  |  |  |  |  |
| C3    | PE10                  | LCD_SEG6                                          | EBI_AD02 #0/1/2 | TIM1_CC0 #1                                                    | US0_TX #0                              | BOOT_TX                                    |  |  |  |  |  |
| C4    | PD13                  |                                                   |                 |                                                                |                                        | ETM_TD1 #1                                 |  |  |  |  |  |

| Alternate     |      |      |      |     | N   |   |   |                                                                                                                         |
|---------------|------|------|------|-----|-----|---|---|-------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3   | 4   | 5 | 6 | Description                                                                                                             |
| LES_ALTEX6    | PE12 |      |      |     |     |   |   | LESENSE alternate exite output 6.                                                                                       |
| LES_ALTEX7    | PE13 |      |      |     |     |   |   | LESENSE alternate exite output 7.                                                                                       |
| LES_CH0       | PC0  |      |      |     |     |   |   | LESENSE channel 0.                                                                                                      |
| LES_CH1       | PC1  |      |      |     |     |   |   | LESENSE channel 1.                                                                                                      |
| LES_CH2       | PC2  |      |      |     |     |   |   | LESENSE channel 2.                                                                                                      |
| LES_CH3       | PC3  |      |      |     |     |   |   | LESENSE channel 3.                                                                                                      |
| LES_CH4       | PC4  |      |      |     |     |   |   | LESENSE channel 4.                                                                                                      |
| LES_CH5       | PC5  |      |      |     |     |   |   | LESENSE channel 5.                                                                                                      |
| LES_CH6       | PC6  |      |      |     |     |   |   | LESENSE channel 6.                                                                                                      |
| LES_CH7       | PC7  |      |      |     |     |   |   | LESENSE channel 7.                                                                                                      |
| LES_CH8       | PC8  |      |      |     |     |   |   | LESENSE channel 8.                                                                                                      |
| LES_CH9       | PC9  |      |      |     |     |   |   | LESENSE channel 9.                                                                                                      |
| LES_CH10      | PC10 |      |      |     |     |   |   | LESENSE channel 10.                                                                                                     |
| LES_CH11      | PC11 |      |      |     |     |   |   | LESENSE channel 11.                                                                                                     |
| LES_CH12      | PC12 |      |      |     |     |   |   | LESENSE channel 12.                                                                                                     |
| LES_CH13      | PC13 |      |      |     |     |   |   | LESENSE channel 13.                                                                                                     |
| LES_CH14      | PC14 |      |      |     |     |   |   | LESENSE channel 14.                                                                                                     |
| LES_CH15      | PC15 |      |      |     |     |   |   | LESENSE channel 15.                                                                                                     |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4 |     |   |   | Low Energy Timer LETIM0, output channel 0.                                                                              |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5 |     |   |   | Low Energy Timer LETIM0, output channel 1.                                                                              |
| LEU0_RX       | PD5  | PB14 | PE15 | PF1 | PA0 |   |   | LEUART0 Receive input.                                                                                                  |
| LEU0_TX       | PD4  | PB13 | PE14 | PF0 | PF2 |   |   | LEUART0 Transmit output. Also used as receive in-<br>put in half duplex communication.                                  |
| LEU1_RX       | PC7  | PA6  |      |     |     |   |   | LEUART1 Receive input.                                                                                                  |
| LEU1_TX       | PC6  | PA5  |      |     |     |   |   | LEUART1 Transmit output. Also used as receive in-<br>put in half duplex communication.                                  |
| LFXTAL_N      | PB8  |      |      |     |     |   |   | Low Frequency Crystal (typically 32.768 kHz) nega-<br>tive pin. Also used as an optional external clock in-<br>put pin. |
| LFXTAL_P      | PB7  |      |      |     |     |   |   | Low Frequency Crystal (typically 32.768 kHz) posi-<br>tive pin.                                                         |
| PCNT0_S0IN    | PC13 | PE0  | PC0  | PD6 |     |   |   | Pulse Counter PCNT0 input number 0.                                                                                     |
| PCNT0_S1IN    | PC14 | PE1  | PC1  | PD7 |     |   |   | Pulse Counter PCNT0 input number 1.                                                                                     |
| PCNT1_S0IN    | PC4  | PB3  |      |     |     |   |   | Pulse Counter PCNT1 input number 0.                                                                                     |
| PCNT1_S1IN    | PC5  | PB4  |      |     |     |   |   | Pulse Counter PCNT1 input number 1.                                                                                     |
| PCNT2_S0IN    | PD0  | PE8  |      |     |     |   |   | Pulse Counter PCNT2 input number 0.                                                                                     |
| PCNT2_S1IN    | PD1  | PE9  |      |     |     |   |   | Pulse Counter PCNT2 input number 1.                                                                                     |
| PRS_CH0       | PA0  | PF3  |      |     |     |   |   | Peripheral Reflex System PRS, channel 0.                                                                                |

# 5.19.4 Opamp Pinout Overview

The specific opamp terminals available in EFM32LG942 is shown in the following figure.



Figure 5.38. Opamp Pinout

| LQFP100 Pin# and<br>Name |          | Pin Alternate Functionality / Description |                 |                                 |                                        |                                            |  |  |  |  |  |  |
|--------------------------|----------|-------------------------------------------|-----------------|---------------------------------|----------------------------------------|--------------------------------------------|--|--|--|--|--|--|
| Pin #                    | Pin Name | Analog                                    | EBI             | Timers                          | Communication                          | Other                                      |  |  |  |  |  |  |
| 77                       | PF1      |                                           |                 | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO<br>#0/1/2/3<br>GPIO_EM4WU3       |  |  |  |  |  |  |
| 78                       | PF2      | LCD_SEG0                                  | EBI_ARDY #0/1/2 | TIM0_CC2 #5                     | LEU0_TX #4                             | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4    |  |  |  |  |  |  |
| 79                       | USB_VBUS | USB 5.0 V VBUS inp                        | ut.             |                                 |                                        |                                            |  |  |  |  |  |  |
| 80                       | PF12     |                                           |                 |                                 | USB_ID                                 |                                            |  |  |  |  |  |  |
| 81                       | PF5      | LCD_SEG3                                  | EBI_REn #0/2    | TIM0_CDTI2 #2/5                 | USB_VBUSEN #0                          | PRS_CH2 #1                                 |  |  |  |  |  |  |
| 82                       | IOVDD_5  | Digital IO power supp                     | bly 5.          |                                 |                                        |                                            |  |  |  |  |  |  |
| 83                       | VSS      | Ground.                                   |                 |                                 |                                        |                                            |  |  |  |  |  |  |
| 84                       | PF6      | LCD_SEG24                                 | EBI_BL0 #0/1/2  | TIM0_CC0 #2                     | U0_TX #0                               |                                            |  |  |  |  |  |  |
| 85                       | PF7      | LCD_SEG25                                 | EBI_BL1 #0/1/2  | TIM0_CC1 #2                     | U0_RX #0                               |                                            |  |  |  |  |  |  |
| 86                       | PF8      | LCD_SEG26                                 | EBI_WEn #1      | TIM0_CC2 #2                     |                                        | ETM_TCLK #1                                |  |  |  |  |  |  |
| 87                       | PF9      | LCD_SEG27                                 | EBI_REn #1      |                                 |                                        | ETM_TD0 #1                                 |  |  |  |  |  |  |
| 88                       | PD9      | LCD_SEG28                                 | EBI_CS0 #0/1/2  |                                 |                                        |                                            |  |  |  |  |  |  |
| 89                       | PD10     | LCD_SEG29                                 | EBI_CS1 #0/1/2  |                                 |                                        |                                            |  |  |  |  |  |  |
| 90                       | PD11     | LCD_SEG30                                 | EBI_CS2 #0/1/2  |                                 |                                        |                                            |  |  |  |  |  |  |
| 91                       | PD12     | LCD_SEG31                                 | EBI_CS3 #0/1/2  |                                 |                                        |                                            |  |  |  |  |  |  |
| 92                       | PE8      | LCD_SEG4                                  | EBI_AD00 #0/1/2 | PCNT2_S0IN #1                   |                                        | PRS_CH3 #1                                 |  |  |  |  |  |  |
| 93                       | PE9      | LCD_SEG5                                  | EBI_AD01 #0/1/2 | PCNT2_S1IN #1                   |                                        |                                            |  |  |  |  |  |  |
| 94                       | PE10     | LCD_SEG6                                  | EBI_AD02 #0/1/2 | TIM1_CC0 #1                     | US0_TX #0                              | BOOT_TX                                    |  |  |  |  |  |  |
| 95                       | PE11     | LCD_SEG7                                  | EBI_AD03 #0/1/2 | TIM1_CC1 #1                     | US0_RX #0                              | LES_ALTEX5 #0<br>BOOT_RX                   |  |  |  |  |  |  |
| 96                       | PE12     | LCD_SEG8                                  | EBI_AD04 #0/1/2 | TIM1_CC2 #1                     | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0               |  |  |  |  |  |  |
| 97                       | PE13     | LCD_SEG9                                  | EBI_AD05 #0/1/2 |                                 | US0_TX #3<br>US0_CS #0<br>I2C0_SCL #6  | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 |  |  |  |  |  |  |
| 98                       | PE14     | LCD_SEG10                                 | EBI_AD06 #0/1/2 | TIM3_CC0 #0                     | LEU0_TX #2                             |                                            |  |  |  |  |  |  |
| 99                       | PE15     | LCD_SEG11                                 | EBI_AD07 #0/1/2 | TIM3_CC1 #0                     | LEU0_RX #2                             |                                            |  |  |  |  |  |  |
| 100                      | PA15     | LCD_SEG12                                 | EBI_AD08 #0/1/2 | TIM3_CC2 #0                     |                                        |                                            |  |  |  |  |  |  |

| Alternate              |      |   | L | ΟΟΑΤΙΟ | N |   |   |                                                                                                                       |
|------------------------|------|---|---|--------|---|---|---|-----------------------------------------------------------------------------------------------------------------------|
| Functionality          | 0    | 1 | 2 | 3      | 4 | 5 | 6 | Description                                                                                                           |
| LCD_SEG7               | PE11 |   |   |        |   |   |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                  |
| LCD_SEG8               | PE12 |   |   |        |   |   |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG9               | PE13 |   |   |        |   |   |   | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                |
| LCD_SEG10              | PE14 |   |   |        |   |   |   | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG11              | PE15 |   |   |        |   |   |   | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                               |
| LCD_SEG12              | PA15 |   |   |        |   |   |   | LCD segment line 12. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG13              | PA0  |   |   |        |   |   |   | LCD segment line 13. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG14              | PA1  |   |   |        |   |   |   | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG15              | PA2  |   |   |        |   |   |   | LCD segment line 15. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                             |
| LCD_SEG16              | PA3  |   |   |        |   |   |   | LCD segment line 16. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG17              | PA4  |   |   |        |   |   |   | LCD segment line 17. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG18              | PA5  |   |   |        |   |   |   | LCD segment line 18. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG19              | PA6  |   |   |        |   |   |   | LCD segment line 19. Segments 16, 17, 18 and 19 are controlled by SEGEN4.                                             |
| LCD_SEG20/<br>LCD_COM4 | PB3  |   |   |        |   |   |   | LCD segment line 20. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 4 |
| LCD_SEG21/<br>LCD_COM5 | PB4  |   |   |        |   |   |   | LCD segment line 21. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 5 |
| LCD_SEG22/<br>LCD_COM6 | PB5  |   |   |        |   |   |   | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 6 |
| LCD_SEG23/<br>LCD_COM7 | PB6  |   |   |        |   |   |   | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5. This pin may also be used as LCD COM line 7 |
| LCD_SEG24              | PF6  |   |   |        |   |   |   | LCD segment line 24. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG25              | PF7  |   |   |        |   |   |   | LCD segment line 25. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG26              | PF8  |   |   |        |   |   |   | LCD segment line 26. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |
| LCD_SEG27              | PF9  |   |   |        |   |   |   | LCD segment line 27. Segments 24, 25, 26 and 27 are controlled by SEGEN6.                                             |

| Alternate     |      |      | L    |      | N    |      |   |                                                                                                |
|---------------|------|------|------|------|------|------|---|------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3    | 4    | 5    | 6 | Description                                                                                    |
| TIM2_CC1      | PA9  | PA13 | PC9  |      |      |      |   | Timer 2 Capture Compare input / output channel 1.                                              |
| TIM2_CC2      | PA10 | PA14 | PC10 |      |      |      |   | Timer 2 Capture Compare input / output channel 2.                                              |
| TIM3_CC0      | PE14 | PE0  |      |      |      |      |   | Timer 3 Capture Compare input / output channel 0.                                              |
| TIM3_CC1      | PE15 | PE1  |      |      |      |      |   | Timer 3 Capture Compare input / output channel 1.                                              |
| TIM3_CC2      | PA15 | PE2  |      |      |      |      |   | Timer 3 Capture Compare input / output channel 2.                                              |
| U0_RX         | PF7  | PE1  | PA4  |      |      |      |   | UART0 Receive input.                                                                           |
| U0_TX         | PF6  | PE0  | PA3  |      |      |      |   | UART0 Transmit output. Also used as receive input in half duplex communication.                |
| U1_RX         |      | PF11 | PB10 | PE3  |      |      |   | UART1 Receive input.                                                                           |
| U1_TX         |      | PF10 | PB9  | PE2  |      |      |   | UART1 Transmit output. Also used as receive input in half duplex communication.                |
| US0_CLK       | PE12 | PE5  | PC9  |      | PB13 | PB13 |   | USART0 clock input / output.                                                                   |
| US0_CS        | PE13 | PE4  | PC8  |      | PB14 | PB14 |   | USART0 chip select input / output.                                                             |
|               |      |      |      |      |      |      |   | USART0 Asynchronous Receive.                                                                   |
| US0_RX        | PE11 | PE6  | PC10 | PE12 | PB8  | PC1  |   | USART0 Synchronous mode Master Input / Slave Output (MISO).                                    |
|               | PE10 | PE7  | PC11 | PE13 | PB7  | PC0  |   | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication.          |
| 030_1X        |      |      |      |      |      |      |   | USART0 Synchronous mode Master Output / Slave<br>Input (MOSI).                                 |
| US1_CLK       | PB7  | PD2  | PF0  |      |      |      |   | USART1 clock input / output.                                                                   |
| US1_CS        | PB8  | PD3  | PF1  |      |      |      |   | USART1 chip select input / output.                                                             |
| US1_RX        | PC1  | PD1  | PD6  |      |      |      |   | USART1 Asynchronous Receive.<br>USART1 Synchronous mode Master Input / Slave<br>Output (MISO). |
| US1_TX        | PC0  | PD0  | PD7  |      |      |      |   | USART1 Asynchronous Transmit.Also used as re-<br>ceive input in half duplex communication.     |
|               |      |      |      |      |      |      |   | Input (MOSI).                                                                                  |
| US2_CLK       | PC4  | PB5  |      |      |      |      |   | USART2 clock input / output.                                                                   |
| US2_CS        | PC5  | PB6  |      |      |      |      |   | USART2 chip select input / output.                                                             |
|               | DC2  |      |      |      |      |      |   | USART2 Asynchronous Receive.                                                                   |
|               | FC3  |      |      |      |      |      |   | USART2 Synchronous mode Master Input / Slave<br>Output (MISO).                                 |
| US2 TX        | PC2  | 2002 | 200  |      |      |      |   | USART2 Asynchronous Transmit.Also used as re-<br>ceive input in half duplex communication.     |
| 032_1A        |      |      |      |      |      |      |   | USART2 Synchronous mode Master Output / Slave<br>Input (MOSI).                                 |
| USB_DM        | PF10 |      |      |      |      |      |   | USB D- pin.                                                                                    |
| USB_DMPU      | PD2  |      |      |      |      |      |   | USB D- Pullup control.                                                                         |

#### 5.22.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |     | L   | OCATIO | N |   |   |                                                           |
|---------------|------|-----|-----|--------|---|---|---|-----------------------------------------------------------|
| Functionality | 0    | 1   | 2   | 3      | 4 | 5 | 6 | Description                                               |
| ACMP0_CH0     | PC0  |     |     |        |   |   |   | Analog comparator ACMP0, channel 0.                       |
| ACMP0_CH1     | PC1  |     |     |        |   |   |   | Analog comparator ACMP0, channel 1.                       |
| ACMP0_CH2     | PC2  |     |     |        |   |   |   | Analog comparator ACMP0, channel 2.                       |
| ACMP0_CH3     | PC3  |     |     |        |   |   |   | Analog comparator ACMP0, channel 3.                       |
| ACMP0_CH4     | PC4  |     |     |        |   |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5  |     |     |        |   |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6  |     |     |        |   |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7  |     |     |        |   |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13 | PE2 | PD6 |        |   |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH0     | PC8  |     |     |        |   |   |   | Analog comparator ACMP1, channel 0.                       |
| ACMP1_CH1     | PC9  |     |     |        |   |   |   | Analog comparator ACMP1, channel 1.                       |
| ACMP1_CH2     | PC10 |     |     |        |   |   |   | Analog comparator ACMP1, channel 2.                       |
| ACMP1_CH3     | PC11 |     |     |        |   |   |   | Analog comparator ACMP1, channel 3.                       |
| ACMP1_CH4     | PC12 |     |     |        |   |   |   | Analog comparator ACMP1, channel 4.                       |
| ACMP1_CH5     | PC13 |     |     |        |   |   |   | Analog comparator ACMP1, channel 5.                       |
| ACMP1_CH6     | PC14 |     |     |        |   |   |   | Analog comparator ACMP1, channel 6.                       |
| ACMP1_CH7     | PC15 |     |     |        |   |   |   | Analog comparator ACMP1, channel 7.                       |
| ACMP1_O       | PF2  | PE3 | PD7 |        |   |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6  |     |     |        |   |   |   | Analog to digital converter ADC0, input channel number 6. |

### Table 5.65. Alternate functionality overview

| Alternate                       |      |      | L    | OCATIO | N   |   |   |                                                                                                    |
|---------------------------------|------|------|------|--------|-----|---|---|----------------------------------------------------------------------------------------------------|
| Functionality                   | 0    | 1    | 2    | 3      | 4   | 5 | 6 | Description                                                                                        |
| ADC0_CH7                        | PD7  |      |      |        |     |   |   | Analog to digital converter ADC0, input channel number 7.                                          |
| BOOT_RX                         | PE11 |      |      |        |     |   |   | Bootloader RX.                                                                                     |
| BOOT_TX                         | PE10 |      |      |        |     |   |   | Bootloader TX.                                                                                     |
| BU_STAT                         | PE3  |      |      |        |     |   |   | Backup Power Domain status, whether or not the system is in backup mode                            |
| BU_VIN                          | PD8  |      |      |        |     |   |   | Battery input for Backup Power Domain                                                              |
| BU_VOUT                         | PE2  |      |      |        |     |   |   | Power output for Backup Power Domain                                                               |
| CMU_CLK0                        | PA2  | PC12 | PD7  |        |     |   |   | Clock Management Unit, clock output number 0.                                                      |
| CMU_CLK1                        | PA1  | PD8  | PE12 |        |     |   |   | Clock Management Unit, clock output number 1.                                                      |
| OPAMP_N0                        | PC5  |      |      |        |     |   |   | Operational Amplifier 0 external negative input.                                                   |
| OPAMP_N1                        | PD7  |      |      |        |     |   |   | Operational Amplifier 1 external negative input.                                                   |
| OPAMP_N2                        | PD3  |      |      |        |     |   |   | Operational Amplifier 2 external negative input.                                                   |
| DAC0_OUT0 /<br>OPAMP_OUT0       | PB11 |      |      |        |     |   |   | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0.                              |
| DAC0_OUT0ALT /<br>OPAMP_OUT0ALT | PC0  | PC1  | PC2  | PC3    | PD0 |   |   | Digital to Analog Converter DAC0_OUT0ALT /<br>OPAMP alternative output for channel 0.              |
| DAC0_OUT1 /<br>OPAMP_OUT1       | PB12 |      |      |        |     |   |   | Digital to Analog Converter DAC0_OUT1 / OPAMP output channel number 1.                             |
| DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12 | PC13 | PC14 | PC15   | PD1 |   |   | Digital to Analog Converter DAC0_OUT1ALT /<br>OPAMP alternative output for channel 1.              |
| OPAMP_OUT2                      | PD5  | PD0  |      |        |     |   |   | Operational Amplifier 2 output.                                                                    |
| OPAMP_P0                        | PC4  |      |      |        |     |   |   | Operational Amplifier 0 external positive input.                                                   |
| OPAMP_P1                        | PD6  |      |      |        |     |   |   | Operational Amplifier 1 external positive input.                                                   |
| OPAMP_P2                        | PD4  |      |      |        |     |   |   | Operational Amplifier 2 external positive input.                                                   |
|                                 |      |      |      |        |     |   |   | Debug-interface Serial Wire clock input.                                                           |
| DBG_SWCLK                       | PF0  | PF0  | PF0  | PF0    |     |   |   | Note that this function is enabled to pin out of re-<br>set, and has a built-in pull down.         |
|                                 |      |      |      |        |     |   |   | Debug-interface Serial Wire data input / output.                                                   |
| DBG_SWDIO                       | PF1  | PF1  | PF1  | PF1    |     |   |   | Note that this function is enabled to pin out of re-<br>set, and has a built-in pull up.           |
|                                 |      |      |      |        |     |   |   | Debug-interface Serial Wire viewer Output.                                                         |
| DBG_SWO                         | PF2  | PC15 | PD1  | PD2    |     |   |   | Note that this function is not enabled after reset,<br>and must be enabled by software to be used. |
| EBI_A00                         | PA12 | PA12 | PA12 |        |     |   |   | External Bus Interface (EBI) address output pin 00.                                                |
| EBI_A01                         | PA13 | PA13 | PA13 |        |     |   |   | External Bus Interface (EBI) address output pin 01.                                                |
| EBI_A02                         | PA14 | PA14 | PA14 |        |     |   |   | External Bus Interface (EBI) address output pin 02.                                                |
| EBI_A03                         | PB9  | PB9  | PB9  |        |     |   |   | External Bus Interface (EBI) address output pin 03.                                                |
| EBI_A04                         | PB10 | PB10 | PB10 |        |     |   |   | External Bus Interface (EBI) address output pin 04.                                                |
| EBI_A05                         | PC6  | PC6  | PC6  |        |     |   |   | External Bus Interface (EBI) address output pin 05.                                                |

## 12.3 Wafer Storage Guidelines

It is necessary to conform to appropriate wafer storage practices to avoid product degradation or contamination.

- Wafers may be stored for up to 18 months in the original packaging supplied by Silicon Labs.
- Wafers must be stored at a temperature of 18 24 °C.
- Wafers must be stored in a humidity-controlled environment with a relative humidity of <30%.
- · Wafers should be stored in a clean, dry, inert atmosphere (e.g. nitrogen or clean, dry air).

## 12.4 Failure Analysis (FA) Guidelines

Certain conditions must be met for Silicon Laboratories to perform Failure Analysis on devices sold in wafer form.

- In order to conduct failure analysis on a device in a customer-provided package, Silicon Laboratories must be provided with die assembled in an industry standard package that is pin compatible with existing packages Silicon Laboratories offers for the device. Initial response time for FA requests that meet these requirements will follow the standard FA guidelines for packaged parts.
- If retest of the entire wafer is requested, Silicon Laboratories must be provided with the whole wafer. Silicon Laboratories cannot retest any wafers that have been sawed, diced, backgrind or are on tape. Initial response time for FA requests that meet these requirements will be 3 weeks.





# **Simplicity Studio**

One-click access to MCU and wireless tools, documentation, software, source code libraries & more. Available for Windows, Mac and Linux!







Supp

Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# http://www.silabs.com