Welcome to **E-XFL.COM** ## What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT | | Number of I/O | 87 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 8x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 112-LFBGA | | Supplier Device Package | 112-BGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32lg990f256g-e-bga112 | ## 3.1.13 Inter-Integrated Circuit Interface (I2C) The $I^2C$ module provides an interface between the MCU and a serial $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fastmode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the $I^2C$ module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. ### 3.1.14 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 Smart-Cards, IrDA and I2S devices. ## 3.1.15 Pre-Programmed USB/UART Bootloader The bootloader presented in application note AN0042 is pre-programmed in the device at factory. The bootloader enables users to program the EFM32 through a UART or a USB CDC class virtual UART without the need for a debugger. The autobaud feature, interface and commands are described further in the application note. ## 3.1.16 Universal Asynchronous Receiver/Transmitter (UART) The Universal Asynchronous serial Receiver and Transmitter (UART) is a very flexible serial I/O module. It supports full- and half-duplex asynchronous UART communication. #### 3.1.17 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/ s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. ### 3.1.18 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse- Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. ### 3.1.19 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. #### 3.1.20 Backup Real Time Counter (BURTC) The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out. #### 3.1.21 Low Energy Timer (LETIMER) The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC. ### 3.1.22 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3. # 3.2.4 EFM32LG290 The features of the EFM32LG290 is a subset of the feature set described in the EFM32LG Reference Manual. The following table describes device specific implementation of the features. Table 3.4. EFM32LG290 Configuration Summary | Module | Configuration | Pin Connections | |-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | EBI | Full configuration | EBI_A[27:0], EBI_AD[15:0], EBI_ARDY, EBI_ALE, EBI_BL[1:0], EBI_CS[3:0], EBI_CSTFT, EBI_DCLK, EBI_DTEN, EBI_HSNC, EBI_NANDREn, EBI_NANDWEn, EBI_REn, EBI_VSNC, EBI_WEn | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | I2C1 | Full configuration | I2C1_SDA, I2C1_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration with I2S | US2_TX, US2_RX, US2_CLK, US2_CS | | UART0 | Full configuration | U0_TX, U0_RX | | UART1 | Full configuration | U1_TX, U1_RX | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | TIMER3 | Full configuration | TIM3_CC[2:0] | | RTC | Full configuration | NA | | BURTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | Module | Configuration | Pin Connections | |--------|--------------------|----------------------------------------------------------------| | OPAMP | Full configuration | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx | | AES | Full configuration | NA | | GPIO | 52 pins | Available pins are shown in 5.6.3 GPIO Pinout Overview | # 3.2.7 EFM32LG332 The features of the EFM32LG332 is a subset of the feature set described in the EFM32LG Reference Manual. The following table describes device specific implementation of the features. Table 3.7. EFM32LG332 Configuration Summary | Module | Configuration | Pin Connections | |-----------|-------------------------------------------|------------------------------------------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | USB | Full configuration | USB_VBUS, USB_VBUSEN, USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP, USB_ID | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | I2C1 | Full configuration | I2C1_SDA, I2C1_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration with I2S | US2_TX, US2_RX, US2_CLK, US2_CS | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | TIMER3 | Full configuration | TIM3_CC[2:0] | | RTC | Full configuration | NA | | BURTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[3:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0] | | DAC0 | Full configuration | DAC0_OUT[1:0], DAC0_OUTxALT | | Module | Configuration | Pin Connections | |--------|--------------------|----------------------------------------------------------------| | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0] | | DAC0 | Full configuration | DAC0_OUT[1:0], DAC0_OUTxALT | | OPAMP | Full configuration | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx | | AES | Full configuration | NA | | GPIO | 83 pins | Available pins are shown in 5.9.3 GPIO Pinout Overview | Figure 4.14. Typical Low-Level Output Current, 3.8 V Supply Voltage Figure 4.27. ADC Differential Linearity Error vs Code, VDD = 3 V, Temp = 25 °C | QFP6 | 64 Pin# and Name | | Pin Alternate Funct | ionality / Description | | |------|------------------|----------------------------|---------------------------------|--------------------------------------|--------------------------------------------| | Pin# | Pin Name | Analog | Timers | Communication | Other | | 49 | PF0 | | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2 LEU0_TX<br>#3 I2C0_SDA #5 | DBG_SWCLK #0/1/2/3 | | 50 | PF1 | | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2 LEU0_RX<br>#3 I2C0_SCL #5 | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3 | | 51 | PF2 | | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 | | 52 | PF3 | | TIM0_CDTI0 #2/5 | | PRS_CH0 #1 ETM_TD3<br>#1 | | 53 | PF4 | | TIM0_CDTI1 #2/5 | | PRS_CH1 #1 | | 54 | PF5 | | TIM0_CDTI2 #2/5 | | PRS_CH2 #1 | | 55 | IOVDD_5 | Digital IO power supply 5. | | | | | 56 | VSS | Ground. | | | | | 57 | PE8 | | PCNT2_S0IN #1 | | PRS_CH3 #1 | | 58 | PE9 | | PCNT2_S1IN #1 | | | | 59 | PE10 | | TIM1_CC0 #1 | US0_TX #0 | BOOT_TX | | 60 | PE11 | | TIM1_CC1 #1 | US0_RX #0 | LES_ALTEX5 #0<br>BOOT_RX | | 61 | PE12 | | TIM1_CC2 #1 | US0_RX #3 US0_CLK<br>#0 I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0 | | 62 | PE13 | | | US0_TX #3 US0_CS #0<br>I2C0_SCL #6 | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 | | 63 | PE14 | | TIM3_CC0 #0 | LEU0_TX #2 | | | 64 | PE15 | | TIM3_CC1 #0 | LEU0_RX #2 | | | LQF | P100 Pin# and<br>Name | | Pin Altern | ate Functionality / De | escription | | |-------|-----------------------|---------------------------------------------------|-----------------|---------------------------------|-----------------------------------------|--------------------------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | 75 | PC15 | ACMP1_CH7<br>DAC0_OUT1ALT<br>#3/<br>OPAMP_OUT1ALT | | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0 | US0_CLK #3<br>U0_RX #3 | LES_CH15 #0<br>DBG_SWO #1 | | 76 | PF0 | | | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK<br>#0/1/2/3 | | 77 | PF1 | | | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO<br>#0/1/2/3<br>GPIO_EM4WU3 | | 78 | PF2 | | EBI_ARDY #0/1/2 | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 | | 79 | PF3 | | EBI_ALE #0 | TIM0_CDTI0 #2/5 | | PRS_CH0 #1<br>ETM_TD3 #1 | | 80 | PF4 | | EBI_WEn #0/2 | TIM0_CDTI1 #2/5 | | PRS_CH1 #1 | | 81 | PF5 | | EBI_REn #0/2 | TIM0_CDTI2 #2/5 | | PRS_CH2 #1 | | 82 | IOVDD_5 | Digital IO power supp | bly 5. | | | | | 83 | VSS | Ground. | | | | | | 84 | PF6 | | EBI_BL0 #0/1/2 | TIM0_CC0 #2 | U0_TX #0 | | | 85 | PF7 | | EBI_BL1 #0/1/2 | TIM0_CC1 #2 | U0_RX #0 | | | 86 | PF8 | | EBI_WEn #1 | TIM0_CC2 #2 | | ETM_TCLK #1 | | 87 | PF9 | | EBI_REn #1 | | | ETM_TD0 #1 | | 88 | PD9 | | EBI_CS0 #0/1/2 | | | | | 89 | PD10 | | EBI_CS1 #0/1/2 | | | | | 90 | PD11 | | EBI_CS2 #0/1/2 | | | | | 91 | PD12 | | EBI_CS3 #0/1/2 | | | | | 92 | PE8 | | EBI_AD00 #0/1/2 | PCNT2_S0IN #1 | | PRS_CH3 #1 | | 93 | PE9 | | EBI_AD01 #0/1/2 | PCNT2_S1IN #1 | | | | 94 | PE10 | | EBI_AD02 #0/1/2 | TIM1_CC0 #1 | US0_TX #0 | BOOT_TX | | 95 | PE11 | | EBI_AD03 #0/1/2 | TIM1_CC1 #1 | US0_RX #0 | LES_ALTEX5 #0<br>BOOT_RX | | 96 | PE12 | | EBI_AD04 #0/1/2 | TIM1_CC2 #1 | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0 | | 97 | PE13 | | EBI_AD05 #0/1/2 | | US0_TX #3<br>US0_CS #0<br>I2C0_SCL #6 | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 | | 98 | PE14 | | EBI_AD06 #0/1/2 | TIM3_CC0 #0 | LEU0_TX #2 | | | 99 | PE15 | | EBI_AD07 #0/1/2 | TIM3_CC1 #0 | LEU0_RX #2 | | | 100 | PA15 | | EBI_AD08 #0/1/2 | TIM3_CC2 #0 | | | | Alternate | | | L | OCATIO | N | | | | |---------------|-----|-----|---|--------|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | US2_TX | PC2 | PB3 | | | | | | USART2 Asynchronous Transmit.Also used as receive input in half duplex communication. USART2 Synchronous mode Master Output / Slave Input (MOSI). | ## 5.4.3 GPIO Pinout Overview The specific GPIO pins available in EFM32LG290 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0. Table 5.12. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Port A | PA15 | PA14 | PA13 | PA12 | PA11 | PA10 | PA9 | PA8 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | PB15 | PB14 | PB13 | PB12 | PB11 | PB10 | PB9 | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Port C | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Port F | _ | _ | _ | _ | _ | _ | PF9 | PF8 | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | # 5.4.4 Opamp Pinout Overview The specific opamp terminals available in EFM32LG290 is shown in the following figure. Figure 5.8. Opamp Pinout | CSP8 | 81 Pin# and Name | Pin Alternate Functionality / Description | | | | | | | | | |------|------------------|-------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|----------------------------|--|--|--|--|--| | Pin# | Pin Name | Analog | Other | | | | | | | | | J6 | AVDD_1 | Analog power supply 1. | | | | | | | | | | J7 | RESETn | | o apply an external reset s<br>he internal pull-up ensure | cource to this pin, it is requithat reset is released. | red to only drive this pin | | | | | | | J8 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US0_RX #4 US1_CS #0 | | | | | | | | J9 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US0_TX #4 US1_CLK<br>#0 | | | | | | | | Alternate | | | L | .OCATIO | N | | | | |-----------------------------------|------|------|------|---------|-----|---|---|-------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_STAT | PE3 | | | | | | | Backup Power Domain status, whether or not the system is in backup mode | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | BU_VOUT | PE2 | | | | | | | Power output for Backup Power Domain | | CMU_CLK0 | PA2 | PC12 | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0. | | DAC0_OUT0ALT<br>OPAMP_OUT0A<br>LT | | PC1 | PC2 | PC3 | PD0 | | | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0. | | DAC0_OUT1 /<br>OPAMP_OUT1 | PB12 | | | | | | | Digital to Analog Converter DAC0_OUT1 /OPAMP output channel number 1. | | DAC0_OUT1ALT<br>OPAMP_OUT1A<br>LT | | PC13 | PC14 | PC15 | PD1 | | | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1. | | OPAMP_OUT2 | PD5 | PD0 | | | | | | Operational Amplifier 2 output. | | OPAMP_P0 | PC4 | | | | | | | Operational Amplifier 0 external positive input. | | OPAMP_P1 | PD6 | | | | | | | Operational Amplifier 1 external positive input. | | OPAMP_P2 | PD4 | | | | | | | Operational Amplifier 2 external positive input. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | PF0 | PF0 | PF0 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | PF1 | PF1 | PF1 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | | | | | | | | | Debug-interface Serial Wire viewer Output. | | DBG_SWO | PF2 | PC15 | PD1 | PD2 | | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | ETM_TCLK | PD7 | | PC6 | PA6 | | | | Embedded Trace Module ETM clock . | | ETM_TD0 | PD6 | | PC7 | PA2 | | | | Embedded Trace Module ETM data 0. | | ETM_TD1 | PD3 | | PD3 | PA3 | | | | Embedded Trace Module ETM data 1. | | ETM_TD2 | PD4 | | PD4 | PA4 | | | | Embedded Trace Module ETM data 2. | | Alternate | | | | LOCATIO | ON | | | | |---------------|------|------|-----|---------|-----|-----|------|--------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ETM_TD3 | PD5 | | PD5 | PA5 | | | | Embedded Trace Module ETM data 3. | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU1 | PA6 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU2 | PC9 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | I2C0_SCL | PA1 | PD7 | PC7 | PD15 | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | I2C0_SDA | PA0 | PD6 | PC6 | PD14 | PC0 | PF0 | PE12 | I2C0 Serial Data input / output. | | I2C1_SCL | PC5 | PB12 | PE1 | | | | | I2C1 Serial Clock Line input / output. | | I2C1_SDA | PC4 | PB11 | PE0 | | | | | I2C1 Serial Data input / output. | | LES_ALTEX0 | PD6 | | | | | | | LESENSE alternate exite output 0. | | LES_ALTEX1 | PD7 | | | | | | | LESENSE alternate exite output 1. | | LES_ALTEX2 | PA3 | | | | | | | LESENSE alternate exite output 2. | | LES_ALTEX3 | PA4 | | | | | | | LESENSE alternate exite output 3. | | LES_ALTEX4 | PA5 | | | | | | | LESENSE alternate exite output 4. | | LES_ALTEX5 | PE11 | | | | | | | LESENSE alternate exite output 5. | | LES_ALTEX6 | PE12 | | | | | | | LESENSE alternate exite output 6. | | LES_ALTEX7 | PE13 | | | | | | | LESENSE alternate exite output 7. | | LES_CH0 | PC0 | | | | | | | LESENSE channel 0. | | LES_CH1 | PC1 | | | | | | | LESENSE channel 1. | | LES_CH2 | PC2 | | | | | | | LESENSE channel 2. | | LES_CH3 | PC3 | | | | | | | LESENSE channel 3. | | LES_CH4 | PC4 | | | | | | | LESENSE channel 4. | | LES_CH5 | PC5 | | | | | | | LESENSE channel 5. | | LES_CH6 | PC6 | | | | | | | LESENSE channel 6. | | LES_CH7 | PC7 | | | | | | | LESENSE channel 7. | | LES_CH8 | PC8 | | | | | | | LESENSE channel 8. | | LES_CH9 | PC9 | | | | | | | LESENSE channel 9. | | LES_CH10 | PC10 | | | | | | | LESENSE channel 10. | | LES_CH11 | PC11 | | | | | | | LESENSE channel 11. | | LETIMO_OUT0 | PD6 | PB11 | PF0 | PC4 | | | | Low Energy Timer LETIM0, output channel 0. | | LETIM0_OUT1 | PD7 | PB12 | PF1 | PC5 | | | | Low Energy Timer LETIM0, output channel 1. | | QFP6 | 64 Pin# and Name | Pin Alternate Functionality / Description | | | | | | | | | | |-------|------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------|--|--|--|--|--|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | | | 28 | PD0 | ADC0_CH0 DAC0_OUT0ALT #4/ OPAMP_OUT0ALT OPAMP_OUT2 #1 | PCNT2_S0IN #0 | US1_TX #1 | | | | | | | | | 29 | PD1 | ADC0_CH1<br>DAC0_OUT1ALT #4/<br>OPAMP_OUT1ALT | TIM0_CC0 #3<br>PCNT2_S1IN #0 | US1_RX #1 | DBG_SWO #2 | | | | | | | | 30 | PD2 | ADC0_CH2 | TIM0_CC1 #3 | US1_CLK #1 | DBG_SWO #3 | | | | | | | | 31 | PD3 | ADC0_CH3 OPAMP_N2 | TIM0_CC2 #3 | US1_CS #1 | ETM_TD1 #0/2 | | | | | | | | 32 | PD4 | ADC0_CH4 OPAMP_P2 | | LEU0_TX #0 | ETM_TD2 #0/2 | | | | | | | | 33 | PD5 | ADC0_CH5<br>OPAMP_OUT2 #0 | | LEU0_RX #0 | ETM_TD3 #0/2 | | | | | | | | 34 | PD6 | ADC0_CH6 OPAMP_P1 | TIM1_CC0 #4 LE-<br>TIM0_OUT0 #0<br>PCNT0_S0IN #3 | US1_RX #2 I2C0_SDA<br>#1 | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0 | | | | | | | | 35 | PD7 | ADC0_CH7 OPAMP_N1 | TIM1_CC1 #4 LE-<br>TIM0_OUT1 #0<br>PCNT0_S1IN #3 | US1_TX #2 I2C0_SCL<br>#1 | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 | | | | | | | | 36 | PD8 | BU_VIN | | | CMU_CLK1 #1 | | | | | | | | 37 | PC6 | ACMP0_CH6 | | LEU1_TX #0 I2C0_SDA<br>#2 | LES_CH6 #0<br>ETM_TCLK #2 | | | | | | | | 38 | PC7 | ACMP0_CH7 | | LEU1_RX #0 I2C0_SCL<br>#2 | LES_CH7 #0 ETM_TD0<br>#2 | | | | | | | | 39 | VDD_DREG | Power supply for on-chip | voltage regulator. | | | | | | | | | | 40 | DECOUPLE | Decouple output for on-chip voltage regulator. An external capacitance of size C <sub>DECOUPLE</sub> is required at this pin. | | | | | | | | | | | 41 | PE4 | LCD_COM0 | | US0_CS #1 | | | | | | | | | 42 | PE5 | LCD_COM1 | | US0_CLK #1 | | | | | | | | | 43 | PE6 | LCD_COM2 | | US0_RX #1 | | | | | | | | | 44 | PE7 | LCD_COM3 | | US0_TX #1 | | | | | | | | | 45 | PC12 | ACMP1_CH4<br>DAC0_OUT1ALT #0/<br>OPAMP_OUT1ALT | | | CMU_CLK0 #1<br>LES_CH12 #0 | | | | | | | | 46 | PC13 | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | | LES_CH13 #0 | | | | | | | | 47 | PC14 | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0 | US0_CS #3 | LES_CH14 #0 | | | | | | | | 48 | PC15 | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0 | US0_CLK #3 | LES_CH15 #0<br>DBG_SWO #1 | | | | | | | | 49 | PF0 | | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2 LEU0_TX<br>#3 I2C0_SDA #5 | DBG_SWCLK #0/1/2/3 | | | | | | | | Alternate LOCATION | | | | | | | | | |---------------------------------|------|------|------|------|-----|---|---|-------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_STAT | PE3 | | | | | | | Backup Power Domain status, whether or not the system is in backup mode | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | BU_VOUT | PE2 | | | | | | | Power output for Backup Power Domain | | CMU_CLK0 | PA2 | PC12 | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0. | | DAC0_OUT0ALT /<br>OPAMP_OUT0ALT | PC0 | PC1 | PC2 | PC3 | PD0 | | | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0. | | DAC0_OUT1 /<br>OPAMP_OUT1 | PB12 | | | | | | | Digital to Analog Converter DAC0_OUT1 / OPAMP output channel number 1. | | DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12 | PC13 | PC14 | PC15 | PD1 | | | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1. | | OPAMP_OUT2 | PD5 | PD0 | | | | | | Operational Amplifier 2 output. | | OPAMP_P0 | PC4 | | | | | | | Operational Amplifier 0 external positive input. | | OPAMP_P1 | PD6 | | | | | | | Operational Amplifier 1 external positive input. | | OPAMP_P2 | PD4 | | | | | | | Operational Amplifier 2 external positive input. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | PF0 | PF0 | PF0 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | PF1 | PF1 | PF1 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | | | | | | | | | Debug-interface Serial Wire viewer Output. | | DBG_SWO | PF2 | PC15 | PD1 | PD2 | | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | EBI_A00 | PA12 | PA12 | PA12 | | | | | External Bus Interface (EBI) address output pin 00. | | EBI_A01 | PA13 | PA13 | PA13 | | | | | External Bus Interface (EBI) address output pin 01. | | EBI_A02 | PA14 | PA14 | PA14 | | | | | External Bus Interface (EBI) address output pin 02. | | EBI_A03 | PB9 | PB9 | PB9 | | | | | External Bus Interface (EBI) address output pin 03. | | EBI_A04 | PB10 | PB10 | PB10 | | | | | External Bus Interface (EBI) address output pin 04. | | EBI_A05 | PC6 | PC6 | PC6 | | | | | External Bus Interface (EBI) address output pin 05. | | Alternate | LOCATION | | | | | | | | |---------------|----------|------|------|---|---|---|---|----------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | EBI_A06 | PC7 | PC7 | PC7 | | | | | External Bus Interface (EBI) address output pin 06. | | EBI_A07 | PE0 | PE0 | PE0 | | | | | External Bus Interface (EBI) address output pin 07. | | EBI_A08 | PE1 | PE1 | PE1 | | | | | External Bus Interface (EBI) address output pin 08. | | EBI_A09 | PE2 | PC9 | PC9 | | | | | External Bus Interface (EBI) address output pin 09. | | EBI_A10 | PE3 | PC10 | PC10 | | | | | External Bus Interface (EBI) address output pin 10. | | EBI_A11 | PE4 | PE4 | PE4 | | | | | External Bus Interface (EBI) address output pin 11. | | EBI_A12 | PE5 | PE5 | PE5 | | | | | External Bus Interface (EBI) address output pin 12. | | EBI_A13 | PE6 | PE6 | PE6 | | | | | External Bus Interface (EBI) address output pin 13. | | EBI_A14 | PE7 | PE7 | PE7 | | | | | External Bus Interface (EBI) address output pin 14. | | EBI_A15 | PC8 | PC8 | PC8 | | | | | External Bus Interface (EBI) address output pin 15. | | EBI_A16 | PB0 | PB0 | PB0 | | | | | External Bus Interface (EBI) address output pin 16. | | EBI_A17 | PB1 | PB1 | PB1 | | | | | External Bus Interface (EBI) address output pin 17. | | EBI_A18 | PB2 | PB2 | PB2 | | | | | External Bus Interface (EBI) address output pin 18. | | EBI_A19 | PB3 | PB3 | PB3 | | | | | External Bus Interface (EBI) address output pin 19. | | EBI_A20 | PB4 | PB4 | PB4 | | | | | External Bus Interface (EBI) address output pin 20. | | EBI_A21 | PB5 | PB5 | PB5 | | | | | External Bus Interface (EBI) address output pin 21. | | EBI_A22 | PB6 | PB6 | PB6 | | | | | External Bus Interface (EBI) address output pin 22. | | EBI_A23 | PC0 | PC0 | PC0 | | | | | External Bus Interface (EBI) address output pin 23. | | EBI_A24 | PC1 | PC1 | PC1 | | | | | External Bus Interface (EBI) address output pin 24. | | EBI_A25 | PC2 | PC2 | PC2 | | | | | External Bus Interface (EBI) address output pin 25. | | EBI_A26 | PC4 | PC4 | PC4 | | | | | External Bus Interface (EBI) address output pin 26. | | EBI_A27 | PD2 | PD2 | PD2 | | | | | External Bus Interface (EBI) address output pin 27. | | EBI_AD00 | PE8 | PE8 | PE8 | | | | | External Bus Interface (EBI) address and data input / output pin 00. | | EBI_AD01 | PE9 | PE9 | PE9 | | | | | External Bus Interface (EBI) address and data input / output pin 01. | | EBI_AD02 | PE10 | PE10 | PE10 | | | | | External Bus Interface (EBI) address and data input / output pin 02. | | EBI_AD03 | PE11 | PE11 | PE11 | | | | | External Bus Interface (EBI) address and data input / output pin 03. | | EBI_AD04 | PE12 | PE12 | PE12 | | | | | External Bus Interface (EBI) address and data input / output pin 04. | | EBI_AD05 | PE13 | PE13 | PE13 | | | | | External Bus Interface (EBI) address and data input / output pin 05. | | EBI_AD06 | PE14 | PE14 | PE14 | | | | | External Bus Interface (EBI) address and data input / output pin 06. | | EBI_AD07 | PE15 | PE15 | PE15 | | | | | External Bus Interface (EBI) address and data input / output pin 07. | | EBI_AD08 | PA15 | PA15 | PA15 | | | | | External Bus Interface (EBI) address and data input / output pin 08. | ## 5.18.2 Alternate Functionality Pinout A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 5.53. Alternate functionality overview | Alternate | LOCATION | | | | | | | | |---------------------------|----------|-----|------|---|---|---|---|-----------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH4 | PC4 | | | | | | | Analog comparator ACMP0, channel 4. | | ACMP0_CH5 | PC5 | | | | | | | Analog comparator ACMP0, channel 5. | | ACMP0_CH6 | PC6 | | | | | | | Analog comparator ACMP0, channel 6. | | ACMP0_CH7 | PC7 | | | | | | | Analog comparator ACMP0, channel 7. | | ACMP0_O | PE13 | | PD6 | | | | | Analog comparator ACMP0, digital output. | | ACMP1_O | PF2 | | PD7 | | | | | Analog comparator ACMP1, digital output. | | ADC0_CH0 | PD0 | | | | | | | Analog to digital converter ADC0, input channel number 0. | | ADC0_CH1 | PD1 | | | | | | | Analog to digital converter ADC0, input channel number 1. | | ADC0_CH2 | PD2 | | | | | | | Analog to digital converter ADC0, input channel number 2. | | ADC0_CH3 | PD3 | | | | | | | Analog to digital converter ADC0, input channel number 3. | | ADC0_CH4 | PD4 | | | | | | | Analog to digital converter ADC0, input channel number 4. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | CMU_CLK0 | PA2 | | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0. | # 6. BGA112 Package Specifications ## 6.1 BGA112 Package Dimensions Figure 6.1. BGA112 #### Note: - 1. The dimensions in parenthesis are reference. - 2. Datum 'C' and seating plane are defined by the crown of the solder balls. - 3. All dimensions are in millimeters. The BGA112 Package uses SAC105 solderballs. All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx. # 9. LQFP100 Package Specifications ## 9.1 LQFP100 Package Dimensions Figure 9.1. LQFP100 #### Note: - 1. Datum 'T', 'U' and 'Z' to be determined at datum plane 'H' - 2. Datum 'D' and 'E' to be determined at seating plane datum 'Y'. - 3. Dimension 'D1' and 'E1' do not include mold protrusions. Allowable protrusion is 0.25 per side. Dimensions 'D1' and 'E1' do include mold mismatch and are determined at datum plane datum 'H'. - 4. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall not cause thelead width to exceed the maximum 'b' dimension by more than 0.08 mm. Dambar can not be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm. - 5. Exact shape of each corner is optional. Table 9.1. LQFP100 (Dimensions in mm) | | SYMBOL | MIN | NOM | MAX | |-------------------------|--------|------|-----|------| | total thickness | A | _ | _ | 1.6 | | stand off | A1 | 0.05 | _ | 0.15 | | mold thickness | A2 | 1.35 | 1.4 | 1.45 | | lead width (plating) | b | 0.17 | 0.2 | 0.27 | | lead width | b1 | 0.17 | _ | 0.23 | | L/F thickness (plating) | С | 0.09 | _ | 0.2 | ## 12.3 Wafer Storage Guidelines It is necessary to conform to appropriate wafer storage practices to avoid product degradation or contamination. - · Wafers may be stored for up to 18 months in the original packaging supplied by Silicon Labs. - Wafers must be stored at a temperature of 18 24 °C. - Wafers must be stored in a humidity-controlled environment with a relative humidity of <30%.</li> - Wafers should be stored in a clean, dry, inert atmosphere (e.g. nitrogen or clean, dry air). ## 12.4 Failure Analysis (FA) Guidelines Certain conditions must be met for Silicon Laboratories to perform Failure Analysis on devices sold in wafer form. - In order to conduct failure analysis on a device in a customer-provided package, Silicon Laboratories must be provided with die assembled in an industry standard package that is pin compatible with existing packages Silicon Laboratories offers for the device. Initial response time for FA requests that meet these requirements will follow the standard FA guidelines for packaged parts. - If retest of the entire wafer is requested, Silicon Laboratories must be provided with the whole wafer. Silicon Laboratories cannot retest any wafers that have been sawed, diced, backgrind or are on tape. Initial response time for FA requests that meet these requirements will be 3 weeks.