Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT | | Number of I/O | 87 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 8x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 112-LFBGA | | Supplier Device Package | 112-LFBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32lg990f64g-e-bga112r | #### 1. Feature List - · ARM Cortex-M3 CPU platform - High Performance 32-bit processor @ up to 48 MHz - · Memory Protection Unit - · Wake-up Interrupt Controller - SysTick System Timer - · Flexible Energy Management System - 20 nA @ 3 V Shutoff Mode - 0.4 μA @ 3 V Shutoff Mode with RTC - 0.65 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention - 0.95 μA @ 3 V Deep Sleep Mode, including RTC with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention - 63 µA/MHz @ 3 V Sleep Mode - 211 μA/MHz @ 3 V Run Mode, with code executed from flash - · 256/128/64 kB Flash - 32 kB RAM - · Up to 93 General Purpose I/O pins - · Configurable push-pull, open-drain, pull-up/down, input filter, drive strength - · Configurable peripheral I/O locations - · 16 asynchronous external interrupts - · Output state retention and wake-up from Shutoff Mode - 12 Channel DMA Controller - 12 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling - · Hardware AES with 128/256-bit keys in 54/75 cycles - Timers/Counters - · 4× 16-bit Timer/Counter - · 4×3 Compare/Capture/PWM channels - · Dead-Time Insertion on TIMER0 - · 16-bit Low Energy Timer - 1× 24-bit Real-Time Counter and 1× 32-bit Real-Time Counter - 3× 16/8-bit Pulse Counter - Watchdog Timer with dedicated RC oscillator @ 50 nA - Integrated LCD Controller for up to 8×36 segments - Voltage boost, adjustable contrast and autonomous animation - Backup Power Domain - RTC and retention registers in a separate power domain, available in all energy modes - · Operation from backup battery when main power drains out - External Bus Interface for up to 4x256 MB of external memory mapped space - · TFT Controller with Direct Drive - · Communication interfaces - Up to 3× Universal Synchronous/Asynchronous Receiver/Transmitter - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S - 2× Universal Asynchronous Receiver/Transmitter - · 2× Low Energy UART - Autonomous operation with DMA in Deep Sleep Mode - 2× I<sup>2</sup>C Interface with SMBus support - · Address recognition in Stop Mode - Universal Serial Bus (USB) with Host & OTG support - Fully USB 2.0 compliant - · On-chip PHY and embedded 5V to 3.3V regulator - · Ultra low power precision analog peripherals - 12-bit 1 Msamples/s Analog to Digital Converter # 3.2.4 EFM32LG290 The features of the EFM32LG290 is a subset of the feature set described in the EFM32LG Reference Manual. The following table describes device specific implementation of the features. Table 3.4. EFM32LG290 Configuration Summary | Module | Configuration | Pin Connections | |-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | EBI | Full configuration | EBI_A[27:0], EBI_AD[15:0], EBI_ARDY, EBI_ALE, EBI_BL[1:0], EBI_CS[3:0], EBI_CSTFT, EBI_DCLK, EBI_DTEN, EBI_HSNC, EBI_NANDREn, EBI_NANDWEn, EBI_REn, EBI_VSNC, EBI_WEn | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | I2C1 | Full configuration | I2C1_SDA, I2C1_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration with I2S | US2_TX, US2_RX, US2_CLK, US2_CS | | UART0 | Full configuration | U0_TX, U0_RX | | UART1 | Full configuration | U1_TX, U1_RX | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | TIMER3 | Full configuration | TIM3_CC[2:0] | | RTC | Full configuration | NA | | BURTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | # 3.2.18 EFM32LG940 The features of the EFM32LG940 is a subset of the feature set described in the EFM32LG Reference Manual. The following table describes device specific implementation of the features. Table 3.18. EFM32LG940 Configuration Summary | Module | Configuration | Pin Connections | |-----------|-------------------------------------------|------------------------------------------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | USB | Full configuration | USB_VBUS, USB_VBUSEN, USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP, USB_ID | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | I2C1 | Full configuration | I2C1_SDA, I2C1_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration with I2S | US2_TX, US2_RX, US2_CLK, US2_CS | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | TIMER3 | Full configuration | TIM3_CC[2:0] | | RTC | Full configuration | NA | | BURTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0] | | DAC0 | Full configuration | DAC0_OUT[1:0], DAC0_OUTxALT | # 4.4.3 EM3 Current Consumption Figure 4.8. EM3 Current Consumption ### 4.4.4 EM4 Current Consumption Figure 4.9. EM4 Current Consumption # 4.9.4 HFRCO Table 4.11. HFRCO | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|-----------------------------|------------------------------|-------------------|------------------|-------------------|--------| | Oscillation frequency, all | f <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 28 MHz | 27.5 | 28.0 | 28.5 | MHz | | packages except CSP, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | f <sub>HFRCO</sub> = 21 MHz | 20.6 | 21.0 | 21.4 | MHz | | | | f <sub>HFRCO</sub> = 14 MHz | 13.7 | 14.0 | 14.3 | MHz | | | | f <sub>HFRCO</sub> = 11 MHz | 10.8 | 11.0 | 11.2 | MHz | | | | f <sub>HFRCO</sub> = 6.6 MHz | 6.48 <sup>1</sup> | 6.6 <sup>1</sup> | 6.72 <sup>1</sup> | MHz | | | | f <sub>HFRCO</sub> = 1.2 MHz | 1.15 <sup>2</sup> | 1.2 <sup>2</sup> | 1.25 <sup>2</sup> | MHz | | Oscillation frequency, all | f <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 28 MHz | 24.9 | 28.0 | 31.1 | MHz | | packages except CSP, over full supply and temperature | | f <sub>HFRCO</sub> = 21 MHz | 18.8 | 21.0 | 23.3 | MHz | | range | | f <sub>HFRCO</sub> = 14 MHz | 12.4 | 14.0 | 15.6 | MHz | | | | f <sub>HFRCO</sub> = 11 MHz | 9.9 | 11.0 | 12.2 | MHz | | | | f <sub>HFRCO</sub> = 6.6 MHz | 5.9 <sup>1</sup> | 6.6 <sup>1</sup> | 7.4 <sup>1</sup> | MHz | | | | f <sub>HFRCO</sub> = 1.2 MHz | 0.82 | 1.2 <sup>2</sup> | 1.6 <sup>2</sup> | MHz | | Oscillation frequency, CSP | f <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 28 MHz | _ | 28.0 | _ | MHz | | devices, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | f <sub>HFRCO</sub> = 21 MHz | _ | 21.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 14 MHz | _ | 14.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 11 MHz | _ | 11.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 6.6 MHz | _ | 6.6 <sup>1</sup> | _ | MHz | | | | f <sub>HFRCO</sub> = 1.2 MHz | _ | 1.2 <sup>2</sup> | _ | MHz | | Oscillation frequency, CSP | f <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 28 MHz | _ | 28.0 | _ | MHz | | devices, over full supply and temperature range | | f <sub>HFRCO</sub> = 21 MHz | _ | 21.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 14 MHz | _ | 14.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 11 MHz | _ | 11.0 | _ | MHz | | | | f <sub>HFRCO</sub> = 6.6 MHz | _ | 6.6 <sup>1</sup> | _ | MHz | | | | f <sub>HFRCO</sub> = 1.2 MHz | _ | 1.2 <sup>2</sup> | _ | MHz | | Settling time after start-up | t <sub>HFRCO_settling</sub> | f <sub>HFRCO</sub> = 14 MHz | _ | 0.6 | _ | Cycles | | Current consumption | I <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 28 MHz | _ | 165 | 215 | μA | | | | f <sub>HFRCO</sub> = 21 MHz | _ | 134 | 175 | μА | | | | f <sub>HFRCO</sub> = 14 MHz | _ | 106 | 140 | μΑ | | | | f <sub>HFRCO</sub> = 11 MHz | | 94 | 125 | μА | | | | f <sub>HFRCO</sub> = 6.6 MHz | _ | 77 | 105 | μА | | | | f <sub>HFRCO</sub> = 1.2 MHz | _ | 25 | 40 | μА | # 4.10.1 Typical Performance Figure 4.25. ADC Frequency Spectrum, VDD = 3 V, Temp = 25 °C Figure 4.27. ADC Differential Linearity Error vs Code, VDD = 3 V, Temp = 25 °C #### 5. Pin Definitions **Note:** Please refer to the application note *AN0002 EFM32 Hardware Design Considerations* for guidelines on designing Printed Circuit Boards (PCBs) for the EFM32LG. ### 5.1 EFM32LG230 (QFN64) #### **5.1.1 Pinout** The EFM32LG230 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 5.1. EFM32LG230 Pinout (top view, not to scale) | Alternate | | | L | OCATIO | N | | | | |-----------------------------------|-----------|------|------|--------|-----|---|---|-------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_STAT | PE3 | | | | | | | Backup Power Domain status, whether or not the system is in backup mode | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | BU_VOUT | PE2 | | | | | | | Power output for Backup Power Domain | | CMU_CLK0 | PA2 | PC12 | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0. | | DAC0_OUT0ALT<br>OPAMP_OUT0A<br>LT | | PC1 | PC2 | PC3 | PD0 | | | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0. | | DAC0_OUT1 /<br>OPAMP_OUT1 | PB12 | | | | | | | Digital to Analog Converter DAC0_OUT1 /OPAMP output channel number 1. | | DAC0_OUT1ALT<br>OPAMP_OUT1A<br>LT | /<br>PC12 | PC13 | PC14 | PC15 | PD1 | | | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1. | | OPAMP_OUT2 | PD5 | PD0 | | | | | | Operational Amplifier 2 output. | | OPAMP_P0 | PC4 | | | | | | | Operational Amplifier 0 external positive input. | | OPAMP_P1 | PD6 | | | | | | | Operational Amplifier 1 external positive input. | | OPAMP_P2 | PD4 | | | | | | | Operational Amplifier 2 external positive input. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | PF0 | PF0 | PF0 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | PF1 | PF1 | PF1 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | | | | | | | | | Debug-interface Serial Wire viewer Output. | | DBG_SWO | PF2 | PC15 | PD1 | PD2 | | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | EBI_A00 | PA12 | PA12 | PA12 | | | | | External Bus Interface (EBI) address output pin 00. | | EBI_A01 | PA13 | PA13 | PA13 | | | | | External Bus Interface (EBI) address output pin 01. | | EBI_A02 | PA14 | PA14 | PA14 | | | | | External Bus Interface (EBI) address output pin 02. | | EBI_A03 | PB9 | PB9 | PB9 | | | | | External Bus Interface (EBI) address output pin 03. | ### 5.5 EFM32LG295 (BGA120) #### **5.5.1 Pinout** The EFM32LG295 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 5.9. EFM32LG295 Pinout (top view, not to scale) Table 5.13. Device Pinout | BGA | A120 Pin# and<br>Name | Pin Alternate Functionality / Description | | | | | | |------|-----------------------|-------------------------------------------|-----------------|-------------|---------------|-------|--| | Pin# | Pin Name | Analog | EBI | Timers | Communication | Other | | | A1 | PE15 | | EBI_AD07 #0/1/2 | TIM3_CC1 #0 | LEU0_RX #2 | | | | A2 | PE14 | | EBI_AD06 #0/1/2 | TIM3_CC0 #0 | LEU0_TX #2 | | | ### 5.7.2 Alternate Functionality Pinout A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 5.20. Alternate functionality overview | Alternate | | | L | OCATIO | N | | | | |---------------|------|---|-----|--------|---|---|---|-----------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH0 | PC0 | | | | | | | Analog comparator ACMP0, channel 0. | | ACMP0_CH1 | PC1 | | | | | | | Analog comparator ACMP0, channel 1. | | ACMP0_CH2 | PC2 | | | | | | | Analog comparator ACMP0, channel 2. | | ACMP0_CH3 | PC3 | | | | | | | Analog comparator ACMP0, channel 3. | | ACMP0_CH4 | PC4 | | | | | | | Analog comparator ACMP0, channel 4. | | ACMP0_CH5 | PC5 | | | | | | | Analog comparator ACMP0, channel 5. | | ACMP0_CH6 | PC6 | | | | | | | Analog comparator ACMP0, channel 6. | | ACMP0_CH7 | PC7 | | | | | | | Analog comparator ACMP0, channel 7. | | ACMP0_O | PE13 | | PD6 | | | | | Analog comparator ACMP0, digital output. | | ACMP1_CH0 | PC8 | | | | | | | Analog comparator ACMP1, channel 0. | | ACMP1_CH1 | PC9 | | | | | | | Analog comparator ACMP1, channel 1. | | ACMP1_CH2 | PC10 | | | | | | | Analog comparator ACMP1, channel 2. | | ACMP1_CH3 | PC11 | | | | | | | Analog comparator ACMP1, channel 3. | | ACMP1_O | PF2 | | PD7 | | | | | Analog comparator ACMP1, digital output. | | ADC0_CH0 | PD0 | | | | | | | Analog to digital converter ADC0, input channel number 0. | | ADC0_CH1 | PD1 | | | | | | | Analog to digital converter ADC0, input channel number 1. | | ADC0_CH2 | PD2 | | | | | | | Analog to digital converter ADC0, input channel number 2. | | ADC0_CH3 | PD3 | | | | | | | Analog to digital converter ADC0, input channel number 3. | | ADC0_CH4 | PD4 | | | | | | | Analog to digital converter ADC0, input channel number 4. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | CSP8 | 31 Pin# and Name | | Pin Alternate Funct | ionality / Description | | |-------|------------------|------------------------------------------------|----------------------------------------------------------------|--------------------------------------|--------------------------------------------| | Pin # | Pin Name | Analog | Timers | Communication | Other | | A3 | PF2 | | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 | | A4 | VSS | Ground. | | | | | A5 | IOVDD_5 | Digital IO power supply 5. | | | | | A6 | PE9 | | PCNT2_S1IN #1 | | | | A7 | PE11 | | TIM1_CC1 #1 | US0_RX #0 | LES_ALTEX5 #0<br>BOOT_RX | | A8 | PE12 | | TIM1_CC2 #1 | US0_RX #3 US0_CLK<br>#0 I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0 | | A9 | PA15 | | TIM3_CC2 #0 | | | | B1 | USB_VREGI | | | | | | B2 | USB_VBUS | USB 5.0 V VBUS input. | | | | | В3 | PC15 | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0 | US0_CLK #3 U0_RX #3 | LES_CH15 #0<br>DBG_SWO #1 | | B4 | PF1 | | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2 LEU0_RX<br>#3 I2C0_SCL #5 | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3 | | B5 | PF5 | | TIM0_CDTI2 #2/5 | USB_VBUSEN #0 | PRS_CH2 #1 | | В6 | PE8 | | PCNT2_S0IN #1 | | PRS_CH3 #1 | | В7 | PE13 | | | US0_TX #3 US0_CS #0<br>I2C0_SCL #6 | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 | | В8 | PA0 | | TIM0_CC0 #0/1/4 | LEU0_RX #4 I2C0_SDA<br>#0 | PRS_CH0 #0<br>GPIO_EM4WU0 | | В9 | PA2 | | TIM0_CC2 #0/1 | | CMU_CLK0 #0<br>ETM_TD0 #3 | | C1 | USB_VREGO | | | | | | C2 | PC13 | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | U1_RX #0 | LES_CH13 #0 | | С3 | PC14 | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0 | US0_CS #3 U0_TX #3 | LES_CH14 #0 | | C4 | PF0 | | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2 LEU0_TX<br>#3 I2C0_SDA #5 | DBG_SWCLK #0/1/2/3 | | C5 | PF12 | | | USB_ID | | | C6 | PE10 | | TIM1_CC0 #1 | US0_TX #0 | BOOT_TX | | C7 | PE14 | | TIM3_CC0 #0 | LEU0_TX #2 | | | C8 | PA1 | | TIM0_CC1 #0/1 | I2C0_SCL #0 | CMU_CLK1 #0<br>PRS_CH1 #0 | | С9 | PA3 | | TIM0_CDTI0 #0 | U0_TX #2 | LES_ALTEX2 #0<br>ETM_TD1 #3 | | BGA | A112 Pin# and<br>Name | | Pin Altern | nate Functionality / D | escription | | |-------|-----------------------|---------------------------|-------------------------|---------------------------------|-----------------------------------------|--------------------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | C11 | PC11 | ACMP1_CH3 | EBI_ALE #1/2 | | US0_TX #2 | LES_CH11 #0 | | D1 | PA3 | | EBI_AD12 #0/1/2 | TIM0_CDTI0 #0 | U0_TX #2 | LES_ALTEX2 #0<br>ETM_TD1 #3 | | D2 | PA2 | | EBI_AD11 #0/1/2 | TIM0_CC2 #0/1 | | CMU_CLK0 #0<br>ETM_TD0 #3 | | D3 | PB15 | | | | | ETM_TD2 #1 | | D4 | VSS | Ground. | | | | | | D5 | IOVDD_6 | Digital IO power supp | oly 6. | | | | | D6 | PD9 | | EBI_CS0 #0/1/2 | | | | | D7 | IOVDD_5 | Digital IO power supp | oly 5. | | | | | D8 | PF1 | | | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO<br>#0/1/2/3<br>GPIO_EM4WU3 | | D9 | PE7 | | EBI_A14 #0/1/2 | | US0_TX #1 | | | D10 | PC8 | ACMP1_CH0 | EBI_A15 #0/1/2 | TIM2_CC0 #2 | US0_CS #2 | LES_CH8 #0 | | D11 | PC9 | ACMP1_CH1 | EBI_A09 #1/2 | TIM2_CC1 #2 | US0_CLK #2 | LES_CH9 #0<br>GPIO_EM4WU2 | | E1 | PA6 | | EBI_AD15 #0/1/2 | | LEU1_RX #1 | ETM_TCLK #3<br>GPIO_EM4WU1 | | E2 | PA5 | | EBI_AD14 #0/1/2 | TIM0_CDTI2 #0 | LEU1_TX #1 | LES_ALTEX4 #0<br>ETM_TD3 #3 | | E3 | PA4 | | EBI_AD13 #0/1/2 | TIM0_CDTI1 #0 | U0_RX #2 | LES_ALTEX3 #0<br>ETM_TD2 #3 | | E4 | PB0 | | EBI_A16 #0/1/2 | TIM1_CC0 #2 | | | | E8 | PF0 | | | TIM0_CC0 #5 LE-<br>TIM0_OUT0 #2 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK<br>#0/1/2/3 | | E9 | PE0 | | EBI_A07 #0/1/2 | TIM3_CC0 #1<br>PCNT0_S0IN #1 | U0_TX #1<br>I2C1_SDA #2 | | | E10 | PE1 | | EBI_A08 #0/1/2 | TIM3_CC1 #1<br>PCNT0_S1IN #1 | U0_RX #1<br>I2C1_SCL #2 | | | E11 | PE3 | BU_STAT | EBI_A10 #0 | | U1_RX #3 | ACMP1_O #1 | | F1 | PB1 | | EBI_A17 #0/1/2 | TIM1_CC1 #2 | | | | F2 | PB2 | | EBI_A18 #0/1/2 | TIM1_CC2 #2 | | | | F3 | PB3 | | EBI_A19 #0/1/2 | PCNT1_S0IN #1 | US2_TX #1 | | | F4 | PB4 | | EBI_A20 #0/1/2 | PCNT1_S1IN #1 | US2_RX #1 | | | F8 | VDD_DREG | Power supply for on- | chip voltage regulator. | | | | | F9 | VSS_DREG | Ground for on-chip ve | oltage regulator. | | | | | F10 | PE2 | BU_VOUT | EBI_A09 #0 | TIM3_CC2 #1 | U1_TX #3 | ACMP0_O #1 | | F11 | DECOUPLE | Decouple output for opin. | on-chip voltage regulat | tor. An external capaci | tance of size C <sub>DECOU</sub> | PLE is required at this | | Alternate | rnate LOCATION | | | | | | | | |---------------|----------------|------|------|-----|---|---|---|----------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | EBI_AD09 | PA0 | PA0 | PA0 | | | | | External Bus Interface (EBI) address and data input / output pin 09. | | EBI_AD10 | PA1 | PA1 | PA1 | | | | | External Bus Interface (EBI) address and data input / output pin 10. | | EBI_AD11 | PA2 | PA2 | PA2 | | | | | External Bus Interface (EBI) address and data input / output pin 11. | | EBI_AD12 | PA3 | PA3 | PA3 | | | | | External Bus Interface (EBI) address and data input / output pin 12. | | EBI_AD13 | PA4 | PA4 | PA4 | | | | | External Bus Interface (EBI) address and data input / output pin 13. | | EBI_AD14 | PA5 | PA5 | PA5 | | | | | External Bus Interface (EBI) address and data input / output pin 14. | | EBI_AD15 | PA6 | PA6 | PA6 | | | | | External Bus Interface (EBI) address and data input / output pin 15. | | EBI_ALE | PF3 | PC11 | PC11 | | | | | External Bus Interface (EBI) Address Latch Enable output. | | EBI_ARDY | PF2 | PF2 | PF2 | | | | | External Bus Interface (EBI) Hardware Ready Control input. | | EBI_BL0 | PF6 | PF6 | PF6 | | | | | External Bus Interface (EBI) Byte Lane/Enable pin 0. | | EBI_BL1 | PF7 | PF7 | PF7 | | | | | External Bus Interface (EBI) Byte Lane/Enable pin 1. | | EBI_CS0 | PD9 | PD9 | PD9 | | | | | External Bus Interface (EBI) Chip Select output 0. | | EBI_CS1 | PD10 | PD10 | PD10 | | | | | External Bus Interface (EBI) Chip Select output 1. | | EBI_CS2 | PD11 | PD11 | PD11 | | | | | External Bus Interface (EBI) Chip Select output 2. | | EBI_CS3 | PD12 | PD12 | PD12 | | | | | External Bus Interface (EBI) Chip Select output 3. | | EBI_CSTFT | PA7 | PA7 | PA7 | | | | | External Bus Interface (EBI) Chip Select output TFT. | | EBI_DCLK | PA8 | PA8 | PA8 | | | | | External Bus Interface (EBI) TFT Dot Clock pin. | | EBI_DTEN | PA9 | PA9 | PA9 | | | | | External Bus Interface (EBI) TFT Data Enable pin. | | EBI_HSNC | PA11 | PA11 | PA11 | | | | | External Bus Interface (EBI) TFT Horizontal Synchronization pin. | | EBI_NANDREn | PC3 | PC3 | PC3 | | | | | External Bus Interface (EBI) NAND Read Enable output. | | EBI_NANDWEn | PC5 | PC5 | PC5 | | | | | External Bus Interface (EBI) NAND Write Enable output. | | EBI_REn | PF5 | PF9 | PF5 | | | | | External Bus Interface (EBI) Read Enable output. | | EBI_VSNC | PA10 | PA10 | PA10 | | | | | External Bus Interface (EBI) TFT Vertical Synchronization pin. | | EBI_WEn | PF4 | PF8 | PF4 | | | | | External Bus Interface (EBI) Write Enable output. | | ETM_TCLK | PD7 | PF8 | PC6 | PA6 | | | | Embedded Trace Module ETM clock . | | ETM_TD0 | PD6 | PF9 | PC7 | PA2 | | | | Embedded Trace Module ETM data 0. | | ETM_TD1 | PD3 | PD13 | PD3 | PA3 | | | | Embedded Trace Module ETM data 1. | # 5.13 EFM32LG842 (TQFP64) #### 5.13.1 Pinout The EFM32LG842 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 5.25. EFM32LG842 Pinout (top view, not to scale) Table 5.37. Device Pinout | QFP6 | 64 Pin# and Name | Pin Alternate Functionality / Description | | | | | | | |------|------------------|-------------------------------------------|-----------------|---------------------------|---------------------------|--|--|--| | Pin# | Pin Name | Analog | Timers | Communication | Other | | | | | 1 | PA0 | LCD_SEG13 | TIM0_CC0 #0/1/4 | LEU0_RX #4 I2C0_SDA<br>#0 | PRS_CH0 #0<br>GPIO_EM4WU0 | | | | | 2 | PA1 | LCD_SEG14 | TIM0_CC1 #0/1 | I2C0_SCL #0 | CMU_CLK1 #0<br>PRS_CH1 #0 | | | | | | Water Pads an | nd Coordina | ites | | Pad Alternative Functionality / Description | | | | | | |----------|---------------|-------------|--------|--------------------------------------------------------|---------------------------------------------|-------------------------------------------------------|-----------------------------------------|---------------------------------------------|--|--| | Pad<br># | Pad Name | X (µm) | Υ (μm) | Analog | EBI | Timers | Communica-<br>tion | Other | | | | 92 | PC14 | 2065.0 | 1558.7 | ACMP1_CH6<br>DAC0_OUT1AL<br>T #2/<br>OPAMP_OUT1<br>ALT | | TIM0_CDTI1<br>#1/3 TIM1_CC1<br>#0<br>PCNT0_S1IN<br>#0 | US0_CS #3<br>U0_TX #3 | LES_CH14#0 | | | | 93 | PF10 | 2065.0 | 1673.6 | | | | U1_TX #1<br>USB_DM | | | | | 94 | PC15 | 2065.0 | 1756.6 | ACMP1_CH7<br>DAC0_OUT1AL<br>T #3/<br>OPAMP_OUT1<br>ALT | | TIM0_CDTI2<br>#1/3 TIM1_CC2<br>#0 | US0_CLK #3<br>U0_RX #3 | LES_CH15 #0<br>DBG_SWO #1 | | | | 95 | PF11 | 2065.0 | 1870.0 | | | | U1_RX #1<br>USB_DP | | | | | 96 | IOVSS_7 | 1846.0 | 2065.0 | Digital IO ground | 7. | | | | | | | 97 | PF0 | 1739.3 | 2065.0 | | | TIM0_CC0 #5<br>LETIM0_OUT0<br>#2 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK<br>#0/1/2/3 | | | | 98 | PF1 | 1626.3 | 2065.0 | | | TIM0_CC1 #5<br>LETIM0_OUT1<br>#2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO<br>#0/1/2/3<br>GPIO_EM4WU<br>3 | | | | 99 | PF2 | 1513.2 | 2065.0 | LCD_SEG0 | EBI_ARDY<br>#0/1/2 | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU<br>4 | | | | 100 | PF3 | 1389.7 | 2065.0 | LCD_SEG1 | EBI_ALE #0 | TIM0_CDTI0<br>#2/5 | | PRS_CH0 #1<br>ETM_TD3 #1 | | | | 101 | USB_VBUS | 1242.9 | 2065.0 | | US | BB 5.0 V VBUS inp | out. | | | | | 102 | PF4 | 995.9 | 2065.0 | LCD_SEG2 | EBI_WEn #0/2 | TIM0_CDTI1<br>#2/5 | | PRS_CH1 #1 | | | | 103 | PF12 | 886.3 | 2065.0 | | | | USB_ID | | | | | 104 | PF5 | 782.2 | 2065.0 | LCD_SEG3 | EBI_REn #0/2 | TIM0_CDTI2<br>#2/5 | USB_VBUSEN<br>#0 | PRS_CH2 #1 | | | | 105 | IOVSS_5 | 672.3 | 2065.0 | Digital IO ground | 5. | | | | | | | 106 | IOVDD_5 | 576.7 | 2065.0 | Digital IO power | supply 5. | | | | | | | 107 | PF6 | 488.4 | 2065.0 | LCD_SEG24 | EBI_BL0 #0/1/2 | TIM0_CC0 #2 | U0_TX #0 | | | | | 108 | PF7 | 380.5 | 2065.0 | LCD_SEG25 | EBI_BL1 #0/1/2 | TIM0_CC1 #2 | U0_RX #0 | | | | | 109 | PF8 | 275.3 | 2065.0 | LCD_SEG26 | EBI_WEn #1 | TIM0_CC2 #2 | | ETM_TCLK #1 | | | | 110 | PF9 | 174.3 | 2065.0 | LCD_SEG27 | EBI_REn #1 | | | ETM_TD0 #1 | | | | 111 | NC | 43.2 | 2065.0 | | | Do not connect. | | | | | | 112 | PD9 | -89.5 | 2065.0 | LCD_SEG28 | EBI_CS0<br>#0/1/2 | | | | | | | 113 | PD10 | -204.5 | 2065.0 | LCD_SEG29 | EBI_CS1<br>#0/1/2 | | | | | | | Alternate | | | L | OCATIO | N | | | | |---------------|------|---|---|--------|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | LCD_BCAP_N | PA13 | | | | | | | LCD voltage booster (optional), boost capacitor, negative pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. | | LCD_BCAP_P | PA12 | | | | | | | LCD voltage booster (optional), boost capacitor, positive pin. If using the LCD voltage booster, connect a 22 nF capacitor between LCD_BCAP_N and LCD_BCAP_P. | | LCD_BEXT | PA14 | | | | | | | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS. An external LCD voltage may also be applied to this | | 205_52/11 | | | | | | | | pin if the booster is not enabled. | | | | | | | | | | If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO. | | LCD_COM0 | PE4 | | | | | | | LCD driver common line number 0. | | LCD_COM1 | PE5 | | | | | | | LCD driver common line number 1. | | LCD_COM2 | PE6 | | | | | | | LCD driver common line number 2. | | LCD_COM3 | PE7 | | | | | | | LCD driver common line number 3. | | LCD_SEG0 | PF2 | | | | | | | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG3 | PF5 | | | | | | | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0. | | LCD_SEG4 | PE8 | | | | | | | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG5 | PE9 | | | | | | | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG6 | PE10 | | | | | | | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG7 | PE11 | | | | | | | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1. | | LCD_SEG8 | PE12 | | | | | | | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG9 | PE13 | | | | | | | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG10 | PE14 | | | | | | | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG11 | PE15 | | | | | | | LCD segment line 11. Segments 8, 9, 10 and 11 are controlled by SEGEN2. | | LCD_SEG12 | PA15 | | | | | | | LCD segment line 12. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | | LCD_SEG13 | PA0 | | | | | | | LCD segment line 13. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | | LCD_SEG14 | PA1 | | | | | | | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3. | ### 5.19.2 Alternate Functionality Pinout A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 5.56. Alternate functionality overview | Alternate | | | L | OCATIO | N | | | | |---------------------------|------|-----|------|--------|---|---|---|-----------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH4 | PC4 | | | | | | | Analog comparator ACMP0, channel 4. | | ACMP0_CH5 | PC5 | | | | | | | Analog comparator ACMP0, channel 5. | | ACMP0_CH6 | PC6 | | | | | | | Analog comparator ACMP0, channel 6. | | ACMP0_CH7 | PC7 | | | | | | | Analog comparator ACMP0, channel 7. | | ACMP0_O | PE13 | | PD6 | | | | | Analog comparator ACMP0, digital output. | | ACMP1_O | PF2 | | PD7 | | | | | Analog comparator ACMP1, digital output. | | ADC0_CH0 | PD0 | | | | | | | Analog to digital converter ADC0, input channel number 0. | | ADC0_CH1 | PD1 | | | | | | | Analog to digital converter ADC0, input channel number 1. | | ADC0_CH2 | PD2 | | | | | | | Analog to digital converter ADC0, input channel number 2. | | ADC0_CH3 | PD3 | | | | | | | Analog to digital converter ADC0, input channel number 3. | | ADC0_CH4 | PD4 | | | | | | | Analog to digital converter ADC0, input channel number 4. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX. | | BOOT_TX | PE10 | | | | | | | Bootloader TX. | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | CMU_CLK0 | PA2 | | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 /OPAMP output channel number 0. | | Symbol | Dim. (mm) | |--------|-----------| | С | 0.50 | | d | 15.40 | | е | 15.40 | Figure 9.4. LQFP100 PCB Stencil Design Table 9.4. LQFP100 PCB Stencil Design Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | а | 1.35 | | b | 0.20 | | С | 0.50 | | d | 15.40 | | е | 15.40 | ### Note: - 1. The drawings are not to scale. - 2. All dimensions are in millimeters. - 3. All drawings are subject to change without notice. - 4. The PCB Land Pattern drawing is in compliance with IPC-7351B. - 5. Stencil thickness 0.125 mm. - 6. For detailed pin-positioning, see Pin Definitions. loT Portfolio www.silabs.com/loT SW/HW www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA