



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI                                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 16                                                                       |
| Program Memory Size        | 3.5KB (2K x 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | A/D 5x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 28-QFN (6x6)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f819-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F818/819. These are the program memory and the data memory. Each block has its own bus, so access to each block can occur during the same oscillator cycle.

The data memory can be further broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

The data memory area also contains the data EEPROM memory. This memory is not directly mapped into the data memory but is indirectly mapped. That is, an indirect address pointer specifies the address of the data EEPROM memory to read/write. The PIC16F818 device's 128 bytes of data EEPROM memory have the address range of 00h-7Fh and the PIC16F819 device's 256 bytes of data EEPROM memory have the address range of 00h-FFh. More details on the EEPROM memory can be found in Section 3.0 "Data EEPROM and Flash Program Memory".

Additional information on device memory may be found in the *"PIC<sup>®</sup> Mid-Range Reference Manual"* (DS33023).



## 2.1 **Program Memory Organization**

The PIC16F818/819 devices have a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC16F818, the first 1K x 14 (0000h-03FFh) is physically implemented (see Figure 2-1). For the PIC16F819, the first 2K x 14 is located at 0000h-07FFh (see Figure 2-2). Accessing a location above the physically implemented address will cause a wraparound. For example, the same instruction will be accessed at locations 020h, 420h, 820h, C20h, 1020h, 1420h, 1820h and 1C20h.

The Reset vector is at 0000h and the interrupt vector is at 0004h.

#### FIGURE 2-2: PROGRAM MEMORY MAP AND STACK FOR PIC16F819



## 2.2.2.3 INTCON Register

The INTCON register is a readable and writable register that contains various enable and flag bits for the TMR0 register overflow, RB port change and external RB0/INT pin interrupts. Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 2-3: INTCON: INTERRUPT CONTROL REGISTER (ADDRESS 0Bh, 8Bh, 10Bh, 18Bh)

|       | R/W-0                                                                                                                                                   | R/W-0                                                                                                                                                                                                     | R/W-0                                                                             | R/W-0                                                            | R/W-0                              | R/W-0     | R/W-0                       | R/W-x      |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------|-----------|-----------------------------|------------|
|       | GIE                                                                                                                                                     | PEIE                                                                                                                                                                                                      | TMR0IE                                                                            | INTE                                                             | RBIE                               | TMR0IF    | INTF                        | RBIF       |
|       | bit 7                                                                                                                                                   |                                                                                                                                                                                                           |                                                                                   |                                                                  |                                    |           |                             | bit 0      |
| oit 7 | <b>GIE:</b> Globa<br>1 = Enable<br>0 = Disabl                                                                                                           | al Interrupt En<br>es all unmask<br>les all interrup                                                                                                                                                      | able bit<br>ed interrupts                                                         | ;                                                                |                                    |           |                             |            |
| oit 6 | <b>PEIE:</b> Peri<br>1 = Enable<br>0 = Disabl                                                                                                           | pheral Interru<br>es all unmask<br>es all periphe                                                                                                                                                         | pt Enable bit<br>ed periphera<br>aral interrupts                                  | I interrupts                                                     |                                    |           |                             |            |
| oit 5 | <b>TMROIE:</b> T<br>1 = Enable<br>0 = Disabl                                                                                                            | MR0 Overflores the TMR0<br>les the TMR0                                                                                                                                                                   | w Interrupt E<br>interrupt<br>interrupt                                           | nable bit                                                        |                                    |           |                             |            |
| oit 4 | INTE: RB0<br>1 = Enable<br>0 = Disabl                                                                                                                   | /INT External<br>es the RB0/IN<br>les the RB0/II                                                                                                                                                          | Interrupt En<br>IT external in<br>NT external ii                                  | able bit<br>iterrupt<br>nterrupt                                 |                                    |           |                             |            |
| oit 3 | <b>RBIE:</b> RB<br>1 = Enable<br>0 = Disabl                                                                                                             | Port Change<br>es the RB por<br>les the RB po                                                                                                                                                             | Interrupt Ena<br>t change inte<br>rt change int                                   | ıble bit<br>эrrupt<br>errupt                                     |                                    |           |                             |            |
| oit 2 | <b>TMR0IF:</b> TMR0 Overflow Interrupt Flag bit<br>1 = TMR0 register has overflowed (must be cleared in software)<br>0 = TMR0 register did not overflow |                                                                                                                                                                                                           |                                                                                   |                                                                  |                                    |           |                             |            |
| oit 1 | <b>INTF:</b> RB0<br>1 = The R<br>0 = The R                                                                                                              | <ul> <li>INTF: RB0/INT External Interrupt Flag bit</li> <li>1 = The RB0/INT external interrupt occurred (must be cleared in software)</li> <li>a The RB0/INT external interrupt did not occur.</li> </ul> |                                                                                   |                                                                  |                                    |           |                             |            |
| oit O | <b>RBIF:</b> RB<br>A mismatcl<br>condition a<br>1 = At leas<br>0 = None                                                                                 | Port Change<br>h condition wi<br>and allow flag<br>st one of the f<br>of the RB7:RI                                                                                                                       | Interrupt Flag<br>ill continue to<br>bit RBIF to b<br>RB7:RB4 pin<br>B4 pins have | y bit<br>set flag bit<br>e cleared.<br>s changed s<br>changed st | RBIF. Readi<br>tate (must t<br>ate | ing PORTB | will end the<br>n software) | e mismatch |
|       | <b>Legend:</b><br>R = Reada                                                                                                                             | able bit                                                                                                                                                                                                  | W = Wr                                                                            | itable bit                                                       | U = Unim                           | plemented | bit, read as                | ·0'        |

'1' = Bit is set

'0' = Bit is cleared

-n = Value at POR

x = Bit is unknown

## 3.5 Reading Flash Program Memory

To read a program memory location, the user must write two bytes of the address to the EEADR and EEADRH registers, set the EEPGD control bit (EECON1<7>) and then set control bit, RD (EECON1<0>). Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF EECON1, RD" instruction to be ignored. The data is available in the very next cycle in the EEDATA and EEDATH registers; therefore, it can be read as two bytes in the following instructions. EEDATA and EEDATH registers will hold this value until another read or until it is written to by the user (during a write operation).

| EXAMPLE 3-3: | FLASH PROGRAM READ |
|--------------|--------------------|
|              |                    |

| BANKSEL | EEADRH    | ;       | Select Bank of EEADRH |
|---------|-----------|---------|-----------------------|
| MOVF    | ADDRH, W  | ;       |                       |
| MOVWF   | EEADRH    | ;       | MS Byte of Program    |
|         |           | ;       | Address to read       |
| MOVF    | ADDRL, W  | ;       |                       |
| MOVWF   | EEADR     | ;       | LS Byte of Program    |
|         |           | ;       | Address to read       |
| BANKSEL | EECON1    | ;       | Select Bank of EECON1 |
| BSF     | EECON1, E | EEPGD ; | Point to PROGRAM      |
|         |           | ;       | memory                |
| BSF     | EECON1, F | RD;     | EE Read               |
|         |           | ;       |                       |
| NOP     |           | ;       | Any instructions      |
|         |           | ;       | here are ignored as   |
| NOP     |           | ;       | program memory is     |
|         |           | ;       | read in second cycle  |
|         |           | ;       | after BSF EECON1,RD   |
| BANKSEL | EEDATA    | ;       | Select Bank of EEDATA |
| MOVF    | EEDATA, W | v ;     | DATAL = EEDATA        |
| MOVWF   | DATAL     | ;       |                       |
| MOVF    | EEDATH, W | v ;     | DATAH = EEDATH        |
| MOVWF   | DATAH     | ;       |                       |

### 3.6 Erasing Flash Program Memory

The minimum erase block is 32 words. Only through the use of an external programmer, or through ICSP control, can larger blocks of program memory be bulk erased. Word erase in the Flash array is not supported.

When initiating an erase sequence from the microcontroller itself, a block of 32 words of program memory is erased. The Most Significant 11 bits of the EEADRH:EEADR point to the block being erased. EEADR< 4:0> are ignored.

The EECON1 register commands the erase operation. The EEPGD bit must be set to point to the Flash program memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation.

For protection, the write initiate sequence for EECON2 must be used.

After the "BSF EECON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms, only during the cycle in which the erase takes place. This is not Sleep mode, as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the EECON1 write instruction.

#### 3.6.1 FLASH PROGRAM MEMORY ERASE SEQUENCE

The sequence of events for erasing a block of internal program memory location is:

- 1. Load EEADRH:EEADR with address of row being erased.
- Set EEPGD bit to point to program memory; set WREN bit to enable writes and set FREE bit to enable the erase.
- 3. Disable interrupts.
- 4. Write 55h to EECON2.
- 5. Write AAh to EECON2.
- 6. Set the WR bit. This will begin the row erase cycle.
- 7. The CPU will stall for duration of the erase.



### FIGURE 5-9: BLOCK DIAGRAM OF RB1 PIN



## FIGURE 5-11: BLOCK DIAGRAM OF RB3 PIN



## 7.8 Resetting Timer1 Using a CCP Trigger Output

If the CCP1 module is configured in Compare mode to generate a "special event trigger" signal (CCP1M3:CCP1M0 = 1011), the signal will reset Timer1 and start an A/D conversion (if the A/D module is enabled).

Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this Reset operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence.

In this mode of operation, the CCPR1H:CCPR1L register pair effectively becomes the period register for Timer1.

## 7.9 Resetting Timer1 Register Pair (TMR1H, TMR1L)

TMR1H and TMR1L registers are not reset to 00h on a POR or any other Reset, except by the CCP1 special event triggers.

T1CON register is reset to 00h on a Power-on Reset or a Brown-out Reset, which shuts off the timer and leaves a 1:1 prescale. In all other Resets, the register is unaffected.

## 7.10 Timer1 Prescaler

The prescaler counter is cleared on writes to the TMR1H or TMR1L registers.

## 7.11 Using Timer1 as a Real-Time Clock

Adding an external LP oscillator to Timer1 (such as the one described in **Section 7.6 "Timer1 Oscillator**"), gives users the option to include RTC functionality in their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time base and several lines of application code to calculate the time. When operating in Sleep mode and using a battery or supercapacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup.

The application code routine, RTCisr, shown in Example 7-3, demonstrates a simple method to increment a counter at one-second intervals using an Interrupt Service Routine. Incrementing the TMR1 register pair to overflow, triggers the interrupt and calls the routine which increments the seconds counter by one; additional counters for minutes and hours are incremented as the previous counter overflows.

Since the register pair is 16 bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it; the simplest method is to set the MSb of TMR1H with a BSF instruction. Note that the TMR1L register is never preloaded or altered; doing so may introduce cumulative error over many cycles.

For this method to be accurate, Timer1 must operate in Asynchronous mode and the Timer1 overflow interrupt must be enabled (PIE1<0> = 1) as shown in the routine, RTCinit. The Timer1 oscillator must also be enabled and running at all times.

# 8.0 TIMER2 MODULE

Timer2 is an 8-bit timer with a prescaler and a postscaler. It can be used as the PWM time base for the PWM mode of the CCP1 module. The TMR2 register is readable and writable and is cleared on any device Reset.

The input clock (FOSC/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits, T2CKPS1:T2CKPS0 (T2CON<1:0>).

The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon Reset.

The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit, TMR2IF (PIR1<1>)).

Timer2 can be shut-off by clearing control bit, TMR2ON (T2CON<2>), to minimize power consumption.

Register 8-1 shows the Timer2 Control register.

Additional information on timer modules is available in the "*PIC*<sup>®</sup> *Mid-Range MCU Family Reference Manual*" (DS33023).

## 8.1 Timer2 Prescaler and Postscaler

The prescaler and postscaler counters are cleared when any of the following occurs:

- A write to the TMR2 register
- A write to the T2CON register
- Any device Reset (Power-on Reset, MCLR, WDT Reset or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

## 8.2 Output of TMR2

The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module which optionally uses it to generate a shift clock.

### FIGURE 8-1: TIMER2 BLOCK DIAGRAM



| REGISTER 10-1: | SSPSTAT:                                                                                                                                                         | SYNCHRO                        | <b>DNOUS SE</b>               | RIAL POR                 | T STATUS      | REGISTE        | R (ADDRE    | SS 94h)     |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------|--------------------------|---------------|----------------|-------------|-------------|
|                | R/W-0                                                                                                                                                            | R/W-0                          | R-0                           | R-0                      | R-0           | R-0            | R-0         | R-0         |
|                | SMP                                                                                                                                                              | CKE                            | D/A                           | Р                        | S             | R/W            | UA          | BF          |
|                | bit 7                                                                                                                                                            | •                              |                               |                          | •             |                | 1           | bit 0       |
| bit 7          | SMP: SPI D                                                                                                                                                       | Data Input S                   | ample Phas                    | e bit                    |               |                |             |             |
|                | <u>SPI Master</u>                                                                                                                                                | <u>mode:</u><br>ta samplod     | at and of da                  | to output tim            |               |                |             |             |
|                | 1 = Input da 0 = Input da 10 = 0                                                                                                                                 | ata sampled                    | at middle of                  | <sup>t</sup> data output | time (Micro   | wire)          |             |             |
|                | SPI Slave r                                                                                                                                                      | node:                          |                               |                          |               |                |             |             |
|                | This bit mus                                                                                                                                                     | st be cleared                  | d when SPI i                  | is used in Sla           | ave mode.     |                |             |             |
|                | <u>I<sup>2</sup>C mode:</u>                                                                                                                                      |                                |                               |                          |               |                |             |             |
|                | This bit mus                                                                                                                                                     | st be mainta                   | ined clear.                   |                          |               |                |             |             |
| bit 6          | CKE: SPIC                                                                                                                                                        | lock Edge S                    | Select bit                    |                          |               |                |             |             |
|                | <ul> <li>1 = Transmit occurs on transition from active to Idle clock state</li> <li>0 = Transmit occurs on transition from Idle to active clock state</li> </ul> |                                |                               |                          |               |                |             |             |
|                | Note:                                                                                                                                                            | Polarity of c                  | lock state is                 | set by the C             | KP bit (SSF   | PCON<4>).      |             |             |
|                | I <sup>2</sup> C mode:<br>This bit mus                                                                                                                           | st be mainta                   | ined clear.                   |                          |               |                |             |             |
| bit 5          | D/A: Data/A                                                                                                                                                      | Address bit (                  | I <sup>2</sup> C mode or      | nly)                     |               |                |             |             |
|                | In I <sup>2</sup> C Slave mode:                                                                                                                                  |                                |                               |                          |               |                |             |             |
|                | 1 = Indicates that the last byte received was data                                                                                                               |                                |                               |                          |               |                |             |             |
| hit 4          | 0 = multicates that the last byte received was address<br><b>P</b> : Stop bit(1) (12C mode only)                                                                 |                                |                               |                          |               |                |             |             |
| Dit 4          | 1 = Indicat                                                                                                                                                      | es that a Sto                  | bit has be                    | en detected              | last          |                |             |             |
|                | 0 = Stop bit was not detected last                                                                                                                               |                                |                               |                          |               |                |             |             |
| bit 3          | S: Start bit <sup>(1)</sup> (I <sup>2</sup> C mode only)                                                                                                         |                                |                               |                          |               |                |             |             |
|                | <ul> <li>1 = Indicates that a Start bit has been detected last (this bit is '0' on Reset)</li> <li>0 = Start bit was not detected last</li> </ul>                |                                |                               |                          |               |                |             |             |
| bit 2          | <b>R/W</b> : Read/Write Information bit (I <sup>2</sup> C mode only)                                                                                             |                                |                               |                          |               |                |             |             |
|                | Holds the $R/\overline{W}$ bit information following the last address match and is only valid from address match to the next Start bit, Stop bit or ACK bit.     |                                |                               |                          |               |                |             |             |
|                | 1 = Read<br>0 = Write                                                                                                                                            |                                |                               |                          |               |                |             |             |
| bit 1          | UA: Update                                                                                                                                                       | Address bi                     | t (10-bit I <sup>2</sup> C    | mode only)               |               |                |             |             |
|                | 1 = Indicate<br>0 = Addres                                                                                                                                       | es that the u<br>is does not r | iser needs to<br>need to be u | o update the<br>pdated   | address in t  | the SSPADI     | D register  |             |
| bit 0          | BF: Buffer I                                                                                                                                                     | Full Status b                  | it                            |                          |               |                |             |             |
|                | Receive (SPI and I <sup>2</sup> C modes):                                                                                                                        |                                |                               |                          |               |                |             |             |
|                | 1 = Receive complete, SSPBUF is full                                                                                                                             |                                |                               |                          |               |                |             |             |
|                | 0 = Receive                                                                                                                                                      | $e^{12}$ C mode                | ete, SSPBUI                   | - is empty               |               |                |             |             |
|                | 1 = Transmit(Ir)                                                                                                                                                 | it in progres                  | s. SSPBUF                     | is full (8 bits          | )             |                |             |             |
|                | 0 = Transm                                                                                                                                                       | it complete,                   | SSPBUF is                     | empty                    | ,             |                |             |             |
|                | Note 1:                                                                                                                                                          | This bit is cl                 | eared when                    | the SSP mo               | dule is disab | led (i.e., the | SSPEN bit i | s cleared). |

| Leg  | jend:        |                  |                      |                    |
|------|--------------|------------------|----------------------|--------------------|
| R =  | Readable bit | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| -n = | Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

# 10.3 SSP I<sup>2</sup>C Mode Operation

The SSP module in I<sup>2</sup>C mode fully implements all slave functions, except general call support and provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the RB4/SCK/SCL pin, which is the clock (SCL) and the RB1/SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISB<4,1> bits.

To ensure proper communication of the I<sup>2</sup>C Slave mode, the TRIS bits (TRISx [SDA, SCL]) corresponding to the I<sup>2</sup>C pins must be set to '1'. If any TRIS bits (TRISx<7:0>) of the port containing the I<sup>2</sup>C pins (PORTx [SDA, SCL]) are changed in software during I<sup>2</sup>C communication using a Read-Modify-Write instruction (BSF, BCF), then the I<sup>2</sup>C mode may stop functioning properly and I<sup>2</sup>C communication may suspend. Do not change any of the TRISx bits (TRIS bits of the port containing the I<sup>2</sup>C pins) using the instruction BSF or BCF during I<sup>2</sup>C communication. If it is absolutely necessary to change the TRISx bits during communication, the following method can be used:

#### EXAMPLE 10-1:

| MOVF<br>IORLW | TRISC, W<br>0x18 | ; Example for an 18-pin part such as the PIC16F818/819<br>; Ensures <4:3> bits are `11′ |
|---------------|------------------|-----------------------------------------------------------------------------------------|
| ANDLW         | B'11111001'      | ; Sets <2:1> as output, but will not alter other bits                                   |
| MOVWF         | TRISC            | ; USET CAN USE CHEIT OWN TOGIC HELE, SUCH as TORLW, AORLW AND AND W                     |

The SSP module functions are enabled by setting SSP Enable bit, SSPEN (SSPCON<5>).



FIGURE 10-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C™ MODE)

The SSP module has five registers for I<sup>2</sup>C operation:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address) with Start and Stop bit interrupts enabled to support Firmware Master mode
- I<sup>2</sup>C Slave mode (10-bit address) with Start and Stop bit interrupts enabled to support Firmware Master mode
- I<sup>2</sup>C Firmware Controlled Master mode with Start and Stop bit interrupts enabled, slave is Idle

Selection of any  $I^2C$  mode, with the SSPEN bit set, forces the SCL and SDA pins to be open-drain, provided these pins are programmed to inputs by setting the appropriate TRISB bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the  $I^2C$  module.

Additional information on SSP I<sup>2</sup>C operation may be found in the *"PIC<sup>®</sup> Mid-Range MCU Family Reference Manual"* (DS33023).

### 11.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.0 TAD per 10-bit conversion. The source of the A/D conversion clock is software selectable. The seven possible options for TAD are:

- 2 Tosc
- 4 Tosc
- 8 Tosc
- 16 Tosc
- 32 Tosc
- 64 Tosc
- Internal A/D module RC oscillator (2-6 μs)

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time as small as possible, but no less than 1.6  $\mu$ s and not greater than 6.4  $\mu$ s.

Table 11-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

## 11.3 Configuring Analog Port Pins

The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS<2:0> bits and the TRIS bits.

- Note 1: When reading the Port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
  - 2: Analog levels on any pin that is defined as a digital input (including the AN4:AN0 pins) may cause the input buffer to consume current out of the device specification.

## TABLE 11-1: TAD VS. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (F))

|                       | Maximum Davias Fraguanay |           |                          |
|-----------------------|--------------------------|-----------|--------------------------|
| Operation             | ADCS<2>                  | ADCS<1:0> | Maximum Device Frequency |
| 2 Tosc                | 0                        | 00        | 1.25 MHz                 |
| 4 Tosc                | 1                        | 00        | 2.5 MHz                  |
| 8 Tosc                | 0                        | 01        | 5 MHz                    |
| 16 Tosc               | 1                        | 01        | 10 MHz                   |
| 32 Tosc               | 0                        | 10        | 20 MHz                   |
| 64 Tosc               | 1                        | 10        | 20 MHz                   |
| RC <sup>(1,2,3)</sup> | Х                        | 11        | (Note 1)                 |

Note 1: The RC source has a typical TAD time of 4  $\mu$ s but can vary between 2-6  $\mu$ s.

2: When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only recommended for Sleep operation.

3: For extended voltage devices (LF), please refer to Section 15.0 "Electrical Characteristics".

# 12.3 MCLR

PIC16F818/819 device has a noise filter in the MCLR Reset path. The filter will detect and ignore small pulses.

It should be noted that a WDT Reset does not drive MCLR pin low.

The behavior of the ESD protection on the MCLR pin has been altered from previous devices of this family. Voltages applied to the pin that exceed its specification can result in both MCLR and excessive current beyond the device specification during the ESD event. For this reason, Microchip recommends that the MCLR pin no longer be tied directly to VDD. The use of an RC network, as shown in Figure 12-2, is suggested.

The RA5/MCLR/VPP pin can be configured for  $\overline{\text{MCLR}}$  (default) or as an I/O pin (RA5). This is configured through the MCLRE bit in the Configuration Word register.

### FIGURE 12-2: RECOMMENDED MCLR CIRCUIT



## 12.4 Power-on Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.2V-1.7V). To take advantage of the POR, tie the  $\underline{MCLR}$  pin to VDD as described in Section 12.3 "MCLR". A maximum rise time for VDD is specified. See Section 15.0 "Electrical Characteristics" for details.

When the device starts normal operation (exits the Reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. For more information, see Application Note *AN607, "Power-up Trouble Shooting"* (DS00607).

## 12.5 Power-up Timer (PWRT)

The Power-up Timer (PWRT) of the PIC16F818/819 is a counter that uses the INTRC oscillator as the clock input. This yields a count of 72 ms. While the PWRT is counting, the device is held in Reset.

The power-up time delay depends on the INTRC and will vary from chip-to-chip due to temperature and process variation. See DC parameter #33 for details.

The PWRT is enabled by clearing configuration bit, PWRTEN.

## 12.6 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides 1024 oscillator cycles (from OSC1 input) delay after the PWRT delay is over (if enabled). This helps to ensure that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from Sleep.

## 12.7 Brown-out Reset (BOR)

The configuration bit, BOREN, can enable or disable the Brown-out Reset circuit. If VDD falls below VBOR (parameter #D005, about 4V) for longer than TBOR (parameter #35, about 100  $\mu$ s), the brown-out situation will reset the device. If VDD falls below VBOR for less than TBOR, a Reset may not occur.

Once the brown-out occurs, the device will remain in Brown-out Reset until VDD rises above VBOR. The Power-up Timer (if enabled) will keep the device in Reset for TPWRT (parameter #33, about 72 ms). If VDD should fall below VBOR during TPWRT, the Brown-out Reset process will restart when VDD rises above VBOR with the Power-up Timer Reset. Unlike previous PIC16 devices, the PWRT is no longer automatically enabled when the Brown-out Reset circuit is enabled. The PWRTEN and BOREN configuration bits are independent of each other.

## 12.8 Time-out Sequence

On power-up, the time-out sequence is as follows: the PWRT delay starts (if enabled) when a POR occurs. Then, OST starts counting 1024 oscillator cycles when PWRT ends (LP, XT, HS). When the OST ends, the device comes out of Reset.

If MCLR is kept low long enough, all delays will expire. Bringing MCLR high will begin execution immediately. This is useful for testing purposes or to synchronize more than one PIC16F818/819 device operating in parallel.

Table 12-3 shows the Reset conditions for the Status, PCON and PC registers, while Table 12-4 shows the Reset conditions for all the registers.







## 15.2 DC Characteristics: Power-Down and Supply Current PIC16F818/819 (Industrial, Extended) PIC16LF818/819 (Industrial) (Continued)

| PIC16LF8<br>(Indus             | <b>Standa</b><br>Operati   | <b>rd Oper</b><br>ng temp | ating Co<br>erature | onditions (unless -40°C $\leq$ TA             | otherwise stated<br>≤ +85°C for indus                             | ו)<br>trial                |                               |  |
|--------------------------------|----------------------------|---------------------------|---------------------|-----------------------------------------------|-------------------------------------------------------------------|----------------------------|-------------------------------|--|
| PIC16F8 <sup>2</sup><br>(Indus | <b>Standa</b><br>Operati   | rd Oper<br>ng temp        | ating Co<br>erature | onditions (unless<br>-40°C ≤ TA<br>-40°C ≤ TA | <pre>s otherwise stated ≤ +85°C for indus ≤ +125°C for exte</pre> | <b>l)</b><br>trial<br>nded |                               |  |
| Param<br>No.                   | Device                     | Тур                       | Max                 | Units                                         | Conditions                                                        |                            |                               |  |
| D022                           | Module Differential Currer | nts (∆lw                  | от, ∆Іво            | R, ∆ILVD                                      | , $\Delta$ IOSCB, $\Delta$ IAD)                                   |                            |                               |  |
| (∆IWDT)                        | Watchdog Timer             | 1.5                       | 3.8                 | μA                                            | -40°C                                                             |                            |                               |  |
|                                |                            | 2.2                       | 3.8                 | μA                                            | +25°C                                                             | VDD = 2.0V                 |                               |  |
|                                |                            | 2.7                       | 4.0                 | μA                                            | +85°C                                                             |                            |                               |  |
|                                |                            | 2.3                       | 4.6                 | μA                                            | -40°C                                                             |                            |                               |  |
|                                |                            | 2.7                       | 4.6                 | μA                                            | +25°C                                                             | VDD = 3.0V                 |                               |  |
|                                |                            | 3.1                       | 4.8                 | μA                                            | +85°C                                                             |                            |                               |  |
|                                |                            | 3.0                       | 10.0                | μA                                            | -40°C                                                             |                            |                               |  |
|                                |                            | 3.3                       | 10.0                | μΑ                                            | +25°C                                                             |                            |                               |  |
|                                |                            | 3.9                       | 13.0                | μΑ                                            | +85°C                                                             | VDD = 5.0V                 |                               |  |
|                                | Extended Devices           | 5.0                       | 21.0                | μΑ                                            | +125°C                                                            |                            |                               |  |
| D022A<br>(∆IBOR)               | Brown-out Reset            | 40                        | 60                  | μΑ                                            | -40°C to +85°C                                                    | VDD = 5.0V                 |                               |  |
| D025                           | Timer1 Oscillator          | 1.7                       | 2.3                 | μΑ                                            | -40°C                                                             |                            |                               |  |
| (∆IOSCB)                       |                            | 1.8                       | 2.3                 | μΑ                                            | +25°C                                                             | VDD = 2.0V                 |                               |  |
|                                |                            | 2.0                       | 2.3                 | μΑ                                            | +85°C                                                             |                            |                               |  |
|                                |                            | 2.2                       | 3.8                 | μΑ                                            | -40°C                                                             |                            |                               |  |
|                                |                            | 2.6                       | 3.8                 | μΑ                                            | +25°C                                                             | VDD = 3.0V                 | 32 kHz on Timer1              |  |
|                                |                            | 2.9                       | 3.8                 | μΑ                                            | +85°C                                                             |                            |                               |  |
|                                |                            | 3.0                       | 6.0                 | μΑ                                            | -40°C                                                             |                            |                               |  |
|                                |                            | 3.2                       | 6.0                 | μΑ                                            | +25°C                                                             | VDD = 5.0V                 |                               |  |
|                                |                            | 3.4                       | 7.0                 | μΑ                                            | +85°C                                                             |                            |                               |  |
| D026                           | A/D Converter              | 0.001                     | 2.0                 | μΑ                                            | -40°C to +85°C                                                    | VDD = 2.0V                 |                               |  |
| (∆IAD)                         |                            | 0.001                     | 2.0                 | μΑ                                            | -40°C to +85°C                                                    | VDD = 3.0V                 | A/D on Sleep not converting   |  |
|                                |                            | 0.003                     | 2.0                 | μA                                            | -40°C to +85°C                                                    | A/D on, Sleep,             | Arb on, Sleep, not converting |  |
|                                | Extended Devices           | 4.0                       | 8.0                 | μA                                            | -40°C to +125°C                                                   |                            |                               |  |

Legend: Shading of rows is to assist in readability of the table.

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

**3:** For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ.









FIGURE 16-17: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 5V, -40°C TO +125°C)







NOTES:

NOTES:

# Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

## EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820