



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI                                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 16                                                                       |
| Program Memory Size        | 3.5KB (2K x 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | A/D 5x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                           |
| Supplier Device Package    | 20-SSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f819-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F818/819. These are the program memory and the data memory. Each block has its own bus, so access to each block can occur during the same oscillator cycle.

The data memory can be further broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

The data memory area also contains the data EEPROM memory. This memory is not directly mapped into the data memory but is indirectly mapped. That is, an indirect address pointer specifies the address of the data EEPROM memory to read/write. The PIC16F818 device's 128 bytes of data EEPROM memory have the address range of 00h-7Fh and the PIC16F819 device's 256 bytes of data EEPROM memory have the address range of 00h-FFh. More details on the EEPROM memory can be found in Section 3.0 "Data EEPROM and Flash Program Memory".

Additional information on device memory may be found in the *"PIC<sup>®</sup> Mid-Range Reference Manual"* (DS33023).



## 2.1 **Program Memory Organization**

The PIC16F818/819 devices have a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC16F818, the first 1K x 14 (0000h-03FFh) is physically implemented (see Figure 2-1). For the PIC16F819, the first 2K x 14 is located at 0000h-07FFh (see Figure 2-2). Accessing a location above the physically implemented address will cause a wraparound. For example, the same instruction will be accessed at locations 020h, 420h, 820h, C20h, 1020h, 1420h, 1820h and 1C20h.

The Reset vector is at 0000h and the interrupt vector is at 0004h.

#### FIGURE 2-2: PROGRAM MEMORY MAP AND STACK FOR PIC16F819



#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 2-1. The Special Function Registers can be classified into two sets: core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in the peripheral feature section.

 TABLE 2-1:
 SPECIAL FUNCTION REGISTER SUMMARY

| Address              | Name    | Bit 7           | Bit 6                                                                       | Bit 5          | Bit 4           | Bit 3         | Bit 2         | Bit 1         | Bit 0     | Value on<br>POR, BOR | Details on page: |
|----------------------|---------|-----------------|-----------------------------------------------------------------------------|----------------|-----------------|---------------|---------------|---------------|-----------|----------------------|------------------|
| Bank 0               |         |                 |                                                                             |                |                 |               |               |               |           |                      |                  |
| 00h <sup>(1)</sup>   | INDF    | Addressi        | ng this locati                                                              | on uses conte  | ents of FSR to  | o address dat | a memory (n   | ot a physical | register) | 0000 0000            | 23               |
| 01h                  | TMR0    | Timer0 M        | lodule Regis                                                                | ter            |                 |               |               |               |           | xxxx xxxx            | 53, 17           |
| 02h <sup>(1)</sup>   | PCL     | Program         | Counter's (F                                                                | PC) Least Sig  | nificant Byte   |               |               |               |           | 0000 0000            | 23               |
| 03h <sup>(1)</sup>   | STATUS  | IRP             | RP1                                                                         | RP0            | ТО              | PD            | Z             | DC            | С         | 0001 1xxx            | 16               |
| 04h <sup>(1)</sup>   | FSR     | Indirect D      | Data Memory                                                                 | Address Poi    | nter            |               |               |               |           | xxxx xxxx            | 23               |
| 05h                  | PORTA   | PORTA D         | Data Latch w                                                                | hen written; F | PORTA pins w    | hen read      |               |               |           | xxx0 0000            | 39               |
| 06h                  | PORTB   | PORTB [         | Data Latch w                                                                | hen written; F | PORTB pins v    | vhen read     |               |               |           | XXXX XXXX            | 43               |
| 07h                  | —       | Unimplen        | nplemented                                                                  |                |                 |               |               |               |           | _                    | —                |
| 08h                  | —       | Unimplen        | nented                                                                      |                |                 |               |               |               |           | _                    | —                |
| 09h                  | —       | Unimplen        | nimplemented                                                                |                |                 |               |               |               |           | _                    | —                |
| 0Ah <sup>(1,2)</sup> | PCLATH  | —               | _                                                                           | _              | Write Buffer    | for the upper | 5 bits of the | Program Cou   | Inter     | 0 0000               | 23               |
| 0Bh <sup>(1)</sup>   | INTCON  | GIE             | PEIE                                                                        | TMR0IE         | INTE            | RBIE          | TMR0IF        | INTF          | RBIF      | 0000 000x            | 18               |
| 0Ch                  | PIR1    | _               | ADIF                                                                        | —              | _               | SSPIF         | CCP1IF        | TMR2IF        | TMR1IF    | -0 0000              | 20               |
| 0Dh                  | PIR2    | _               | _                                                                           | _              | EEIF            | _             | —             | —             | —         | 0                    | 21               |
| 0Eh                  | TMR1L   | Holding F       | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register |                |                 |               |               |               |           | XXXX XXXX            | 57               |
| 0Fh                  | TMR1H   | Holding F       | Register for t                                                              | he Most Sign   | ificant Byte of | the 16-bit TM | /IR1 Register |               |           | XXXX XXXX            | 57               |
| 10h                  | T1CON   | —               | _                                                                           | T1CKPS1        | T1CKPS0         | T1OSCEN       | T1SYNC        | TMR1CS        | TMR10N    | 00 0000              | 57               |
| 11h                  | TMR2    | Timer2 M        | lodule Regis                                                                | ter            |                 |               |               |               |           | 0000 0000            | 63               |
| 12h                  | T2CON   | —               | TOUTPS3                                                                     | TOUTPS2        | TOUTPS1         | TOUTPS0       | TMR2ON        | T2CKPS1       | T2CKPS0   | -000 0000            | 64               |
| 13h                  | SSPBUF  | Synchron        | nous Serial F                                                               | ort Receive E  | Buffer/Transm   | it Register   |               |               |           | XXXX XXXX            | 71, 76           |
| 14h                  | SSPCON  | WCOL            | SSPOV                                                                       | SSPEN          | CKP             | SSPM3         | SSPM2         | SSPM1         | SSPM0     | 0000 0000            | 73               |
| 15h                  | CCPR1L  | Capture/0       | Compare/PV                                                                  | VM Register (  | LSB)            |               |               |               |           | XXXX XXXX            | 66, 67, 68       |
| 16h                  | CCPR1H  | Capture/0       | Compare/PV                                                                  | VM Register (  | MSB)            |               |               |               |           | XXXX XXXX            | 66, 67, 68       |
| 17h                  | CCP1CON | _               | —                                                                           | CCP1X          | CCP1Y           | CCP1M3        | CCP1M2        | CCP1M1        | CCP1M0    | 00 0000              | 65               |
| 18h                  | —       | Unimplen        | nented                                                                      |                |                 |               |               |               |           | _                    | —                |
| 19h                  | —       | Unimplen        | nented                                                                      |                |                 |               |               |               |           | _                    | —                |
| 1Ah                  | —       | Unimplen        | nented                                                                      |                |                 |               |               |               |           | _                    | —                |
| 1Bh                  | —       | Unimplen        | Unimplemented -                                                             |                |                 |               |               |               |           | —                    | _                |
| 1Ch                  | —       | Unimplen        | nented                                                                      |                |                 |               |               |               |           | —                    | —                |
| 1Dh                  | —       | Unimplemented — |                                                                             |                |                 |               |               |               | —         |                      |                  |
| 1Eh                  | ADRESH  | A/D Resu        | A/D Result Register High Byte x                                             |                |                 |               |               |               | xxxx xxxx | 81                   |                  |
| 1Fh                  | ADCON0  | ADCS1           | ADCS0                                                                       | CHS2           | CHS1            | CHS0          | GO/DONE       | _             | ADON      | 0000 00-0            | 81               |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

**Note 1:** These registers can be addressed from any bank.

2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

3: Pin 5 is an input only; the state of the TRISA5 bit has no effect and will always read '1'.

## 3.3 Reading Data EEPROM Memory

To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit, RD (EECON1<0>). The data is available in the very next cycle in the EEDATA register; therefore, it can be read in the next instruction (see Example 3-1). EEDATA will hold this value until another read or until it is written to by the user (during a write operation).

The steps to reading the EEPROM data memory are:

- 1. Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- 2. Clear the EEPGD bit to point to EEPROM data memory.
- 3. Set the RD bit to start the read operation.
- 4. Read the data from the EEDATA register.

|         |         |       | • * |                       |
|---------|---------|-------|-----|-----------------------|
| BANKSEL | EEADR   |       | ;   | Select Bank of EEADR  |
| MOVF    | ADDR, W |       | ;   |                       |
| MOVWF   | EEADR   |       | ;   | Data Memory Address   |
|         |         |       | ;   | to read               |
| BANKSEL | EECON1  |       | ;   | Select Bank of EECON1 |
| BCF     | EECON1, | EEPGD | ;   | Point to Data memory  |
| BSF     | EECON1, | RD    | ;   | EE Read               |
| BANKSEL | EEDATA  |       | ;   | Select Bank of EEDATA |
| MOVF    | EEDATA, | W     | ;   | W = EEDATA            |
|         |         |       |     |                       |

#### EXAMPLE 3-1: DATA EEPROM READ

## 3.4 Writing to Data EEPROM Memory

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDATA register. Then, the user must follow a specific write sequence to initiate the write for each byte.

The write will not initiate if the write sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. We strongly recommend that interrupts be disabled during this code segment (see Example 3-2).

Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times except when updating EEPROM. The WREN bit is not cleared by hardware

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

The steps to write to EEPROM data memory are:

- 1. If step 10 is not implemented, check the WR bit to see if a write is in progress.
- 2. Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- 3. Write the 8-bit data value to be programmed in the EEDATA register.
- 4. Clear the EEPGD bit to point to EEPROM data memory.
- 5. Set the WREN bit to enable program operations.
- 6. Disable interrupts (if enabled).
- 7. Execute the special five instruction sequence:
  - Write 55h to EECON2 in two steps (first to W, then to EECON2)
  - Write AAh to EECON2 in two steps (first to W, then to EECON2)
  - · Set the WR bit
- 8. Enable interrupts (if using interrupts).
- 9. Clear the WREN bit to disable program operations.
- 10. At the completion of the write cycle, the WR bit is cleared and the EEIF interrupt flag bit is set (EEIF must be cleared by firmware). If step 1 is not implemented, then firmware should check for EEIF to be set, or WR to be clear, to indicate the end of the program cycle.

#### EXAMPLE 3-2: DATA EEPROM WRITE

|       |      | BANKSEL                  | EECON1                   |       | ;                | Select Bank of                                  |
|-------|------|--------------------------|--------------------------|-------|------------------|-------------------------------------------------|
|       |      | BTFSC<br>GOTO<br>BANKSEL | EECON1,<br>\$-1<br>EEADR | WR    | ;<br>;<br>;<br>; | Wait for write<br>to complete<br>Select Bank of |
|       |      | MOVF                     | ADDR, W                  |       | ;<br>;           | EEADR                                           |
|       |      | MOAME                    | EEADR                    |       | ;<br>;           | Data Memory<br>Address to write                 |
|       |      | MOVF<br>MOVWF            | VALUE, V<br>EEDATA       | 1     | ;<br>;<br>;      | Data Memory Value                               |
|       |      | BANKSEL                  | EECON1                   |       | ;;;              | Select Bank of<br>EECON1                        |
|       |      | BCF                      | EECON1,                  | EEPGD | ;                | Point to DATA                                   |
|       |      | BSF                      | EECON1,                  | WREN  | ;<br>;           | Enable writes                                   |
|       |      | BCF<br>MOVLW             | INTCON,<br>55h           | GIE   | ;;               | Disable INTs.                                   |
| ed    | nce  | MOVWF                    | EECON2                   |       | ;                | Write 55h                                       |
| equir | enbe | MOVLW<br>MOVWF           | AAh<br>EECON2            |       | ;;               | Write AAh                                       |
| æ     | ű    | BSF                      | EECON1,                  | WR    | ;                | Set WR bit to                                   |
| L     | •    | BSF                      | INTCON,                  | GIE   | ;<br>;           | Enable INTs.                                    |
|       |      | BCF                      | EECON1,                  | WREN  | ;                | Disable writes                                  |

## 4.0 OSCILLATOR CONFIGURATIONS

### 4.1 Oscillator Types

The PIC16F818/819 can be operated in eight different oscillator modes. The user can program three configuration bits (FOSC2:FOSC0) to select one of these eight modes (modes 5-8 are new PIC16 oscillator configurations):

- 1. LP Low-Power Crystal
- 2. XT Crystal/Resonator
- 3. HS High-Speed Crystal/Resonator
- 4. RC External Resistor/Capacitor with Fosc/4 output on RA6
- 5. RCIO External Resistor/Capacitor with I/O on RA6
- 6. INTIO1 Internal Oscillator with Fosc/4 output on RA6 and I/O on RA7
- 7. INTIO2 Internal Oscillator with I/O on RA6 and RA7
- 8. ECIO External Clock with I/O on RA6

### 4.2 Crystal Oscillator/Ceramic Resonators

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKI and OSC2/CLKO pins to establish oscillation (see Figure 4-1 and Figure 4-2). The PIC16F818/819 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturer's specifications.





#### TABLE 4-1: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR (FOR DESIGN GUIDANCE ONLY)

| Osc Type | Crystal | Typical Capacitor Values<br>Tested: |       |  |  |  |  |
|----------|---------|-------------------------------------|-------|--|--|--|--|
|          | Fieq    | C1                                  | C2    |  |  |  |  |
| LP       | 32 kHz  | 33 pF                               | 33 pF |  |  |  |  |
|          | 200 kHz | 15 pF                               | 15 pF |  |  |  |  |
| XT       | 200 kHz | 56 pF                               | 56 pF |  |  |  |  |
|          | 1 MHz   | 15 pF                               | 15 pF |  |  |  |  |
|          | 4 MHz   | 15 pF                               | 15 pF |  |  |  |  |
| HS       | 4 MHz   | 15 pF                               | 15 pF |  |  |  |  |
|          | 8 MHz   | 15 pF                               | 15 pF |  |  |  |  |
|          | 20 MHz  | 15 pF                               | 15 pF |  |  |  |  |

#### Capacitor values are for design guidance only.

These capacitors were tested with the crystals listed below for basic start-up and operation. These values were not optimized.

Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application.

See the notes following this table for additional information.

- Note 1: Higher capacitance increases the stability of the oscillator but also increases the start-up time.
  - 2: Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.
  - **3:** Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.
  - **4:** Always verify oscillator performance over the VDD and temperature range that is expected for the application.

### 5.2 PORTB and the TRISB Register

PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin).

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

Four of PORTB's pins, RB7:RB4, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are ORed together to generate the RB Port Change Interrupt with Flag bit, RBIF (INTCON<0>).

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

RB0/INT is an external interrupt input pin and is configured using the INTEDG bit (OPTION\_REG<6>).

PORTB is multiplexed with several peripheral functions (see Table 5-3). PORTB pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTB pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modifywrite instructions (BSF, BCF, XORWF) with TRISB as the destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

| REGISTER 8-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h) |                                                                     |                                           |                               |              |             |            |             |         |  |  |
|------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------|-------------------------------|--------------|-------------|------------|-------------|---------|--|--|
|                                                            | U-0                                                                 | R/W-0                                     | R/W-0                         | R/W-0        | R/W-0       | R/W-0      | R/W-0       | R/W-0   |  |  |
|                                                            | _                                                                   | TOUTPS3                                   | TOUTPS2                       | TOUTPS1      | TOUTPS0     | TMR2ON     | T2CKPS1     | T2CKPS0 |  |  |
|                                                            | bit 7                                                               |                                           |                               |              |             |            |             | bit 0   |  |  |
| bit 7                                                      | Unimple                                                             | mented: Rea                               | ad as '0'                     |              |             |            |             |         |  |  |
| bit 6-3                                                    | bit 6-3 <b>TOUTPS3:TOUTPS0:</b> Timer2 Output Postscale Select bits |                                           |                               |              |             |            |             |         |  |  |
|                                                            | 0000 = 1<br>0001 = 1<br>0010 = 1                                    | 1 Postscale<br>2 Postscale<br>3 Postscale |                               |              |             |            |             |         |  |  |
|                                                            | •                                                                   |                                           |                               |              |             |            |             |         |  |  |
|                                                            | •                                                                   |                                           |                               |              |             |            |             |         |  |  |
|                                                            | 1111 = 1:16 Postscale                                               |                                           |                               |              |             |            |             |         |  |  |
| bit 2                                                      | TMR2ON                                                              | I: Timer2 On                              | bit                           |              |             |            |             |         |  |  |
|                                                            | <ul><li>1 = Timer2 is on</li><li>0 = Timer2 is off</li></ul>        |                                           |                               |              |             |            |             |         |  |  |
| bit 1-0                                                    | T2CKPS                                                              | 1:T2CKPS0:                                | Timer2 Cloc                   | k Prescale S | Select bits |            |             |         |  |  |
|                                                            | 00 = Pres<br>01 = Pres                                              | scaler is 1<br>scaler is 4                |                               |              |             |            |             |         |  |  |
|                                                            | 1x = Pres                                                           | scaler is 16                              |                               |              |             |            |             |         |  |  |
|                                                            | Legend:                                                             |                                           |                               |              |             |            |             |         |  |  |
|                                                            | $\mathbf{P} = \mathbf{P} \mathbf{o} \mathbf{o}$                     | dabla bit                                 | $\lambda \Lambda I = \lambda$ | Mritable bit |             | anlamantad | hit road on | ·0'     |  |  |

| R = Readable bit  | W = Writable bit | U = Unimplemented    | l bit, read as '0' |
|-------------------|------------------|----------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### TABLE 8-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER

| Address                 | Name   | Bit 7  | Bit 6                  | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Valu<br>POR, | e on<br>BOR | Valu<br>all o<br>Res | e on<br>other<br>sets |
|-------------------------|--------|--------|------------------------|---------|---------|---------|--------|---------|---------|--------------|-------------|----------------------|-----------------------|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON | GIE    | PEIE                   | TMR0IE  | INTE    | RBIE    | TMR0IF | INTF    | RBIF    | 0000         | 000x        | 0000                 | 000u                  |
| 0Ch                     | PIR1   | —      | ADIF                   | _       | —       | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | - 0          | 0000        | - 0                  | 0000                  |
| 8Ch                     | PIE1   | _      | ADIE                   | —       | —       | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | - 0          | 0000        | - 0                  | 0000                  |
| 11h                     | TMR2   | Timer2 | Fimer2 Module Register |         |         |         |        |         |         | 0000         | 0000        | 0000                 | 0000                  |
| 12h                     | T2CON  |        | TOUTPS3                | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000         | 0000        | -000                 | 0000                  |
| 92h                     | PR2    | Timer2 | imer2 Period Register  |         |         |         |        |         |         |              | 1111        | 1111                 | 1111                  |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module.

NOTES:

#### FIGURE 10-1: SSP BLOCK DIAGRAM (SPI MODE)



To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>), must be set. To reset or reconfigure SPI mode, clear bit SSPEN, reinitialize the SSPCON register and then set bit SSPEN. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISB register) appropriately programmed. That is:

- SDI must have TRISB<1> set
- SDO must have TRISB<2> cleared
- SCK (Master mode) must have TRISB<4> cleared
- SCK (Slave mode) must have TRISB<4> set
- SS must have TRISB<5> set

Note 1: When the SPI is in Slave mode with the SS pin control enabled (SSPCON<3:0> = 0100), the SPI module will reset if the SS pin is set to VDD.

- **2:** If the SPI is used in Slave mode with CKE = 1, then the  $\overline{SS}$  pin control must be enabled.
- 3: When the SPI is in Slave mode with the SS pin control enabled (SSPCON<3:0> = 0100), the state of the SS pin can affect the state read back from the TRISB<2> bit. The peripheral OE signal from the SSP module into PORTB controls the state that is read back from the TRISB<2> bit. If read-modify-write instructions, such as BSF are performed on the TRISB register while the SS pin is high, this will cause the TRISB<2> bit to be set, thus disabling the SDO output.

#### TABLE 10-1: REGISTERS ASSOCIATED WITH SPI OPERATION

| Address              | Name    | Bit 7   | Bit 6      | Bit 5       | Bit 4     | Bit 3     | Bit 2       | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|----------------------|---------|---------|------------|-------------|-----------|-----------|-------------|--------|--------|----------------------|---------------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON  | GIE     | PEIE       | TMR0IE      | INTE      | RBIE      | TMR0IF      | INTF   | RBIF   | 0000 000x            | 0000 000u                       |
| 0Ch                  | PIR1    |         | ADIF       | —           | —         | SSPIF     | CCP1IF      | TMR2IF | TMR1IF | -0 0000              | -0 0000                         |
| 8Ch                  | PIE1    |         | ADIE       | —           | —         | SSPIE     | CCP1IE      | TMR2IE | TMR1IE | -0 0000              | -0 0000                         |
| 86h                  | TRISB   | PORTB   | Data Dire  | ction Regis | ster      |           |             |        |        | 1111 1111            | 1111 1111                       |
| 13h                  | SSPBUF  | Synchro | nous Seria | al Port Rec | eive Buff | er/Transn | nit Registe | r      |        | xxxx xxxx            | uuuu uuuu                       |
| 14h                  | SSPCON  | WCOL    | SSPOV      | SSPEN       | CKP       | SSPM3     | SSPM2       | SSPM1  | SSPM0  | 0000 0000            | 0000 0000                       |
| 94h                  | SSPSTAT | SMP     | CKE        | D/A         | Р         | S         | R/W         | UA     | BF     | 0000 0000            | 0000 0000                       |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.

## 12.0 SPECIAL FEATURES OF THE CPU

These devices have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection:

- Reset
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- Sleep
- Code Protection
- ID Locations
- In-Circuit Serial Programming

There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT) which provides a fixed delay of 72 ms (nominal) on power-up only. It is designed to keep the part in Reset while the power supply stabilizes and is enabled or disabled using a configuration bit. With these two timers on-chip, most applications need no external Reset circuitry. Sleep mode is designed to offer a very low-current power-down mode. The user can wake-up from Sleep through external Reset, Watchdog Timer wake-up or through an interrupt.

Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. Configuration bits are used to select the desired oscillator mode.

Additional information on special features is available in the "PIC<sup>®</sup> Mid-Range MCU Family Reference Manual" (DS33023).

## 12.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space which can be accessed only during programming.



#### FIGURE 12-6: SLOW RISE TIME (MCLR TIED TO VDD THROUGH RC NETWORK)

#### 12.10 Interrupts

The PIC16F818/819 has up to nine sources of interrupt. The Interrupt Control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual | interrupt |       | flag     | bits  | are    | set   |
|-------|------------|-----------|-------|----------|-------|--------|-------|
|       | regardless | of        | the   | sta      | tus   | of     | their |
|       | correspond | ling m    | ask l | oit or t | the G | ilE bi | t.    |

A Global Interrupt Enable bit, GIE (INTCON<7>), enables (if set) all unmasked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on Reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the Special Function Register, PIR1. The corresponding interrupt enable bits are contained in Special Function Register, PIE1 and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is serviced, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends on when the interrupt event occurs relative to the current Q cycle. The latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit, PEIE bit or the GIE bit.



#### FIGURE 12-7: INTERRUPT LOGIC

### 14.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 14.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 14.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easyto-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

## 14.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup>.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

### FIGURE 15-8: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



| Param<br>No. | Symbol    |                                         | Characteristic                            | Min                     | Тур†                                      | Max | Units  | Conditions |                                    |  |
|--------------|-----------|-----------------------------------------|-------------------------------------------|-------------------------|-------------------------------------------|-----|--------|------------|------------------------------------|--|
| 40*          | T⊤0H      | T0CKI High Pulse                        | e Width                                   | No Prescaler            | 0.5 Tcy + 20                              | _   | _      | ns         | Must also meet                     |  |
|              |           |                                         |                                           | With Prescaler          | 10                                        | _   | _      | ns         | parameter 42                       |  |
| 41*          | T⊤0L      | T0CKI Low Pulse                         | Width                                     | No Prescaler            | 0.5 Tcy + 20                              |     | _      | ns         | Must also meet                     |  |
|              |           |                                         |                                           | With Prescaler          | 10                                        |     | _      | ns         | parameter 42                       |  |
| 42*          | T⊤0P      | T0CKI Period                            |                                           | No Prescaler            | Tcy + 40                                  |     | _      | ns         |                                    |  |
|              |           |                                         |                                           | With Prescaler          | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _   | _      | ns         | N = prescale value<br>(2, 4,, 256) |  |
| 45*          | T⊤1H      | T1CKI High                              | Synchronous, Pre                          | scaler = 1              | 0.5 Tcy + 20                              | -   | _      | ns         | Must also meet                     |  |
|              |           | Time                                    | Synchronous,                              | PIC16 <b>F</b> 818/819  | 15                                        | _   | _      | ns         | parameter 47                       |  |
|              |           |                                         | Prescaler = 2,4,8                         | PIC16LF818/819          | 25                                        | _   | _      | ns         |                                    |  |
|              |           |                                         | Asynchronous                              | PIC16 <b>F</b> 818/819  | 30                                        | -   | _      | ns         |                                    |  |
|              |           |                                         |                                           | PIC16LF818/819          | 50                                        | _   | _      | ns         |                                    |  |
| 46*          | T⊤1L      | T1CKI Low Time                          | Synchronous, Pre                          | scaler = 1              | 0.5 Tcy + 20                              |     | _      | ns         | Must also meet                     |  |
|              |           |                                         | Synchronous,                              | PIC16 <b>F</b> 818/819  | 15                                        | —   | _      | ns         | parameter 47                       |  |
|              |           |                                         | Prescaler = 2,4,8                         | PIC16LF818/819          | 25                                        | _   | _      | ns         |                                    |  |
|              |           |                                         | Asynchronous                              | PIC16 <b>F</b> 818/819  | 30                                        | _   | _      | ns         |                                    |  |
|              |           |                                         |                                           | PIC16LF818/819          | 50                                        | -   | _      | ns         |                                    |  |
| 47*          | TT1P      | T1CKI Input<br>Period                   | Synchronous                               | PIC16 <b>F</b> 818/819  | Greater of:<br>30 or <u>Tcy + 40</u><br>N | _   | _      | ns         | N = prescale<br>value (1, 2, 4, 8) |  |
|              |           |                                         |                                           | PIC16 <b>LF</b> 818/819 | Greater of:<br>50 or <u>Tcy + 40</u><br>N |     |        |            | N = prescale<br>value (1, 2, 4, 8) |  |
|              |           |                                         | Asynchronous                              | PIC16 <b>F</b> 818/819  | 60                                        |     | _      | ns         |                                    |  |
|              |           |                                         |                                           | PIC16LF818/819          | 100                                       |     | _      | ns         |                                    |  |
|              | FT1       | Timer1 Oscillator<br>(Oscillator enable | Input Frequency R<br>d by setting bit T10 | ange<br>DSCEN)          | DC                                        |     | 32.768 | kHz        |                                    |  |
| 48           | TCKEZTMR1 | Delay from Extern                       | nal Clock Edge to T                       | imer Increment          | 2 Tosc                                    | —   | 7 Tosc | —          |                                    |  |

| TABLE 15-4: | TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS |
|-------------|-----------------------------------------------|
|             |                                               |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## TABLE 15-9:A/D CONVERTER CHARACTERISTICS: PIC16F818/819 (INDUSTRIAL, EXTENDED)PIC16LF818/819 (INDUSTRIAL)

| Param<br>No. | Sym   | Charac                             | cteristic                | Min         | Тур†                      | Мах         | Units | Conditions                                                                                                                                                                    |
|--------------|-------|------------------------------------|--------------------------|-------------|---------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR    | Resolution                         |                          | —           | —                         | 10-bits     | bit   | $\label{eq:VREF} \begin{array}{l} VREF = VDD = 5.12V,\\ VSS \leq VAIN \leq VREF \end{array}$                                                                                  |
| A03          | EIL   | Integral Linearity                 | Integral Linearity Error |             | —                         | <±1         | LSb   | $\begin{array}{l} VREF=VDD=5.12V,\\ VSS\leqVAIN\leqVREF \end{array}$                                                                                                          |
| A04          | Edl   | Differential Linear                | rity Error               | _           | —                         | <±1         | LSb   | $\begin{array}{l} VREF=VDD=5.12V,\\ VSS\leqVAIN\leqVREF \end{array}$                                                                                                          |
| A06          | EOFF  | Offset Error                       |                          | _           | —                         | <±2         | LSb   | VREF = VDD = 5.12V, VSS $\leq$ VAIN $\leq$ VREF                                                                                                                               |
| A07          | Egn   | Gain Error                         |                          | —           | —                         | <±1         | LSb   | VREF = VDD = 5.12V, VSS $\leq$ VAIN $\leq$ VREF                                                                                                                               |
| A10          | —     | Monotonicity                       |                          | —           | guaranteed <sup>(3)</sup> | _           | _     | $VSS \leq VAIN \leq VREF$                                                                                                                                                     |
| A20          | Vref  | Reference Voltag                   | e (Vref+ – Vref-)        | 2.0         | —                         | Vdd + 0.3   | V     |                                                                                                                                                                               |
| A21          | Vref+ | Reference Voltage High             |                          | AVDD - 2.5V |                           | AVDD + 0.3V | V     |                                                                                                                                                                               |
| A22          | VREF- | Reference Voltage Low              |                          | AVss-0.3V   |                           | VREF+-2.0V  | V     |                                                                                                                                                                               |
| A25          | VAIN  | Analog Input Volt                  | Analog Input Voltage     |             | —                         | VREF + 0.3V | V     |                                                                                                                                                                               |
| A30          | ZAIN  | Recommended Ir<br>Analog Voltage S | npedance of<br>ource     | _           | —                         | 2.5         | kΩ    | (Note 4)                                                                                                                                                                      |
| A40          | IAD   | A/D Conversion                     | PIC16 <b>F</b> 818/819   | —           | 220                       | —           | μΑ    | Average current                                                                                                                                                               |
|              |       | Current (VDD)                      | PIC16 <b>LF</b> 818/819  | —           | 90                        | —           | μA    | consumption when A/D is on (Note 1)                                                                                                                                           |
| A50          | IREF  | VREF Input Curren                  | nt (Note 2)              |             | _                         | 5           | μΑ    | During VAIN acquisition.<br>Based on differential of VHOLD<br>to VAIN to charge CHOLD,<br>see Section 11.1 "A/D<br>Acquisition Requirements".<br>During A/D conversion curcle |
|              |       |                                    |                          |             |                           | 150         | μл    | During A/D conversion cycle                                                                                                                                                   |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

- **Note 1:** When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module.
  - 2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.
  - 3: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.
  - 4: Maximum allowed impedance for analog voltage source is 10 kΩ. This requires higher acquisition time.









## 18-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |           |          |      |
|--------------------------|-------------|-----------|----------|------|
| Dimension Lin            | nits        | MIN       | NOM      | MAX  |
| Number of Pins           | N           |           | 18       |      |
| Pitch                    | е           | 1.27 BSC  |          |      |
| Overall Height           | Α           | -         | -        | 2.65 |
| Molded Package Thickness | A2          | 2.05      | -        | -    |
| Standoff §               | A1          | 0.10      | -        | 0.30 |
| Overall Width            | E           | 10.30 BSC |          |      |
| Molded Package Width     | E1          | 7.50 BSC  |          |      |
| Overall Length           | D           | 11.55 BSC |          |      |
| Chamfer (Optional)       | h           | 0.25      | -        | 0.75 |
| Foot Length              | L           | 0.40      | -        | 1.27 |
| Footprint                | L1          |           | 1.40 REF |      |
| Lead Angle               | Θ           | 0°        | -        | -    |
| Foot Angle               | φ           | 0°        | -        | 8°   |
| Lead Thickness           | С           | 0.20      | -        | 0.33 |
| Lead Width               | b           | 0.31      | -        | 0.51 |
| Mold Draft Angle Top     | α           | 5°        | -        | 15°  |
| Mold Draft Angle Bottom  | β           | 5°        | -        | 15°  |

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-051C Sheet 2 of 2

20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimension                | MIN         | NOM  | MAX      |      |
| Contact Pitch            |             |      | 0.65 BSC |      |
| Contact Pad Spacing      | С           |      | 7.20     |      |
| Contact Pad Width (X20)  | X1          |      |          | 0.45 |
| Contact Pad Length (X20) | Y1          |      |          | 1.75 |
| Distance Between Pads    |             | 0.20 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2072A

## 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension                  | MIN         | NOM      | MAX  |      |
| Contact Pitch              |             | 0.65 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 4.25 |
| Optional Center Pad Length | T2          |          |      | 4.25 |
| Contact Pad Spacing        | C1          |          | 5.70 |      |
| Contact Pad Spacing        | C2          |          | 5.70 |      |
| Contact Pad Width (X28)    | X1          |          |      | 0.37 |
| Contact Pad Length (X28)   | Y1          |          |      | 1.00 |
| Distance Between Pads      | G           | 0.20     |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

| Program Memory       |   |
|----------------------|---|
| Interrupt Vector     | 9 |
| Map and Stack        |   |
| PIC16F818            | 9 |
| PIC16F819            | 9 |
| Reset Vector         | 9 |
| Program Verification |   |
| PUSH                 |   |
|                      |   |

## R

| R/W Bit                                      | 77             |
|----------------------------------------------|----------------|
| RA0/AN0 Pin                                  | 7              |
| RA1/AN1 Pin                                  | 7              |
| RA2/AN2/Vref- Pin                            | 7              |
| RA3/AN3/Vref+ Pin                            | 7              |
| RA4/AN4/T0CKI Pin                            | 7              |
| RA5/(MCLR/Vpp Pin                            | 7              |
| RA6/OSC2/CLKO Pin                            | 7              |
| RA7/OSC1/CLKI Pin                            | 7              |
| RB0/INT Pin                                  | 8              |
| RB1/SDI/SDA Pin                              | 8              |
| RB2/SDO/CCP1 Pin                             | 8              |
| RB3/CCP1/PGM Pin                             | 8              |
| RB4/SCK/SCL Pin                              | 8              |
| RB5/SS Pin                                   | 8              |
| RB6/T10S0/T1CKI/PGC Pin                      | 8              |
| RB7/T10SI/PGD Pin                            | 8              |
| RBIF Bit                                     |                |
| RCIO Oscillator Mode                         |                |
| Reader Response                              | 174            |
| Receive Overflow Indicator Bit, SSPOV        | 73             |
| Register File Map                            |                |
| PIC16F818                                    |                |
| PIC16F819                                    |                |
| Registers                                    | 04             |
|                                              | 81             |
| ADCON1 (A/D Control 1)                       |                |
| CCPTCON (Capture/Compare/PVVIVI Control 1)   | 65             |
|                                              |                |
| EECON1 (Data EEPROM Access Control 1)        |                |
|                                              |                |
|                                              |                |
| OPTION_REG (Option)                          | . 17, 54<br>20 |
| OSCIUNE (Oscillator Tuning)                  |                |
| BCON (Bower Control)                         |                |
| PCON (Fower Control)                         | 22<br>10       |
| DIE2 (Peripheral Interrupt Enable 2)         | 13<br>21       |
| DIR1 (Derinheral Interrupt Enable 2)         | 21<br>20       |
| PIR2 (Perinheral Interrupt Request (Flag) 2) | 20<br>21       |
| SSPCON (Synchronous Serial Port Control 1)   | 21<br>73       |
| SSPSTAT (Synchronous Serial Port Status)     | 70<br>72       |
| Status                                       | 16             |
| T1CON (Timer1 Control)                       |                |
| T2CON (Timer? Control)                       | 64             |
| Reset                                        | 89 91          |
| Brown-out Reset (BOR), See Brown-out         |                |
| Reset (BOR).                                 |                |
| MCLR Reset. See MCLR                         |                |
| Power-on Reset (POR), See Power-on           |                |
| Reset (POR).                                 |                |
| Reset Conditions for All Registers           |                |
| Reset Conditions for PCON Register           |                |
| Reset Conditions for Program Counter         |                |
| Reset Conditions for Status Register         |                |
| WDT Reset. See Watchdog Timer (WDT).         | -              |

| Revision History 165                 |
|--------------------------------------|
| RP0 Bit 10                           |
| RP1 Bit 10                           |
| S                                    |
| Sales and Support 175                |
| SCI Clock 77                         |
| Sloop 80.01.00                       |
| Siecep                               |
| Soliwale Simulator (MFLAB SIM)       |
| Special Event Trigger                |
| Special Features of the CPU          |
| Special Function Register Summary    |
| Special Function Registers           |
| SPI Mode                             |
| Associated Registers74               |
| Serial Clock71                       |
| Serial Data In71                     |
| Serial Data Out71                    |
| Slave Select71                       |
| SSP                                  |
| ACK                                  |
| l <sup>2</sup> C                     |
| I <sup>2</sup> C Operation           |
| SSPADD Register 14                   |
| SSPIF 20                             |
| SSPOV 73                             |
| SSPOV Bit 77                         |
| SSPSTAT Register 14                  |
| Stack 23                             |
|                                      |
|                                      |
| Undernow                             |
| Status Register                      |
| DC Bit                               |
| IRP Bit                              |
| PD Bit                               |
| TO Bit16, 91                         |
| Z Bit 16                             |
| Synchronous Serial Port (SSP)71      |
| Overview                             |
| SPI Mode71                           |
| Synchronous Serial Port Interrupt 20 |
| т                                    |

#### Т

| T1CKPS0 Bit                         | 57 |
|-------------------------------------|----|
| T1CKPS1 Bit                         | 57 |
| T1OSCEN Bit                         | 57 |
| T1SYNC Bit                          | 57 |
| T2CKPS0 Bit                         | 64 |
| T2CKPS1 Bit                         | 64 |
| Tad                                 | 85 |
| Time-out Sequence                   |    |
| Timer0                              | 53 |
| Associated Registers                | 55 |
| Clock Source Edge Select (T0SE Bit) | 17 |
| Clock Source Select (T0CS Bit)      |    |
| External Clock                      |    |
| Interrupt                           | 53 |
| Operation                           | 53 |
| Overflow Enable (TMR0IE Bit)        |    |
| Overflow Flag (TMR0IF Bit)          |    |
| Overflow Interrupt                  |    |
| Prescaler                           |    |
| Т0СКІ                               |    |
|                                     |    |

## PIC16F818/819 PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.          | <u>x /xx xxx</u>                                                                                                                                                                                                                      | Examples:                                                                                        |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Device            | Temperature Package Pattern<br>Range                                                                                                                                                                                                  | <ul> <li>a) PIC16LF818-I/P = Industrial temp., PDIP<br/>package, Extended VDD limits.</li> </ul> |
|                   |                                                                                                                                                                                                                                       | b) PIC16F818-I/SO = Industrial temp., SOIC<br>package, normal VDD limits.                        |
| Device            | PIC16F818: Standard VDD range<br>PIC16F818T: (Tape and Reel)<br>PIC16LF818: Extended VDD range                                                                                                                                        |                                                                                                  |
| Temperature Range | $\begin{array}{rcl} - & & 0^{\circ}\text{C to } +70^{\circ}\text{C} \\ \text{I} & = & -40^{\circ}\text{C to } +85^{\circ}\text{C (Industrial)} \\ \text{E} & = & -40^{\circ}\text{C to } +125^{\circ}\text{C (Extended)} \end{array}$ |                                                                                                  |
| Package           | P = PDIP<br>SO = SOIC<br>SS = SSOP<br>ML = QFN                                                                                                                                                                                        | Note 1: F = CMOS Flash<br>LF = Low-Power CMOS Flash<br>2: T = in tape and real = SOIC SSOP       |
| Pattern           | QTP, SQTP, ROM Code (factory specified) or<br>Special Requirements. Blank for OTP and<br>Windowed devices.                                                                                                                            | 2. T = Intage and real – SOIC, SSOF<br>packages only.                                            |
| L                 |                                                                                                                                                                                                                                       |                                                                                                  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2001-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769393

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.