



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                     |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 40MHz                                                                |
| Connectivity               | I²C, SPI, UART/USART                                                 |
| Peripherals                | LVD, PWM, WDT                                                        |
| Number of I/O              | 57                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | 256 x 8                                                              |
| RAM Size                   | 4K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                          |
| Data Converters            | A/D 16x12b; D/A 2x6b                                                 |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 64-LQFP                                                              |
| Supplier Device Package    | 64-LQFP (10x10)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mke02z32vlh4 |
|                            |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Timers
  - One 6-channel FlexTimer/PWM (FTM)
  - Two 2-channel FlexTimer/PWM (FTM)
  - One 2-channel periodic interrupt timer (PIT)
  - One real-time clock (RTC)
- Communication interfaces
  - Two SPI modules (SPI)
  - Up to three UART modules (UART)
  - One I2C module (I2C)
- Package options
  - 64-pin QFP/LQFP
  - 44-pin LQFP
  - 32-pin LQFP
  - 32-pin QFN

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | —    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C      | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

- 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test.
  - Test was performed at 125 °C case temperature (Class II).
  - I/O pins pass ±100 mA I-test with I<sub>DD</sub> current limit at 800 mA.
  - I/O pins pass +60/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA.
  - Supply groups pass 1.5 V<sub>ccmax</sub>.
  - RESET pin was only tested with negative I-test due to product conditioning requirement.

| Symbol C                     |   |                                                       | Descriptions                                                                      |                                                         | Min                                                      | Typical <sup>1</sup> | Max                       | Uni |
|------------------------------|---|-------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|----------------------|---------------------------|-----|
| V <sub>OH</sub>              | Р | Output                                                | All I/O pins, except PTA2                                                         | 5 V, I <sub>load</sub> = -5 mA                          | V <sub>DD</sub> – 0.8                                    | _                    |                           | V   |
|                              | С | high<br>voltage                                       | and PTA3, standard-<br>drive strength                                             | 3 V, $I_{load} = -2.5 \text{ mA}$                       | $v_{\text{Dad}} = -2.5 \text{ mA}$ $V_{\text{DD}} - 0.8$ |                      | —                         | V   |
|                              | Р |                                                       | High current drive pins,                                                          | 5 V, $I_{load} = -20 \text{ mA}$                        | $V_{DD} - 0.8$                                           | —                    | —                         | V   |
|                              | С |                                                       | high-drive strength <sup>2</sup>                                                  | $3 \text{ V}, \text{ I}_{\text{load}} = -10 \text{ mA}$ | V <sub>DD</sub> – 0.8                                    | —                    | —                         | V   |
| I <sub>OHT</sub>             | D | Output                                                | Max total I <sub>OH</sub> for all ports                                           | 5 V                                                     | _                                                        | _                    | -100                      | mA  |
|                              |   | high<br>current                                       |                                                                                   | 3 V                                                     | _                                                        | —                    | -60                       |     |
| V <sub>OL</sub> P            |   | Output                                                | All I/O pins, standard-                                                           | 5 V, $I_{load}$ = 5 mA                                  | —                                                        | —                    | 0.8                       | V   |
|                              | С | low<br>voltage                                        | drive strength                                                                    | 3 V, I <sub>load</sub> = 2.5 mA                         | —                                                        | —                    | 0.8                       | V   |
|                              | Р | voltage                                               | High current drive pins,                                                          | 5 V, I <sub>load</sub> =20 mA                           | —                                                        | —                    | 0.8                       | V   |
|                              | С |                                                       | high-drive strength <sup>2</sup>                                                  | 3 V, I <sub>load</sub> = 10 mA                          | —                                                        | —                    | 0.8                       | V   |
| I <sub>OLT</sub>             | D | Output                                                | Max total I <sub>OL</sub> for all ports                                           | 5 V                                                     | _                                                        | —                    | 100                       | mA  |
|                              |   | low<br>current                                        |                                                                                   | 3 V                                                     | _                                                        | —                    | 60                        |     |
| V <sub>IH</sub> P            |   | Input                                                 | All digital inputs                                                                | 4.5≤V <sub>DD</sub> <5.5 V                              | $0.65 \times V_{DD}$                                     |                      | _                         | V   |
|                              |   | high<br>voltage                                       |                                                                                   | 2.7≤V <sub>DD</sub> <4.5 V                              | $0.70 \times V_{DD}$                                     | —                    | _                         |     |
| V <sub>IL</sub>              | Р | Input low voltage                                     | All digital inputs                                                                | 4.5≤V <sub>DD</sub> <5.5 V                              | —                                                        | —                    | 0.35 ×<br>V <sub>DD</sub> | V   |
|                              |   |                                                       |                                                                                   | 2.7≤V <sub>DD</sub> <4.5 V                              | _                                                        | —                    | $0.30 \times V_{DD}$      |     |
| V <sub>hys</sub>             | С | Input<br>hysteresi<br>s                               | All digital inputs                                                                |                                                         | $0.06 \times V_{DD}$                                     | —                    | _                         | m\  |
| ll <sub>In</sub> l           | Р | Input<br>leakage<br>current                           | Per pin (pins in high<br>impedance input mode)                                    | $V_{IN} = V_{DD} \text{ or } V_{SS}$                    | _                                                        | 0.1                  | 1                         | μA  |
| <sub>INTOT</sub>             | С | Total<br>leakage<br>combine<br>d for all<br>port pins | Pins in high impedance<br>input mode                                              | $V_{IN} = V_{DD}$ or $V_{SS}$                           | _                                                        | _                    | 2                         | μA  |
| R <sub>PU</sub>              | Р | Pullup<br>resistors                                   | All digital inputs, when<br>enabled (all I/O pins<br>other than PTA2 and<br>PTA3) | _                                                       | 30.0                                                     | _                    | 50.0                      | kΩ  |
| R <sub>PU</sub> <sup>3</sup> | Р | Pullup<br>resistors                                   | PTA2 and PTA3 pins                                                                | —                                                       | 30.0                                                     | -                    | 60.0                      | kΩ  |
| I <sub>IC</sub>              | D | DC                                                    | Single pin limit                                                                  | $V_{\rm IN} < V_{\rm SS}, V_{\rm IN} >$                 | -2                                                       |                      | 2                         | mA  |
|                              |   | injection<br>current <sup>4,</sup><br>5, 6            | Total MCU limit, includes sum of all stressed pins                                | V <sub>DD</sub>                                         | -5                                                       | -                    | 25                        |     |
| C <sub>In</sub>              | С | Input                                                 | capacitance, all pins                                                             | _                                                       | _                                                        |                      | 7                         | pF  |
| V <sub>RAM</sub>             | С | -                                                     | M retention voltage                                                               |                                                         | 2.0                                                      |                      |                           | V   |

| Table 3. | <b>DC</b> characteristics | (continued) |
|----------|---------------------------|-------------|
|----------|---------------------------|-------------|

Typical values are measured at 25 °C. Characterized, not tested.
Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support high current output.

- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. PTA2 and PTA3 are true open drain I/O pins that are internally clamped to V<sub>SS</sub>.
- 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger value.
- 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock is present, or clock rate is very low (which would reduce overall power consumption).

| Symbol             | С | Desc                                | ription                                             | Min  | Тур  | Max  | Unit |
|--------------------|---|-------------------------------------|-----------------------------------------------------|------|------|------|------|
| V <sub>POR</sub>   | D | POR re-a                            | rm voltage <sup>1</sup>                             | 1.5  | 1.75 | 2.0  | V    |
| V <sub>LVDH</sub>  | С | threshold-hig                       | voltage detect<br>gh range (LVDV<br>1) <sup>2</sup> | 4.2  | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub> | С | Falling low-<br>voltage             | Level 1 falling<br>(LVWV = 00)                      | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub> | С | warning<br>threshold—<br>high range | Level 2 falling<br>(LVWV = 01)                      | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub> | С |                                     | Level 3 falling<br>(LVWV = 10)                      | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub> | С |                                     | Level 4 falling<br>(LVWV = 11)                      | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>  | С |                                     | High range low-voltage detect/warning hysteresis    |      | 100  |      | mV   |
| V <sub>LVDL</sub>  | С | threshold-lov                       | voltage detect<br>w range (LVDV<br>0)               | 2.56 | 2.61 | 2.66 | V    |
| V <sub>LVW1L</sub> | С | Falling low-<br>voltage             | Level 1 falling<br>(LVWV = 00)                      | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVW2L</sub> | С | warning<br>threshold—<br>low range  | Level 2 falling<br>(LVWV = 01)                      | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVW3L</sub> | С |                                     | Level 3 falling<br>(LVWV = 10)                      | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVW4L</sub> | С |                                     | Level 4 falling<br>(LVWV = 11)                      | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub> | С |                                     | v-voltage detect<br>eresis                          | _    | 40   | _    | mV   |
| V <sub>HYSWL</sub> | С |                                     | low-voltage<br>hysteresis                           | —    | 80   | _    | mV   |
| V <sub>BG</sub>    | Р | Buffered ban                        | ndgap output <sup>3</sup>                           | 1.14 | 1.16 | 1.18 | V    |

### Table 4. LVD and POR specification

1. Maximum is highest voltage that POR is guaranteed.

2. Rising thresholds are falling threshold + hysteresis.

3. voltage Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 25 °C



I<sub>OH</sub>(mA)

Figure 1. Typical  $V_{DD}$ - $V_{OH}$  Vs. I<sub>OH</sub> (standard drive strength) ( $V_{DD}$  = 5 V)



Figure 2. Typical  $V_{DD}$ - $V_{OH}$  Vs. I<sub>OH</sub> (standard drive strength) ( $V_{DD}$  = 3 V)



I<sub>OL</sub>(mA)

Figure 5. Typical V<sub>OL</sub> Vs. I<sub>OL</sub> (standard drive strength) (V<sub>DD</sub> = 5 V)



I<sub>OL</sub>(mA)

Figure 6. Typical V<sub>OL</sub> Vs. I<sub>OL</sub> (standard drive strength) (V<sub>DD</sub> = 3 V)



I<sub>OL</sub>(mA)

Figure 7. Typical V<sub>OL</sub> Vs.  $I_{OL}$  (high drive strength) (V<sub>DD</sub> = 5 V)



 $I_{OL}(mA) \label{eq:IOL}$  Figure 8. Typical V<sub>OL</sub> Vs. I<sub>OL</sub> (high drive strength) (V\_{DD} = 3 V)

### Switching specifications

- AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers
- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

## 5.1.3.1 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors for 64-pin QFP package

| Symbol           | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50                 | 14   | dBµV | 1, 2  |
| V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150                  | 15   | dBµV |       |
| V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500                 | 3    | dBµV |       |
| V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000                | 4    | dBµV |       |
| $V_{RE\_IEC}$    | IEC level                          | 0.15–1000               | М    | —    | 2, 3  |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2.  $V_{DD} = 5.0 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 10 \text{ MHz}$  (crystal),  $f_{BUS} = 20 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

# 5.2 Switching specifications

# 5.2.1 Control timing

| Num | С | Rating                                                 |                                   | Symbol              | Min                    | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------|-----------------------------------|---------------------|------------------------|----------------------|------|------|
| 1   | D | System and core clock                                  |                                   | f <sub>Sys</sub>    | DC                     | —                    | 40   | MHz  |
| 2   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | )                                 | f <sub>Bus</sub>    | DC                     | —                    | 20   | MHz  |
| 3   | Р | Internal low power oscillato                           | r frequency                       | f <sub>LPO</sub>    | 0.67                   | 1.0                  | 1.25 | KHz  |
| 4   | D | External reset pulse width <sup>2</sup>                | t <sub>extrst</sub>               | 1.5 ×               | _                      | —                    | ns   |      |
|     |   |                                                        |                                   |                     | t <sub>cyc</sub>       |                      |      |      |
| 5   | D | Reset low drive                                        |                                   | t <sub>rstdrv</sub> | $34 	imes t_{cyc}$     |                      | —    | ns   |
| 6   | D | IRQ pulse width                                        | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    |                      |      | ns   |
|     | D |                                                        | Synchronous path <sup>3</sup>     | t <sub>IHIL</sub>   | 1.5 × t <sub>cyc</sub> |                      | _    | ns   |

## Table 7. Control timing

Table continues on the next page...

### KE02 Sub-Family Data Sheet, Rev. 4, 07/2016

| Num | С | Rating                                               | l                | Symbol            | Min                    | Typical <sup>1</sup> | Max | Unit |
|-----|---|------------------------------------------------------|------------------|-------------------|------------------------|----------------------|-----|------|
| 7   | D | Keyboard interrupt pulse<br>width                    |                  |                   | 100                    | _                    | _   | ns   |
|     | D |                                                      | Synchronous path | t <sub>IHIL</sub> | 1.5 × t <sub>cyc</sub> | —                    | —   | ns   |
| 8   | С | Port rise and fall time -                            | _                | t <sub>Rise</sub> | —                      | 10.2                 | —   | ns   |
|     | С | Normal drive strength<br>(load = 50 pF) <sup>4</sup> |                  | t <sub>Fall</sub> | —                      | 9.5                  | —   | ns   |
|     | С | Port rise and fall time -                            | —                | t <sub>Rise</sub> | —                      | 5.4                  | _   | ns   |
|     | С | high drive strength (load = 50 pF) <sup>4</sup>      |                  | t <sub>Fall</sub> |                        | 4.6                  |     | ns   |

Table 7. Control timing (continued)

- 1. Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.
- 2. This is the shortest pulse that is guaranteed to be recognized as a RESET pin request.
- 3. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 4. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 105 °C.



Figure 10. KBIPx timing

## 5.2.2 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| С | Function                    | Symbol            | Min | Мах                 | Unit             |
|---|-----------------------------|-------------------|-----|---------------------|------------------|
| D | External clock<br>frequency | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| D | External clock<br>period    | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |

Table 8. FTM input timing

Table continues on the next page...

## 5.3.2 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Board type        | Symbo<br>I        | Description                                                                                              | 64<br>LQFP | 64 QFP | 44<br>LQFP | 32<br>LQFP | 32 QFN | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------------------------------------|------------|--------|------------|------------|--------|------|-------|
| Single-layer (1S) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient (natural<br>convection)                                       | 71         | 61     | 75         | 86         | 97     | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient (natural<br>convection)                                       | 53         | 47     | 53         | 57         | 33     | °C/W | 1, 3  |
| Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed)                                  | 59         | 50     | 62         | 72         | 81     | °C/W | 1, 3  |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed)                                  | 46         | 41     | 47         | 51         | 27     | °C/W | 1, 3  |
| _                 | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                                    | 35         | 32     | 34         | 33         | 12     | °C/W | 4     |
| —                 | R <sub>θJC</sub>  | Thermal resistance, junction to case                                                                     | 20         | 23     | 20         | 24         | 1.3    | °C/W | 5     |
| _                 | $\Psi_{JT}$       | Thermal characterization<br>parameter, junction to<br>package top outside center<br>(natural convection) | 5          | 8      | 5          | 6          | 3      | °C/W | 6     |

Table 10. Thermal attributes

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
- 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization.

## The average chip-junction temperature $(T_J)$ in $^{\circ}C$ can be obtained from:

 $T_J = T_A + (P_D \times \theta_{JA})$ 

KE02 Sub-Family Data Sheet, Rev. 4, 07/2016

# Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient)(continued)

| Num | С                 | C Characteristic                                                          |                                                | Symbol                | Min   | Typical <sup>1</sup> | Max     | Unit |
|-----|-------------------|---------------------------------------------------------------------------|------------------------------------------------|-----------------------|-------|----------------------|---------|------|
| 2   | D Load capacitors |                                                                           | C1, C2                                         |                       |       |                      |         |      |
| 3   | D                 | Feedback<br>resistor                                                      | Low Frequency, Low-Power<br>Mode <sup>3</sup>  | R <sub>F</sub>        |       | _                    | _       | MΩ   |
|     |                   |                                                                           | Low Frequency, High-Gain<br>Mode               |                       | —     | 10                   | _       | MΩ   |
|     |                   |                                                                           | High Frequency, Low-<br>Power Mode             |                       | —     | 1                    | _       | MΩ   |
|     |                   |                                                                           | High Frequency, High-Gain<br>Mode              |                       | —     | 1                    | —       | MΩ   |
| 4   | D                 | Series resistor -                                                         | Low-Power Mode <sup>3</sup>                    | R <sub>S</sub>        | _     | 0                    | _       | kΩ   |
|     |                   | Low Frequency                                                             | High-Gain Mode                                 | -                     | _     | 200                  | _       | kΩ   |
| 5   | D                 | Series resistor -<br>High Frequency                                       | Low-Power Mode <sup>3</sup>                    | R <sub>S</sub>        |       | 0                    | _       | kΩ   |
|     | D                 | Series resistor -                                                         | 4 MHz                                          |                       | _     | 0                    | _       | kΩ   |
|     | D                 | High<br>Frequency,                                                        | 8 MHz                                          |                       | _     | 0                    | _       | kΩ   |
|     | D                 | High-Gain Mode                                                            | 16 MHz                                         | -                     | _     | 0                    | _       | kΩ   |
| 6   | С                 | Crystal start-up                                                          | Low range, low power                           | t <sub>CSTL</sub>     | _     | 1000                 | _       | ms   |
|     | С                 | time low range<br>= 32.768 kHz                                            | Low range, high gain                           | -                     | _     | 800                  | _       | ms   |
|     | С                 | crystal; High                                                             | High range, low power                          | t <sub>CSTH</sub>     | _     | 3                    | _       | ms   |
|     | С                 | range = 20 MHz<br>crystal <sup>4,5</sup>                                  | High range, high gain                          | -                     | _     | 1.5                  |         | ms   |
| 7   | Т                 | Internal re                                                               | eference start-up time                         | t <sub>IRST</sub>     | _     | 20                   | 50      | μs   |
| 8   | Р                 | Internal referenc                                                         | e clock (IRC) frequency trim<br>range          | f <sub>int_t</sub>    | 31.25 | _                    | 39.0625 | kHz  |
| 9   | Ρ                 | Internal<br>reference clock<br>frequency,<br>factory trimmed <sup>,</sup> | T = 25 °C, V <sub>DD</sub> = 5 V               | f <sub>int_ft</sub>   | _     | 31.25                |         | kHz  |
| 10  | Р                 | DCO output<br>frequency range                                             | FLL reference = fint_t, flo,<br>or fhi/RDIV    | f <sub>dco</sub>      | 32    | _                    | 40      | MHz  |
| 11  | Ρ                 | Factory trimmed<br>internal<br>oscillator<br>accuracy                     | T = 25 °C, V <sub>DD</sub> = 5 V               | ∆f <sub>int_ft</sub>  | -0.5  | _                    | 0.5     | %    |
| 12  | С                 | Deviation of IRC over                                                     | Over temperature range<br>from -40 °C to 105°C | $\Delta f_{int_t}$    | -1    | _                    | 0.5     | %    |
|     |                   | temperature<br>when trimmed<br>at T = 25 °C,<br>$V_{DD} = 5 V$            | Over temperature range<br>from 0 °C to 105°C   | $\Delta f_{int_t}$    | -0.5  | -                    | 0.5     |      |
| 13  | С                 | Frequency<br>accuracy of                                                  | Over temperature range<br>from -40 °C to 105°C | $\Delta f_{dco_{ft}}$ | -1.5  | _                    | 1       | %    |
|     |                   | DCO output<br>using factory<br>trim value                                 | Over temperature range<br>from 0 °C to 105°C   | $\Delta f_{dco_{ft}}$ | -1    |                      | 1       |      |

Table continues on the next page ...

### Peripheral operating requirements and behaviors

# Table 13. Flash and EEPROM characteristics<br/>(continued)

| С | Characteristic                                                                                                              | Symbol               | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------|
| D | NVM Bus frequency                                                                                                           | f <sub>NVMBUS</sub>  | 1                | —                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                                     | f <sub>NVMOP</sub>   | 0.8              | 1                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                                     | t <sub>VFYALL</sub>  | —                | _                    | 17338            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                                    | t <sub>RD1BLK</sub>  | —                | —                    | 16913            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                                   | t <sub>RD1BLK</sub>  | —                | _                    | 810              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                                  | t <sub>RD1SEC</sub>  | —                | _                    | 484              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                                 | t <sub>DRD1SEC</sub> | —                | _                    | 555              | t <sub>cyc</sub>  |
| D | Read Once                                                                                                                   | t <sub>RDONCE</sub>  | —                | _                    | 450              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                      | t <sub>PGM2</sub>    | 0.12             | 0.12                 | 0.29             | ms                |
| D | Program Flash (4 word)                                                                                                      | t <sub>PGM4</sub>    | 0.20             | 0.21                 | 0.46             | ms                |
| D | Program Once                                                                                                                | t <sub>PGMONCE</sub> | 0.20             | 0.21                 | 0.21             | ms                |
| D | Program EEPROM (1 Byte)                                                                                                     | t <sub>DPGM1</sub>   | 0.10             | 0.10                 | 0.27             | ms                |
| D | Program EEPROM (2 Byte)                                                                                                     | t <sub>DPGM2</sub>   | 0.17             | 0.18                 | 0.43             | ms                |
| D | Program EEPROM (3 Byte)                                                                                                     | t <sub>DPGM3</sub>   | 0.25             | 0.26                 | 0.60             | ms                |
| D | Program EEPROM (4 Byte)                                                                                                     | t <sub>DPGM4</sub>   | 0.32             | 0.33                 | 0.77             | ms                |
| D | Erase All Blocks                                                                                                            | t <sub>ERSALL</sub>  | 96.01            | 100.78               | 101.49           | ms                |
| D | Erase Flash Block                                                                                                           | t <sub>ERSBLK</sub>  | 95.98            | 100.75               | 101.44           | ms                |
| D | Erase Flash Sector                                                                                                          | t <sub>ERSPG</sub>   | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                         | t <sub>DERSPG</sub>  | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                              | t <sub>UNSECU</sub>  | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                                  | t <sub>VFYKEY</sub>  | —                | _                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                       | t <sub>MLOADU</sub>  | —                | —                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to<br>$T_H = -40$ °C to 105 °C                                                          | n <sub>FLPE</sub>    | 10 k             | 100 k                |                  | Cycles            |
| С | EEPROM Program/erase endurance TL<br>to TH = -40 °C to 105 °C                                                               | n <sub>FLPE</sub>    | 50 k             | 500 k                |                  | Cycles            |
| С | Data retention at an average junction<br>temperature of T <sub>Javg</sub> = 85°C after up to<br>10,000 program/erase cycles | t <sub>D_ret</sub>   | 15               | 100                  | —                | years             |

1. Minimum times are based on maximum  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

2. Typical times are based on typical  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

3. Maximum times are based on typical  $f_{\text{NVMOP}}$  and typical  $f_{\text{NVMBUS}}$  plus aging

4.  $t_{cyc} = 1 / f_{NVMBUS}$ 

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual.

# 6.4 Analog

| 0                                |                                                              |                   | •                 |                  | I                 | 11   | 0           |
|----------------------------------|--------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-------------|
| Characteri<br>stic               | Conditions                                                   | Symbol            | Min               | Typ <sup>1</sup> | Max               | Unit | Comment     |
| Reference                        | • Low                                                        | V <sub>REFL</sub> | $V_{SSA}$         | —                | V <sub>SSA</sub>  | V    | —           |
| potential                        | • High                                                       | V <sub>REFH</sub> | $V_{DDA}$         | _                | V <sub>DDA</sub>  |      |             |
| Supply                           | Absolute                                                     | V <sub>DDA</sub>  | 2.7               | —                | 5.5               | V    | —           |
| voltage                          | Delta to $V_{DD}$ ( $V_{DD}$ - $V_{DDA}$ )                   | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   | —           |
| Ground voltage                   | Delta to $V_{SS}$ ( $V_{SS}$ - $V_{SSA}$ )                   | ΔV <sub>SSA</sub> | -100              | 0                | +100              | mV   | -           |
| Input<br>voltage                 |                                                              | V <sub>ADIN</sub> | V <sub>REFL</sub> | —                | V <sub>REFH</sub> | V    | _           |
| Input<br>capacitance             |                                                              | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   | -           |
| Input<br>resistance              |                                                              | R <sub>ADIN</sub> | —                 | 3                | 5                 | kΩ   | _           |
| Analog<br>source                 | 12-bit mode                                                  | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to |
| resistance                       | • $f_{ADCK} > 4 \text{ MHz}$<br>• $f_{ADCK} < 4 \text{ MHz}$ |                   | _                 | _                | 5                 |      | MCU         |
|                                  | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                   |                   | _                 |                  | 5                 |      |             |
|                                  | • $f_{ADCK} < 4 \text{ MHz}$                                 |                   | —                 | _                | 10                |      |             |
| -                                | 8-bit mode                                                   |                   | _                 | _                | 10                |      |             |
|                                  | (all valid f <sub>ADCK</sub> )                               |                   |                   |                  |                   |      |             |
| ADC                              | High speed (ADLPC=0)                                         | f <sub>ADCK</sub> | 0.4               | —                | 8.0               | MHz  | —           |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                          |                   | 0.4               |                  | 4.0               |      |             |

## 6.4.1 ADC characteristics

Table 14. 5 V 12-bit ADC operating conditions

1. Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

| Characteristic                       | Conditions                   | С | Symbol              | Min    | Typ <sup>1</sup>                  | Мах   | Unit             |
|--------------------------------------|------------------------------|---|---------------------|--------|-----------------------------------|-------|------------------|
|                                      | Low power (ADLPC<br>= 1)     |   |                     | 1.25   | 2                                 | 3.3   |                  |
| Conversion time<br>(including sample | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADC</sub>    | —      | 20                                |       | ADCK<br>cycles   |
| time)                                | Long sample<br>(ADLSMP = 1)  |   |                     | _      | 40                                | _     |                  |
| Sample time                          | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADS</sub>    | —      | 3.5                               | _     | ADCK<br>cycles   |
|                                      | Long sample<br>(ADLSMP = 1)  |   |                     | _      | 23.5                              |       |                  |
| Total unadjusted                     | 12-bit mode <sup>3</sup>     | Т | E <sub>TUE</sub>    | _      | ±3.6                              | _     | LSB <sup>4</sup> |
| Error <sup>2</sup>                   | 10-bit mode                  | Р |                     | _      | ±1.5                              | ±2.0  |                  |
|                                      | 8-bit mode                   | Т | -                   | — ±0.7 | ±1.0                              |       |                  |
| Differential Non-                    | 12-bit mode                  | Т | DNL                 | _      | ±1.0                              | _     | LSB <sup>4</sup> |
| Liniarity                            | 10-bit mode <sup>5</sup>     | Р |                     | _      | ±0.25                             | ±0.5  |                  |
|                                      | 8-bit mode <sup>5</sup>      | Т |                     | _      | ±0.15                             | ±0.25 |                  |
| Integral Non-Linearity               | 12-bit mode <sup>3</sup>     | Т | INL                 | _      | ±1.0                              | _     | LSB <sup>4</sup> |
|                                      | 10-bit mode                  | Т |                     | _      | ±0.3                              | ±0.5  | _                |
|                                      | 8-bit mode                   | Т | -                   | _      | ±0.15                             | ±0.25 |                  |
| Zero-scale error <sup>6</sup>        | 12-bit mode                  | С | E <sub>ZS</sub>     | _      | ±2.0                              | _     | LSB <sup>4</sup> |
|                                      | 10-bit mode                  | Р | -                   | _      | ±0.25                             | ±1.0  |                  |
|                                      | 8-bit mode                   | Т | -                   | _      | ±0.65                             | ±1.0  |                  |
| Full-scale error <sup>7</sup>        | 12-bit mode                  | Т | E <sub>FS</sub>     | _      | ±2.5                              | _     | LSB <sup>4</sup> |
|                                      | 10-bit mode                  | Т | -                   | _      | ±0.5                              | ±1.0  |                  |
|                                      | 8-bit mode                   | Т |                     | _      | ±0.5                              | ±1.0  |                  |
| Quantization error                   | ≤12 bit modes                | D | EQ                  | _      | —                                 | ±0.5  | LSB <sup>4</sup> |
| Input leakage error <sup>8</sup>     | all modes                    | D | E <sub>IL</sub>     |        | I <sub>In</sub> * R <sub>AS</sub> |       | mV               |
| Temp sensor slope                    | -40 °C–25 °C                 | D | m                   | _      | 3.266                             | _     | mV/°C            |
|                                      | 25 °C–125 °C                 |   |                     | _      | 3.638                             |       | 1                |
| Temp sensor voltage                  | 25 °C                        | D | V <sub>TEMP25</sub> |        | 1.396                             | _     | V                |

| Table 15. | 12-bit ADC characteristics | $(V_{\text{REFH}} = V_{\text{DDA}},$ | , V <sub>REFL</sub> = | V <sub>SSA</sub> ) (continued) |
|-----------|----------------------------|--------------------------------------|-----------------------|--------------------------------|
|-----------|----------------------------|--------------------------------------|-----------------------|--------------------------------|

1. Typical values assume  $V_{DDA}$  = 5.0 V, Temp = 25 °C,  $f_{ADCK}$ =1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

2. Includes quantization

- 3. This parameter is valid for the temperature range of 25  $^\circ\text{C}$  to 50  $^\circ\text{C}.$
- 4. 1 LSB = ( $V_{REFH} V_{REFL}$ )/2<sup>N</sup>
- 5. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes
- 6.  $V_{ADIN} = V_{SSA}$
- 7.  $V_{ADIN} = V_{DDA}$
- 8. I<sub>In</sub> = leakage current (refer to DC characteristics)

## 6.4.2 Analog comparator (ACMP) electricals Table 16. Comparator electrical specifications

| С | Characteristic                        | Symbol           | Min                   | Typical | Max              | Unit |
|---|---------------------------------------|------------------|-----------------------|---------|------------------|------|
| D | Supply voltage                        | $V_{DDA}$        | 2.7                   | —       | 5.5              | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub> | _                     | 10      | 20               | μA   |
| D | Analog input voltage                  | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 |         | V <sub>DDA</sub> | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub> |                       |         | 40               | mV   |
| С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub>   | _                     | 15      | 20               | mV   |
| С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub>   |                       | 20      | 30               | mV   |
| Т | Supply current (Off mode)             | IDDAOFF          | _                     | 60      | —                | nA   |
| С | Propagation Delay                     | t <sub>D</sub>   |                       | 0.4     | 1                | μs   |

# 6.5 Communication interfaces

# 6.5.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$ , unless noted, and 25 pF load on all SPI pins. All timing assumes high-drive strength is enabled for SPI output pins.

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | —                       | t <sub>SPSCK</sub> |                                      |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | —                       | t <sub>SPSCK</sub> | _                                    |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> – 30  | 1024 x t <sub>Bus</sub> | ns                 |                                      |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 8                      | —                       | ns                 |                                      |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 8                      | —                       | ns                 | _                                    |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                      | 25                      | ns                 | —                                    |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 20                     | —                       | ns                 | —                                    |
| 10       | t <sub>RI</sub>     | Rise time input                | —                      | t <sub>Bus</sub> – 25   | ns                 | —                                    |

Table 17. SPI master mode timing

Table continues on the next page...

### Peripheral operating requirements and behaviors

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25   | ns   | —       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |

## Table 17. SPI master mode timing (continued)



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.



## Figure 17. SPI master mode timing (CPHA=0)

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

## Figure 18. SPI master mode timing (CPHA=1)

### KE02 Sub-Family Data Sheet, Rev. 4, 07/2016

### Peripheral operating requirements and behaviors

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                                         |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|-----------------------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in Control timing. |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | —                     | ns               | $t_{Bus} = 1/f_{Bus}$                                           |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | —                     | t <sub>Bus</sub> | -                                                               |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | —                     | t <sub>Bus</sub> | -                                                               |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | —                     | ns               | -                                                               |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | —                     | ns               | -                                                               |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | —                     | ns               | -                                                               |
| 8        | t <sub>a</sub>      | Slave access time              | —                     | t <sub>Bus</sub>      | ns               | Time to data active from<br>high-impedance state                |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | -                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state                           |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  |                       | 25                    | ns               | —                                                               |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | —                     | ns               | —                                                               |
| 12       | t <sub>RI</sub>     | Rise time input                |                       | t <sub>Bus</sub> - 25 | ns               | —                                                               |
|          | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                                 |
| 13       | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | -                                                               |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                                 |





Figure 19. SPI slave mode timing (CPHA = 0)





Figure 20. SPI slave mode timing (CPHA=1)

# 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **nxp.com** and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin LQFP                              | 98ASH70029A                   |
| 32-pin QFN                               | 98ASA00473D                   |
| 44-pin LQFP                              | 98ASS23225W                   |
| 64-pin QFP                               | 98ASB42844B                   |
| 64-pin LQFP                              | 98ASS23234W                   |



Pins in **bold** are not available on less pin-count packages. 1. High source/sink current pins

High source/sink curren
True open drain pins



### Figure 22. 44-pin LQFP package

1. High source/sink current pins 2. True open drain pins

## Figure 23. 32-pin LQFP package

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

©2013-2016 NXP B.V.

Document Number MKE02P64M40SF0 Revision 4, 07/2016



