



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                      |
|----------------------------|----------------------------------------------------------------------|
| Product Status             | Active                                                               |
| Core Processor             | ARM® Cortex®-M0+                                                     |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 40MHz                                                                |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | LVD, PWM, WDT                                                        |
| Number of I/O              | 28                                                                   |
| Program Memory Size        | 64KB (64K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | 256 x 8                                                              |
| RAM Size                   | 4K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                          |
| Data Converters            | A/D 16x12b; D/A 2x6b                                                 |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 32-LQFP                                                              |
| Supplier Device Package    | 32-LQFP (7x7)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mke02z64vlc4 |

## 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **nxp.com** and perform a part number search for the following device numbers: KE02Z.

#### 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 2.2 Format

Part numbers for this device have the following format:

Q KE## A FFF R T PP CC N

### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description               | Values                                                                                     |
|-------|---------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status      | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| KE##  | Kinetis family            | • KE02                                                                                     |
| А     | Key attribute             | • Z = M0+ core                                                                             |
| FFF   | Program flash memory size | <ul> <li>16 = 16 KB</li> <li>32 = 32 KB</li> <li>64 = 64 KB</li> </ul>                     |
| R     | Silicon revision          | (Blank) = Main     A = Revision after main                                                 |

Table continues on the next page...

## 4 Ratings

### 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | 1    | 3    |      | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C      | -100  | +100  | mA   | 3     |

- Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test.
  - Test was performed at 125 °C case temperature (Class II).
  - I/O pins pass ±100 mA I-test with I<sub>DD</sub> current limit at 800 mA.
  - I/O pins pass +60/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA.
  - Supply groups pass 1.5 V<sub>ccmax</sub>.
  - RESET pin was only tested with negative I-test due to product conditioning requirement.

#### Nonswitching electrical specifications

Table 3. DC characteristics (continued)

| Symbol                       | С |                                                       | Descriptions                                                                      |                                                         | Min                    | Typical <sup>1</sup> | Max                       | Unit |
|------------------------------|---|-------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|------------------------|----------------------|---------------------------|------|
| V <sub>OH</sub>              | Р | Output                                                | All I/O pins, except PTA2                                                         | 5 V, I <sub>load</sub> = -5 mA                          | V <sub>DD</sub> – 0.8  | _                    | _                         | V    |
|                              | С | high<br>voltage                                       | and PTA3, standard-<br>drive strength                                             | 3 V, $I_{load} = -2.5 \text{ mA}$                       | V <sub>DD</sub> – 0.8  | _                    | _                         | V    |
|                              | Р |                                                       | High current drive pins,                                                          | 5 V, $I_{load} = -20 \text{ mA}$                        | $V_{DD} - 0.8$         | _                    | _                         | V    |
|                              | С |                                                       | high-drive strength <sup>2</sup>                                                  | $3 \text{ V}, \text{ I}_{\text{load}} = -10 \text{ mA}$ | $V_{DD} - 0.8$         | _                    | _                         | V    |
| I <sub>OHT</sub>             | D | Output                                                | Max total I <sub>OH</sub> for all ports                                           | 5 V                                                     | _                      | _                    | -100                      | mA   |
|                              |   | high<br>current                                       |                                                                                   | 3 V                                                     | _                      | _                    | -60                       |      |
| V <sub>OL</sub>              | Р | Output                                                | All I/O pins, standard-                                                           | 5 V, I <sub>load</sub> = 5 mA                           | _                      | _                    | 8.0                       | V    |
|                              | С | low<br>voltage                                        | drive strength                                                                    | 3 V, $I_{load} = 2.5 \text{ mA}$                        | _                      | _                    | 8.0                       | V    |
|                              | Р |                                                       | High current drive pins,                                                          | 5 V, I <sub>load</sub> =20 mA                           | <u> </u>               | _                    | 8.0                       | V    |
|                              | С |                                                       | high-drive strength <sup>2</sup>                                                  | $3 \text{ V}, I_{load} = 10 \text{ mA}$                 | _                      | _                    | 8.0                       | V    |
| I <sub>OLT</sub>             | D | Output                                                | Max total I <sub>OL</sub> for all ports                                           | 5 V                                                     | <u> </u>               | _                    | 100                       | mA   |
|                              |   | low<br>current                                        |                                                                                   | 3 V                                                     | _                      | _                    | 60                        |      |
| V <sub>IH</sub>              | Р | Input                                                 | All digital inputs                                                                | 4.5≤V <sub>DD</sub> <5.5 V                              | $0.65 \times V_{DD}$   | _                    | _                         | ٧    |
|                              |   | high<br>voltage                                       |                                                                                   | 2.7≤V <sub>DD</sub> <4.5 V                              | $0.70 \times V_{DD}$   | _                    | _                         |      |
| V <sub>IL</sub>              | Р | P Input low All digital inputs voltage                |                                                                                   | 4.5≤V <sub>DD</sub> <5.5 V                              | _                      | _                    | 0.35 ×<br>V <sub>DD</sub> | V    |
|                              |   |                                                       |                                                                                   | 2.7≤V <sub>DD</sub> <4.5 V                              | _                      | _                    | 0.30 ×<br>V <sub>DD</sub> |      |
| V <sub>hys</sub>             | С | Input<br>hysteresi<br>s                               | All digital inputs                                                                | _                                                       | 0.06 × V <sub>DD</sub> | _                    | _                         | mV   |
| II <sub>In</sub> I           | Р | Input<br>leakage<br>current                           | Per pin (pins in high impedance input mode)                                       | $V_{IN} = V_{DD}$ or $V_{SS}$                           | _                      | 0.1                  | 1                         | μΑ   |
| II <sub>INTOT</sub> I        | С | Total<br>leakage<br>combine<br>d for all<br>port pins | Pins in high impedance input mode                                                 | $V_{IN} = V_{DD}$ or $V_{SS}$                           | _                      | _                    | 2                         | μА   |
| R <sub>PU</sub>              | Р | Pullup<br>resistors                                   | All digital inputs, when<br>enabled (all I/O pins<br>other than PTA2 and<br>PTA3) | _                                                       | 30.0                   | _                    | 50.0                      | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р | Pullup resistors                                      | PTA2 and PTA3 pins                                                                | _                                                       | 30.0                   | _                    | 60.0                      | kΩ   |
| I <sub>IC</sub>              | D | DC                                                    | Single pin limit                                                                  | $V_{IN} < V_{SS}, V_{IN} >$                             | -2                     | _                    | 2                         | mA   |
|                              |   | injection<br>current <sup>4,</sup><br>5, 6            | Total MCU limit, includes sum of all stressed pins                                | V <sub>DD</sub>                                         | -5                     | _                    | 25                        |      |
| C <sub>In</sub>              | С | Input                                                 | capacitance, all pins                                                             | _                                                       | _                      | _                    | 7                         | pF   |
| V <sub>RAM</sub>             | С | · -                                                   | M retention voltage                                                               | _                                                       | 2.0                    | _                    | _                         | V    |
|                              | 1 |                                                       | <u> </u>                                                                          |                                                         |                        |                      |                           |      |

<sup>1.</sup> Typical values are measured at 25  $^{\circ}\text{C}.$  Characterized, not tested.

<sup>2.</sup> Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support high current output.



 $I_{OH}(mA)$ 

Figure 1. Typical  $V_{DD}$ - $V_{OH}$  Vs.  $I_{OH}$  (standard drive strength) ( $V_{DD}$  = 5 V)



 $I_{OH}(mA)$ 

Figure 2. Typical  $V_{DD}$ - $V_{OH}$  Vs.  $I_{OH}$  (standard drive strength) ( $V_{DD}$  = 3 V)

#### **Switching specifications**

- AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers
- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

# 5.1.3.1 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors for 64-pin QFP package

| Symbol              | Description Frequency band (MHz)   |           | Тур. | Unit | Notes |
|---------------------|------------------------------------|-----------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50   | 14   | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150    | 15   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500   | 3    | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000  | 4    | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000 | М    | _    | 2, 3  |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150
  kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of
  Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband
  TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported
  emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the
  measured orientations in each frequency range.
- 2.  $V_{DD} = 5.0 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 10 \text{ MHz}$  (crystal),  $f_{BUS} = 20 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

## 5.2 Switching specifications

## 5.2.1 Control timing

Table 7. Control timing

| Num | С | Rating                                               |                                | Symbol              | Min                  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|------|------|
| 1   | D | System and core clock                                |                                | f <sub>Sys</sub>    | DC                   | _                    | 40   | MHz  |
| 2   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> | )                              | f <sub>Bus</sub>    | DC                   | _                    | 20   | MHz  |
| 3   | Р | Internal low power oscillato                         | r frequency                    | f <sub>LPO</sub>    | 0.67                 | 1.0                  | 1.25 | KHz  |
| 4   | D | External reset pulse width <sup>2</sup>              |                                | t <sub>extrst</sub> | 1.5 ×                | _                    | _    | ns   |
|     |   |                                                      |                                |                     | t <sub>cyc</sub>     |                      |      |      |
| 5   | D | Reset low drive                                      |                                | t <sub>rstdrv</sub> | $34 \times t_{cyc}$  | _                    | _    | ns   |
| 6   | D | IRQ pulse width                                      | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _    | ns   |
|     | D |                                                      | Synchronous path <sup>3</sup>  | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _    | ns   |

Table continues on the next page...

Table 8. FTM input timing (continued)

| С | Function                  | Symbol            | Min | Max | Unit             |
|---|---------------------------|-------------------|-----|-----|------------------|
| D | External clock high time  | t <sub>clkh</sub> | 1.5 | _   | t <sub>cyc</sub> |
| D | External clock low time   | t <sub>clkl</sub> | 1.5 | _   | t <sub>cyc</sub> |
| D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _   | t <sub>cyc</sub> |



Figure 11. Timer external clock



Figure 12. Timer input capture pulse

## 5.3 Thermal specifications

### 5.3.1 Thermal operating requirements

Table 9. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| T <sub>J</sub> | Die junction temperature | -40  | 125  | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   | 1     |

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed maximum  $T_J$ . The simplest method to determine  $T_J$  is:  $T_J = T_A + \theta_{JA} x$  chip power dissipation

#### 5.3.2 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Board type        | Symbo<br>I        | Description                                                                                     | 64<br>LQFP | 64 QFP | 44<br>LQFP | 32<br>LQFP | 32 QFN | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|--------|------------|------------|--------|------|-------|
| Single-layer (1S) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 71         | 61     | 75         | 86         | 97     | °C/W | 1, 2  |
| Four-layer (2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 53         | 47     | 53         | 57         | 33     | °C/W | 1, 3  |
| Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed)                         | 59         | 50     | 62         | 72         | 81     | °C/W | 1, 3  |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed)                         | 46         | 41     | 47         | 51         | 27     | °C/W | 1, 3  |
| _                 | $R_{\theta JB}$   | Thermal resistance, junction to board                                                           | 35         | 32     | 34         | 33         | 12     | °C/W | 4     |
| _                 | $R_{\theta JC}$   | Thermal resistance, junction to case                                                            | 20         | 23     | 20         | 24         | 1.3    | °C/W | 5     |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 5          | 8      | 5          | 6          | 3      | °C/W | 6     |

Table 10. Thermal attributes

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
- 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization.

The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from:

$$T_J = T_A + (P_D \times \theta_{JA})$$

KE02 Sub-Family Data Sheet, Rev. 4, 07/2016

21

Table 11. SWD full voltage range electricals (continued)

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| J11    | SWD_CLK high to SWD_DIO data valid | _    | 35   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z     | 5    | _    | ns   |



Figure 13. Serial wire clock input timing



Figure 14. Serial wire data timing

#### External oscillator (OSC) and ICS characteristics 6.2

Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С | Characteristic         |                        | Symbol          | Min   | Typical <sup>1</sup> | Max     | Unit |
|-----|---|------------------------|------------------------|-----------------|-------|----------------------|---------|------|
| 1   | С | Crystal or             | Low range (RANGE = 0)  | f <sub>lo</sub> | 31.25 | 32.768               | 39.0625 | kHz  |
|     | С | resonator<br>frequency | High range (RANGE = 1) | f <sub>hi</sub> | 4     |                      | 20      | MHz  |

Table continues on the next page...

KE02 Sub-Family Data Sheet, Rev. 4, 07/2016

Peripheral operating requirements and behaviors

Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

| Num | С | С                                                            | haracteristic                               | Symbol               | Min   | Typical <sup>1</sup>  | Max     | Unit |
|-----|---|--------------------------------------------------------------|---------------------------------------------|----------------------|-------|-----------------------|---------|------|
| 2   | D | Lo                                                           | oad capacitors                              | C1, C2               |       | See Note <sup>2</sup> | -       |      |
| 3   | D | Feedback<br>resistor                                         | Low Frequency, Low-Power Mode <sup>3</sup>  | R <sub>F</sub>       |       | _                     | _       | ΜΩ   |
|     |   |                                                              | Low Frequency, High-Gain<br>Mode            |                      | -     | 10                    | _       | ΜΩ   |
|     |   |                                                              | High Frequency, Low-<br>Power Mode          |                      | 1     | 1                     | _       | ΜΩ   |
|     |   |                                                              | High Frequency, High-Gain<br>Mode           |                      |       | 1                     | _       | ΜΩ   |
| 4   | D | Series resistor -                                            | Low-Power Mode <sup>3</sup>                 | R <sub>S</sub>       | _     | 0                     | _       | kΩ   |
|     |   | Low Frequency                                                | High-Gain Mode                              |                      | _     | 200                   | _       | kΩ   |
| 5   | D | Series resistor -<br>High Frequency                          | Low-Power Mode <sup>3</sup>                 | $R_S$                | _     | 0                     | _       | kΩ   |
|     | D | Series resistor -                                            | 4 MHz                                       |                      | _     | 0                     | _       | kΩ   |
|     | D | High<br>Frequency,                                           | 8 MHz                                       |                      | _     | 0                     | _       | kΩ   |
|     | D | High-Gain Mode                                               | 16 MHz                                      |                      | _     | 0                     | _       | kΩ   |
| 6   | С | Crystal start-up                                             | Low range, low power                        | t <sub>CSTL</sub>    | _     | 1000                  | _       | ms   |
|     | С | time low range<br>= 32.768 kHz                               | Low range, high gain                        |                      |       | 800                   | _       | ms   |
|     | С | crystal; High                                                | High range, low power                       | t <sub>CSTH</sub>    | _     | 3                     | _       | ms   |
|     | С | range = 20 MHz<br>crystal <sup>4,5</sup>                     | High range, high gain                       |                      | -     | 1.5                   | _       | ms   |
| 7   | Т | Internal re                                                  | eference start-up time                      | t <sub>IRST</sub>    | _     | 20                    | 50      | μs   |
| 8   | Р | Internal reference                                           | e clock (IRC) frequency trim range          | f <sub>int_t</sub>   | 31.25 | _                     | 39.0625 | kHz  |
| 9   | Р | Internal<br>reference clock<br>frequency,<br>factory trimmed | T = 25 °C, V <sub>DD</sub> = 5 V            | f <sub>int_ft</sub>  | -     | 31.25                 | _       | kHz  |
| 10  | Р | DCO output frequency range                                   | FLL reference = fint_t, flo,<br>or fhi/RDIV | f <sub>dco</sub>     | 32    | _                     | 40      | MHz  |
| 11  | Р | Factory trimmed internal oscillator accuracy                 | T = 25 °C, V <sub>DD</sub> = 5 V            | $\Delta f_{int\_ft}$ | -0.5  | _                     | 0.5     | %    |
| 12  | С | Deviation of IRC over                                        | Over temperature range from -40 °C to 105°C | $\Delta f_{int\_t}$  | -1    | _                     | 0.5     | %    |
|     |   | temperature when trimmed at T = 25 °C, V <sub>DD</sub> = 5 V | Over temperature range from 0 °C to 105°C   | ∆f <sub>int_t</sub>  | -0.5  | _                     | 0.5     |      |
| 13  | С | C Frequency Over temperature accuracy of from -40 °C to      |                                             | $\Delta f_{dco\_ft}$ | -1.5  | _                     | 1       | %    |
|     |   | DCO output<br>using factory<br>trim value                    | Over temperature range from 0 °C to 105°C   | $\Delta f_{dco_ft}$  | -1    | _                     | 1       |      |

Table continues on the next page...

23

Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

| Num | С | Characteristic                                                                  | Symbol               | Min | Typical <sup>1</sup> | Max | Unit              |
|-----|---|---------------------------------------------------------------------------------|----------------------|-----|----------------------|-----|-------------------|
| 14  | С | FLL acquisition time <sup>4,6</sup>                                             | t <sub>Acquire</sub> |     |                      | 2   | ms                |
| 15  | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>7</sup> | C <sub>Jitter</sub>  | ı   | 0.02                 | 0.2 | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0
- 4. This parameter is characterized and not tested on each device.
- 5. Proper PC board layout procedures must be followed to achieve specifications.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>.
   Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 15. Typical crystal or resonator circuit

### 6.3 NVM specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 13. Flash and EEPROM characteristics

| С | Characteristic                                    | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|---------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| D | Supply voltage for program/erase –40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| D | Supply voltage for read operation                 | V <sub>Read</sub>       | 2.7              | _                    | 5.5              | V                 |

Table continues on the next page...

Peripheral operating requirements and behaviors

Table 13. Flash and EEPROM characteristics (continued)

| С | Characteristic                                                                                                        | Symbol               | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------|
| D | NVM Bus frequency                                                                                                     | f <sub>NVMBUS</sub>  | 1                | _                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                               | f <sub>NVMOP</sub>   | 0.8              | 1                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                               | t <sub>VFYALL</sub>  | _                | _                    | 17338            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                              | t <sub>RD1BLK</sub>  | _                | _                    | 16913            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                             | t <sub>RD1BLK</sub>  | _                | _                    | 810              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                            | t <sub>RD1SEC</sub>  | _                | _                    | 484              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                           | t <sub>DRD1SEC</sub> | _                | _                    | 555              | t <sub>cyc</sub>  |
| D | Read Once                                                                                                             | t <sub>RDONCE</sub>  | _                | _                    | 450              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                | t <sub>PGM2</sub>    | 0.12             | 0.12                 | 0.29             | ms                |
| D | Program Flash (4 word)                                                                                                | t <sub>PGM4</sub>    | 0.20             | 0.21                 | 0.46             | ms                |
| D | Program Once                                                                                                          | t <sub>PGMONCE</sub> | 0.20             | 0.21                 | 0.21             | ms                |
| D | Program EEPROM (1 Byte)                                                                                               | t <sub>DPGM1</sub>   | 0.10             | 0.10                 | 0.27             | ms                |
| D | Program EEPROM (2 Byte)                                                                                               | t <sub>DPGM2</sub>   | 0.17             | 0.18                 | 0.43             | ms                |
| D | Program EEPROM (3 Byte)                                                                                               | t <sub>DPGM3</sub>   | 0.25             | 0.26                 | 0.60             | ms                |
| D | Program EEPROM (4 Byte)                                                                                               | t <sub>DPGM4</sub>   | 0.32             | 0.33                 | 0.77             | ms                |
| D | Erase All Blocks                                                                                                      | t <sub>ERSALL</sub>  | 96.01            | 100.78               | 101.49           | ms                |
| D | Erase Flash Block                                                                                                     | t <sub>ERSBLK</sub>  | 95.98            | 100.75               | 101.44           | ms                |
| D | Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>   | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub>  | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                        | t <sub>UNSECU</sub>  | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                            | $t_{VFYKEY}$         | _                | _                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                 | t <sub>MLOADU</sub>  | _                | _                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 105 °C                                                       | n <sub>FLPE</sub>    | 10 k             | 100 k                | _                | Cycles            |
| С | EEPROM Program/erase endurance TL<br>to TH = -40 °C to 105 °C                                                         | n <sub>FLPE</sub>    | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>   | 15               | 100                  | _                | years             |

<sup>1.</sup> Minimum times are based on maximum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$ 

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual.

<sup>2.</sup> Typical times are based on typical  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$ 

<sup>3.</sup> Maximum times are based on typical  $f_{NVMOP}$  and typical  $f_{NVMBUS}$  plus aging

<sup>4.</sup>  $t_{cyc} = 1 / f_{NVMBUS}$ 

## 6.4 Analog

#### 6.4.1 ADC characteristics

Table 14. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                    | Symbol            | Min               | Typ <sup>1</sup> | Max               | Unit | Comment         |
|----------------------------------|---------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-----------------|
| Reference                        | • Low                                                         | V <sub>REFL</sub> | $V_{SSA}$         | _                | $V_{SSA}$         | V    | _               |
| potential                        | High                                                          | V <sub>REFH</sub> | $V_{DDA}$         | _                | $V_{DDA}$         |      |                 |
| Supply                           | Absolute                                                      | V <sub>DDA</sub>  | 2.7               | _                | 5.5               | V    | _               |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   | _               |
| Ground voltage                   | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) | ΔV <sub>SSA</sub> | -100              | 0                | +100              | mV   | _               |
| Input<br>voltage                 |                                                               | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    | _               |
| Input capacitance                |                                                               | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   | _               |
| Input resistance                 |                                                               | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | _               |
| Analog<br>source                 | 12-bit mode • f <sub>ADCK</sub> > 4 MHz                       | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                   |                   | _                 | _                | 5                 |      |                 |
|                                  | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                    |                   | _                 | _                | 5                 |      |                 |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                   |                   | _                 | _                | 10                |      |                 |
|                                  | 8-bit mode                                                    |                   | _                 | _                | 10                |      |                 |
|                                  | (all valid f <sub>ADCK</sub> )                                |                   |                   |                  |                   |      |                 |
| ADC                              | High speed (ADLPC=0)                                          | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | _               |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                           |                   | 0.4               | _                | 4.0               |      |                 |

<sup>1.</sup> Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

Table 15. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic                    | Conditions                  | С | Symbol              | Min  | Typ <sup>1</sup>                  | Max   | Unit             |
|-----------------------------------|-----------------------------|---|---------------------|------|-----------------------------------|-------|------------------|
|                                   | Low power (ADLPC = 1)       |   |                     | 1.25 | 2                                 | 3.3   |                  |
| Conversion time (including sample | Short sample (ADLSMP = 0)   | Т | t <sub>ADC</sub>    | _    | 20                                | _     | ADCK cycles      |
| time)                             | Long sample<br>(ADLSMP = 1) |   |                     | _    | 40                                | _     |                  |
| Sample time                       | Short sample (ADLSMP = 0)   | Т | t <sub>ADS</sub>    | _    | 3.5                               | _     | ADCK cycles      |
|                                   | Long sample<br>(ADLSMP = 1) |   |                     | _    | 23.5                              | _     |                  |
| Total unadjusted                  | 12-bit mode <sup>3</sup>    | T | E <sub>TUE</sub>    | _    | ±3.6                              | _     | LSB <sup>4</sup> |
| Error <sup>2</sup>                | 10-bit mode                 | Р |                     | _    | ±1.5                              | ±2.0  |                  |
|                                   | 8-bit mode                  | Т |                     | _    | ±0.7                              | ±1.0  |                  |
| Differential Non-                 | 12-bit mode                 | T | DNL                 | _    | ±1.0                              | _     | LSB <sup>4</sup> |
| Liniarity                         | 10-bit mode <sup>5</sup>    | Р |                     | _    | ±0.25                             | ±0.5  |                  |
|                                   | 8-bit mode <sup>5</sup>     | Т |                     | _    | ±0.15                             | ±0.25 |                  |
| Integral Non-Linearity            | 12-bit mode <sup>3</sup>    | Т | INL                 | _    | ±1.0                              | _     | LSB <sup>4</sup> |
|                                   | 10-bit mode                 | Т |                     | _    | ±0.3                              | ±0.5  |                  |
|                                   | 8-bit mode                  | Т |                     | _    | ±0.15                             | ±0.25 |                  |
| Zero-scale error <sup>6</sup>     | 12-bit mode                 | С | E <sub>zs</sub>     | _    | ±2.0                              | _     | LSB <sup>4</sup> |
|                                   | 10-bit mode                 | Р |                     | _    | ±0.25                             | ±1.0  |                  |
|                                   | 8-bit mode                  | Т |                     | _    | ±0.65                             | ±1.0  |                  |
| Full-scale error <sup>7</sup>     | 12-bit mode                 | Т | E <sub>FS</sub>     | _    | ±2.5                              | _     | LSB <sup>4</sup> |
|                                   | 10-bit mode                 | T |                     | _    | ±0.5                              | ±1.0  |                  |
|                                   | 8-bit mode                  | Т |                     | _    | ±0.5                              | ±1.0  |                  |
| Quantization error                | ≤12 bit modes               | D | EQ                  | _    | _                                 | ±0.5  | LSB <sup>4</sup> |
| Input leakage error <sup>8</sup>  | all modes                   | D | E <sub>IL</sub>     |      | I <sub>In</sub> * R <sub>AS</sub> |       | mV               |
| Temp sensor slope                 | -40 °C–25 °C                | D | m                   | _    | 3.266                             | _     | mV/°C            |
|                                   | 25 °C–125 °C                |   |                     | _    | 3.638                             | _     |                  |
| Temp sensor voltage               | 25 °C                       | D | V <sub>TEMP25</sub> | _    | 1.396                             | _     | V                |

<sup>1.</sup> Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2.</sup> Includes quantization

<sup>3.</sup> This parameter is valid for the temperature range of 25  $^{\circ}$ C to 50  $^{\circ}$ C.

<sup>4.</sup>  $1 LSB = (V_{REFH} - V_{REFL})/2^N$ 

<sup>5.</sup> Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes

<sup>6.</sup>  $V_{ADIN} = V_{SSA}$ 

<sup>7.</sup>  $V_{ADIN} = V_{DDA}$ 

<sup>8.</sup> I<sub>In</sub> = leakage current (refer to DC characteristics)

### 6.4.2 Analog comparator (ACMP) electricals

Table 16. Comparator electrical specifications

| С | Characteristic                        | Symbol              | Min                   | Typical | Max       | Unit |
|---|---------------------------------------|---------------------|-----------------------|---------|-----------|------|
| D | Supply voltage                        | $V_{DDA}$           | 2.7                   | _       | 5.5       | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>    | _                     | 10      | 20        | μΑ   |
| D | Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>    | _                     | _       | 40        | mV   |
| С | Analog comparator hysteresis (HYST=0) | $V_{H}$             | _                     | 15      | 20        | mV   |
| С | Analog comparator hysteresis (HYST=1) | $V_{H}$             | _                     | 20      | 30        | mV   |
| Т | Supply current (Off mode)             | I <sub>DDAOFF</sub> | _                     | 60      | _         | nA   |
| С | Propagation Delay                     | t <sub>D</sub>      | _                     | 0.4     | 1         | μs   |

### 6.5 Communication interfaces

### 6.5.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$ , unless noted, and 25 pF load on all SPI pins. All timing assumes high-drive strength is enabled for SPI output pins.

Table 17. SPI master mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                           |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|-----------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus clock |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> – 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 8                      | _                       | ns                 | _                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 8                      | _                       | ns                 | _                                 |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                 |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 20                     | _                       | ns                 | _                                 |
| 10       | t <sub>RI</sub>     | Rise time input                | _                      | t <sub>Bus</sub> – 25   | ns                 | _                                 |

Table continues on the next page...

Table 17. SPI master mode timing (continued)

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25   | ns   | _       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 17. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. SPI master mode timing (CPHA=1)

Table 18. SPI slave mode timing

| Nu<br>m. | Symbol             | Description                    | Min.                  | Max.                  | Unit             | Comment                                                         |
|----------|--------------------|--------------------------------|-----------------------|-----------------------|------------------|-----------------------------------------------------------------|
| 1        | f <sub>op</sub>    | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in Control timing. |
| 2        | t <sub>SPSCK</sub> | SPSCK period                   | 4 x t <sub>Bus</sub>  | _                     | ns               | $t_{Bus} = 1/f_{Bus}$                                           |
| 3        | t <sub>Lead</sub>  | Enable lead time               | 1                     | _                     | t <sub>Bus</sub> | _                                                               |
| 4        | t <sub>Lag</sub>   | Enable lag time                | 1                     | _                     | t <sub>Bus</sub> | _                                                               |
| 5        | twspsck            | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _                     | ns               | _                                                               |
| 6        | t <sub>SU</sub>    | Data setup time (inputs)       | 15                    | _                     | ns               | _                                                               |
| 7        | t <sub>HI</sub>    | Data hold time (inputs)        | 25                    | _                     | ns               | _                                                               |
| 8        | t <sub>a</sub>     | Slave access time              | _                     | t <sub>Bus</sub>      | ns               | Time to data active from high-impedance state                   |
| 9        | t <sub>dis</sub>   | Slave MISO disable time        | _                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state                           |
| 10       | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                     | 25                    | ns               | _                                                               |
| 11       | t <sub>HO</sub>    | Data hold time (outputs)       | 0                     | _                     | ns               | _                                                               |
| 12       | t <sub>RI</sub>    | Rise time input                | _                     | t <sub>Bus</sub> - 25 | ns               | _                                                               |
|          | t <sub>FI</sub>    | Fall time input                |                       |                       |                  |                                                                 |
| 13       | t <sub>RO</sub>    | Rise time output               | _                     | 25                    | ns               | _                                                               |
|          | t <sub>FO</sub>    | Fall time output               |                       |                       |                  |                                                                 |



Figure 19. SPI slave mode timing (CPHA = 0)

KE02 Sub-Family Data Sheet, Rev. 4, 07/2016



Figure 20. SPI slave mode timing (CPHA=1)

### **Dimensions**

#### 7.1 **Obtaining package dimensions**

Package dimensions are provided in package drawings.

To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin LQFP                              | 98ASH70029A                   |
| 32-pin QFN                               | 98ASA00473D                   |
| 44-pin LQFP                              | 98ASS23225W                   |
| 64-pin QFP                               | 98ASB42844B                   |
| 64-pin LQFP                              | 98ASS23234W                   |

### 8 Pinout

### 8.1 Signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

Table 19. Pin availability by package pin-count

| 64-QFP/<br>LQFP | 44-LQFP | 32-      |                   |          |           |           |                    |
|-----------------|---------|----------|-------------------|----------|-----------|-----------|--------------------|
|                 |         | LQFP/QFN | Port Pin          | Alt 1    | Alt 2     | Alt 3     | Alt 4              |
| 1               | 1       | 1        | PTD1 <sup>1</sup> | KBI1_P1  | FTM2_CH3  | SPI1_MOSI | _                  |
| 2               | 2       | 2        | PTD0 <sup>1</sup> | KBI1_P0  | FTM2_CH2  | SPI1_SCK  | _                  |
| 3               | _       | _        | PTH7              | _        | _         | _         | _                  |
| 4               | _       | _        | PTH6              | _        | _         | _         | _                  |
| 5               | 3       | _        | PTE7              | _        | FTM2_CLK  | _         | FTM1_CH1           |
| 6               | 4       | _        | PTH2              | _        | BUSOUT    | _         | FTM1_CH0           |
| 7               | 5       | 3        | _                 | _        | _         | _         | VDD                |
| 8               | 6       | 4        | _                 | _        | _         | VDDA      | VREFH <sup>2</sup> |
| 9               | 7       | 5        | _                 | _        | _         | _         | VREFL              |
| 10              | 8       | 6        | _                 | _        | _         | VSSA      | VSS <sup>3</sup>   |
| 11              | 9       | 7        | PTB7              | _        | I2C0_SCL  | _         | EXTAL              |
| 12              | 10      | 8        | PTB6              | _        | I2C0_SDA  | _         | XTAL               |
| 13              | 11      | _        | _                 | _        | _         | _         | VSS                |
| 14              | _       | _        | PTH1 <sup>1</sup> | _        | FTM2_CH1  | _         | _                  |
| 15              | _       | _        | PTH0 <sup>1</sup> | _        | FTM2_CH0  | _         | _                  |
| 16              | _       | _        | PTE6              | _        | _         | _         | _                  |
| 17              | _       | _        | PTE5              | _        | _         | _         | _                  |
| 18              | 12      | 9        | PTB5 <sup>1</sup> | FTM2_CH5 | SPI0_PCS0 | ACMP1_OUT | _                  |
| 19              | 13      | 10       | PTB4 <sup>1</sup> | FTM2_CH4 | SPI0_MISO | NMI       | ACMP1_IN2          |
| 20              | 14      | 11       | PTC3              | FTM2_CH3 | _         | _         | ADC0_SE11          |
| 21              | 15      | 12       | PTC2              | FTM2_CH2 | _         | _         | ADC0_SE10          |
| 22              | 16      | _        | PTD7              | KBI1_P7  | UART2_TX  | _         | _                  |
| 23              | 17      | _        | PTD6              | KBI1_P6  | UART2_RX  | _         | _                  |
| 24              | 18      | _        | PTD5              | KBI1_P5  | _         | _         | _                  |
| 25              | 19      | 13       | PTC1              | _        | FTM2_CH1  | _         | ADC0_SE9           |
| 26              | 20      | 14       | PTC0              | _        | FTM2_CH0  | _         | ADC0_SE8           |
| 27              | _       | _        | PTF7              | _        | _         | _         | ADC0_SE15          |

Table continues on the next page...

35



Pins in **bold** are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 22. 44-pin LQFP package



- 1. High source/sink current pins
- 2. True open drain pins

Figure 23. 32-pin LQFP package

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

©2013-2016 NXP B.V.

Document Number MKE02P64M40SF0 Revision 4, 07/2016



