# E·XFL

### NXP USA Inc. - SPC5604BAVLL6R Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | e200z0h                                                                |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 64MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                             |
| Peripherals                | DMA, POR, PWM, WDT                                                     |
| Number of I/O              | 79                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 64K x 8                                                                |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                              |
| Data Converters            | A/D 28x10b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 100-LQFP                                                               |
| Supplier Device Package    | 100-LQFP (14x14)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5604bavll6r |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table 2. MPC5604B/C device comparison<sup>1</sup>

|                                       | Device              |                  |                  |                     |                  |                     |                  |                  |                     |                  |                       |  |
|---------------------------------------|---------------------|------------------|------------------|---------------------|------------------|---------------------|------------------|------------------|---------------------|------------------|-----------------------|--|
| Feature                               | SPC560B<br>40L1     | SPC560B<br>40L3  | SPC560B<br>40L5  | SPC560C<br>40L1     | SPC560C<br>40L3  | SPC560B<br>50L1     | SPC560B<br>50L3  | SPC560B<br>50L5  | SPC560C<br>50L1     | SPC560C<br>50L3  | SPC560B<br>50B2       |  |
| CPU                                   |                     |                  |                  |                     |                  | e200z0h             |                  |                  |                     |                  |                       |  |
| Execution speed <sup>2</sup>          |                     |                  |                  |                     | Stat             | tic – up to 64      | MHz              |                  |                     |                  |                       |  |
| Code Flash                            |                     |                  | 256 KB           |                     |                  |                     |                  | 512              | 2 KB                |                  |                       |  |
| Data Flash                            |                     |                  |                  |                     | 64               | KB (4 × 16          | KB)              |                  |                     |                  |                       |  |
| RAM                                   |                     | 24 KB            |                  | 32                  | KB               |                     | 32 KB            |                  |                     | 48 KB            |                       |  |
| MPU                                   |                     |                  |                  | I                   |                  | 8-entry             |                  |                  |                     |                  |                       |  |
| ADC (10-bit)                          | 12 ch               | 28 ch            | 36 ch            | 8 ch                | 28 ch            | 12 ch               | 28 ch            | 36 ch            | 8 ch                | 28 ch            | 36 ch                 |  |
| СТИ                                   |                     | I                | I                | I                   |                  | Yes                 |                  |                  |                     |                  |                       |  |
| Total timer I/O <sup>3</sup><br>eMIOS | 12 ch,<br>16-bit    | 28 ch,<br>16-bit | 56 ch,<br>16-bit | 12 ch,<br>16-bit    | 28 ch,<br>16-bit | 12 ch,<br>16-bit    | 28 ch,<br>16-bit | 56 ch,<br>16-bit | 12 ch,<br>16-bit    | 28 ch,<br>16-bit | 56 ch,<br>16-bit      |  |
| • PWM + MC +<br>IC/OC <sup>4</sup>    | 2 ch                | 5 ch             | 10 ch            | 2 ch                | 5 ch             | 2 ch                | 5 ch             | 10 ch            | 2 ch                | 5 ch             | 10 ch                 |  |
| • PWM + IC/OC <sup>4</sup>            | 10 ch               | 20 ch            | 40 ch            | 10 ch               | 20 ch            | 10 ch               | 20 ch            | 40 ch            | 10 ch               | 20 ch            | 40 ch                 |  |
| • IC/OC <sup>4</sup>                  | _                   | 3 ch             | 6 ch             | _                   | 3 ch             | —                   | 3 ch             | 6 ch             | _                   | 3 ch             | 6 ch                  |  |
| SCI (LINFlex)                         |                     | 3 <sup>5</sup>   |                  |                     |                  |                     |                  | 4                |                     |                  |                       |  |
| SPI (DSPI)                            | 2                   | :                | 3                | 2                   | 3                | 2                   | :                | 3                | 2                   |                  | 3                     |  |
| CAN (FlexCAN)                         |                     | 2 <sup>6</sup>   |                  | 5                   | 6                |                     | 3 <sup>7</sup>   |                  | 5                   |                  | 6                     |  |
| l <sup>2</sup> C                      |                     |                  |                  |                     |                  | 1                   |                  |                  |                     |                  |                       |  |
| 32 kHz oscillator                     |                     |                  |                  |                     |                  | Yes                 |                  |                  |                     |                  |                       |  |
| GPIO <sup>8</sup>                     | 45                  | 79               | 123              | 45                  | 79               | 45                  | 79               | 123              | 45                  | 79               | 123                   |  |
| Debug                                 |                     | <u>l</u>         | <u>I</u>         | 1                   | JT               | AG                  | 1                | 1                | 1                   | 1                | Nexus2+               |  |
| Package                               | LQFP64 <sup>9</sup> | LQFP100          | LQFP144          | LQFP64 <sup>9</sup> | LQFP100          | LQFP64 <sup>9</sup> | LQFP100          | LQFP144          | LQFP64 <sup>9</sup> | LQFP100          | LBGA208 <sup>10</sup> |  |

<sup>1</sup> Feature set dependent on selected peripheral multiplexing—table shows example implementation
 <sup>2</sup> Based on 125 °C ambient operating temperature
 <sup>3</sup> See the eMIOS section of the device reference manual for information on the channel configuration and functions.

<sup>4</sup> IC – Input Capture; OC – Output Compare; PWM – Pulse Width Modulation; MC – Modulus counter

<sup>5</sup> SCI0, SCI1 and SCI2 are available. SCI3 is not available.

Freescale Semiconductor

MPC5604B/C Microcontroller Data Sheet, Rev. 11

Introduction

|          |         | -                               |                                                              |                                            |                            |          | LO LO               |                  | Pin              | num      | ber      |                         |
|----------|---------|---------------------------------|--------------------------------------------------------------|--------------------------------------------|----------------------------|----------|---------------------|------------------|------------------|----------|----------|-------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                     | Peripheral                                 | I/O direction <sup>2</sup> | Pad type | RESET configuration | MPC560xB 64 LQFP | MPC560xC 64 LQFP | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PB[3]    | PCR[19] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[19]<br>—<br>SCL<br>—<br>WKPU[11] <sup>4</sup><br>LIN0RX | SIUL<br><br>I2C_0<br><br>WKPU<br>LINFlex_0 | /O<br><br> /O<br><br> <br> | S        | Tristate            | 1                | 1                | 1        | 1        | C3                      |
| PB[4]    | PCR[20] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[20]<br>—<br>—<br>—<br>GPI[0]                            | SIUL<br>—<br>—<br>ADC                      | <br><br><br>               | I        | Tristate            | 32               | 32               | 50       | 72       | T16                     |
| PB[5]    | PCR[21] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[21]<br>—<br>—<br>—<br>GPI[1]                            | SIUL<br>—<br>—<br>ADC                      | <br><br><br>               | I        | Tristate            | 35               | _                | 53       | 75       | R16                     |
| PB[6]    | PCR[22] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[22]<br>—<br>—<br>—<br>GPI[2]                            | SIUL<br>—<br>—<br>ADC                      | <br><br>_<br>              | I        | Tristate            | 36               | _                | 54       | 76       | P15                     |
| PB[7]    | PCR[23] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[23]<br>—<br>—<br>—<br>GPI[3]                            | SIUL<br>—<br>—<br>ADC                      | <br><br><br>               | I        | Tristate            | 37               | 35               | 55       | 77       | P16                     |
| PB[8]    | PCR[24] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[24]<br>—<br>—<br>ANS[0]<br>OSC32K_XTAL <sup>7</sup>     | SIUL<br>—<br>—<br>ADC<br>SXOSC             | <br> -<br> <br> <br> /O    | Ι        | Tristate            | 30               | 30               | 39       | 53       | R9                      |
| PB[9]    | PCR[25] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[25]<br>—<br>—<br>ANS[1]<br>OSC32K_EXTAL <sup>7</sup>    | SIUL<br>—<br>—<br>ADC<br>SXOSC             | <br> -<br> <br> <br> /O    | Ι        | Tristate            | 29               | 29               | 38       | 52       | T9                      |

|                     |         | -                               |                                                           |                                      |                            |          | u u                    |                  | Pir              | num      | ber      |                         |
|---------------------|---------|---------------------------------|-----------------------------------------------------------|--------------------------------------|----------------------------|----------|------------------------|------------------|------------------|----------|----------|-------------------------|
| Port pin            | PCR     | Alternate function <sup>1</sup> | Function                                                  | Peripheral                           | I/O direction <sup>2</sup> | Pad type | RESET configuration    | MPC560×B 64 LQFP | MPC560xC 64 LQFP | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PB[10]              | PCR[26] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[26]<br>—<br>—<br>—<br>ANS[2]<br>WKPU[8] <sup>4</sup> | SIUL<br>—<br>—<br>ADC<br>WKPU        | /O<br><br><br> <br> <br>   | J        | Tristate               | 31               | 31               | 40       | 54       | P9                      |
| PB[11] <sup>8</sup> | PCR[27] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[27]<br>E0UC[3]<br>—<br>CS0_0<br>ANS[3]               | SIUL<br>eMIOS_0<br><br>DSPI_0<br>ADC | /O<br> /O<br> /O<br>       | J        | Tristate               | 38               | 36               | 59       | 81       | N13                     |
| PB[12]              | PCR[28] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[28]<br>E0UC[4]<br>—<br>CS1_0<br>ANX[0]               | SIUL<br>eMIOS_0<br><br>DSPI_0<br>ADC | /O<br> /O<br><br>0<br>     | J        | Tristate               | 39               | _                | 61       | 83       | M16                     |
| PB[13]              | PCR[29] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[29]<br>E0UC[5]<br>—<br>CS2_0<br>ANX[1]               | SIUL<br>eMIOS_0<br><br>DSPI_0<br>ADC | /O<br> /O<br><br>0<br>     | J        | Tristate               | 40               | —                | 63       | 85       | M13                     |
| PB[14]              | PCR[30] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[30]<br>E0UC[6]<br>—<br>CS3_0<br>ANX[2]               | SIUL<br>eMIOS_0<br><br>DSPI_0<br>ADC | /O<br> /O<br><br>0<br>     | J        | Tristate               | 41               | 37               | 65       | 87       | L16                     |
| PB[15]              | PCR[31] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[31]<br>E0UC[7]<br>—<br>CS4_0<br>ANX[3]               | SIUL<br>eMIOS_0<br><br>DSPI_0<br>ADC | /O<br> /O<br><br>0<br>     | J        | Tristate               | 42               | 38               | 67       | 89       | L13                     |
| PC[0] <sup>9</sup>  | PCR[32] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[32]<br>—<br>TDI<br>—                                 | SIUL<br>—<br>JTAGC<br>—              | I/O<br>—<br>I<br>—         | М        | Input, weak<br>pull-up | 59               | 59               | 87       | 126      | A8                      |
| PC[1] <sup>9</sup>  | PCR[33] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[33]<br><br>TDO <sup>10</sup><br>                     | SIUL<br>—<br>JTAGC<br>—              | I/O<br>—<br>0<br>—         | М        | Tristate               | 54               | 54               | 82       | 121      | C9                      |

|          |         | -                               |                                    |                            |                            |          | uo                  |                  | Pir              | num      | ber      |                         |
|----------|---------|---------------------------------|------------------------------------|----------------------------|----------------------------|----------|---------------------|------------------|------------------|----------|----------|-------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                           | Peripheral                 | I/O direction <sup>2</sup> | Pad type | RESET configuration | MPC560xB 64 LQFP | MPC560xC 64 LQFP | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PD[1]    | PCR[49] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[49]<br>—<br>—<br>GPI[5]       | SIUL<br>—<br>—<br>ADC      | <br> -<br> <br>            | Ι        | Tristate            | _                | _                | 42       | 64       | T12                     |
| PD[2]    | PCR[50] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[50]<br> -<br> -<br>GPI[6]     | SIUL<br>—<br>—<br>ADC      | <br> -<br> <br>            | -        | Tristate            | _                | _                | 43       | 65       | R12                     |
| PD[3]    | PCR[51] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPI0[51]<br>—<br>—<br>GPI[7]       | SIUL<br>—<br>—<br>ADC      | <br> <br> <br>             | Ι        | Tristate            |                  |                  | 44       | 66       | P13                     |
| PD[4]    | PCR[52] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPI0[52]<br>—<br>—<br>—<br>GPI[8]  | SIUL<br>—<br>—<br>ADC      | <br> -<br> -<br>           | I        | Tristate            | _                | _                | 45       | 67       | R13                     |
| PD[5]    | PCR[53] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[53]<br>—<br>—<br>—<br>GPI[9]  | SIUL<br>—<br>—<br>ADC      | <br> -<br> <br>            | Ι        | Tristate            | _                | _                | 46       | 68       | T13                     |
| PD[6]    | PCR[54] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[54]<br><br><br><br>GPI[10]    | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br>           | I        | Tristate            | _                | _                | 47       | 69       | T14                     |
| PD[7]    | PCR[55] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[55]<br>—<br>—<br>—<br>GPI[11] | SIUL<br>—<br>—<br>—<br>ADC | <br> -<br> -<br>           | I        | Tristate            | _                | _                | 48       | 70       | R14                     |
| PD[8]    | PCR[56] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[56]<br>—<br>—<br>—<br>GPI[12] | SIUL<br>—<br>—<br>ADC      | <br> -<br> <br>            | Ι        | Tristate            |                  |                  | 49       | 71       | T15                     |

|          |          | 1                               |                                    |                                |                            |          | u.                  |                  | Pin              | num      | ber      |                         |
|----------|----------|---------------------------------|------------------------------------|--------------------------------|----------------------------|----------|---------------------|------------------|------------------|----------|----------|-------------------------|
| Port pin | PCR      | Alternate function <sup>1</sup> | Function                           | Peripheral                     | I/O direction <sup>2</sup> | Pad type | RESET configuration | MPC560xB 64 LQFP | MPC560xC 64 LQFP | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PG[11]   | PCR[107] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[107]<br>E0UC[25]<br>—<br>—    | SIUL<br>eMIOS_0<br>—           | I/O<br>I/O<br>—            | М        | Tristate            |                  |                  |          | 115      | B12                     |
| PG[12]   | PCR[108] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[108]<br>E0UC[26]<br>—<br>—    | SIUL<br>eMIOS_0<br>—           | I/O<br>I/O<br>—            | М        | Tristate            |                  |                  |          | 92       | K14                     |
| PG[13]   | PCR[109] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[109]<br>E0UC[27]<br>—         | SIUL<br>eMIOS_0<br>—           | I/O<br>I/O<br>—            | М        | Tristate            |                  |                  |          | 91       | K16                     |
| PG[14]   | PCR[110] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[110]<br>E1UC[0]<br>—<br>—     | SIUL<br>eMIOS_1<br>—           | I/O<br>I/O<br>—            | S        | Tristate            |                  |                  |          | 110      | B14                     |
| PG[15]   | PCR[111] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[111]<br>E1UC[1]<br>—<br>—     | SIUL<br>eMIOS_1<br>—           | I/O<br>I/O<br>—            | М        | Tristate            |                  |                  |          | 111      | B13                     |
| PH[0]    | PCR[112] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPI0[112]<br>E1UC[2]<br>—<br>SIN1  | SIUL<br>eMIOS_1<br><br>DSPI_1  | /O<br> /O<br><br>          | Μ        | Tristate            |                  | _                |          | 93       | F13                     |
| PH[1]    | PCR[113] | AF0<br>AF1<br>AF2<br>AF3        | GPI0[113]<br>E1UC[3]<br>SOUT1<br>— | SIUL<br>eMIOS_1<br>DSPI_1<br>— | I/O<br>I/O<br>O            | М        | Tristate            |                  |                  |          | 94       | F14                     |
| PH[2]    | PCR[114] | AF0<br>AF1<br>AF2<br>AF3        | GPI0[114]<br>E1UC[4]<br>SCK_1<br>— | SIUL<br>eMIOS_1<br>DSPI_1<br>— | I/O<br>I/O<br>I/O<br>—     | М        | Tristate            | _                | _                |          | 95       | F16                     |
| PH[3]    | PCR[115] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[115]<br>E1UC[5]<br>CS0_1<br>— | SIUL<br>eMIOS_1<br>DSPI_1<br>— | I/O<br>I/O<br>I/O<br>—     | Μ        | Tristate            |                  |                  |          | 96       | F15                     |

- <sup>7</sup> Value of PCR.IBE bit must be 0
- <sup>8</sup> Be aware that this pad is used on the MPC5607B 100-pin and 144-pin to provide VDD\_HV\_ADC and VSS\_HV\_ADC1. Therefore, you should be careful in ensuring compatibility between MPC5604B/C and MPC5607B.
- <sup>9</sup> Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO.
   PC[0:1] are available as JTAG pins (TDI and TDO respectively).
   PH[9:10] are available as JTAG pins (TCK and TMS respectively).
- If the user configures these JTAG pins in GPIO mode the device is no longer compliant with IEEE 1149.1-2001.
- <sup>10</sup> The TDO pad has been moved into the STANDBY domain in order to allow low-power debug handshaking in STANDBY mode. However, no pull-resistor is active on the TDO pad while in STANDBY mode. At this time the pad is configured as an input. When no debugger is connected the TDO pad is floating causing additional current consumption. To avoid the extra consumption TDO must be connected. An external pull-up resistor in the range of 47–100 kΩ should be added between the TDO pin and VDD\_HV. Only in case the TDO pin is used as application pin and a pull-up cannot be used then a pull-down resistor with the same value should be used between TDO pin and GND instead.
- <sup>11</sup> Available only on MPC560xC versions, MPC5603B 64 LQFP, MPC5604B 64 LQFP and MPC5604B 208 MAPBGA devices
- <sup>12</sup> Not available on MPC5602B devices
- <sup>13</sup> Not available in 100 LQFP package
- <sup>14</sup> Available only on MPC5604B 208 MAPBGA devices
- <sup>15</sup> Not available on MPC5603B 144-pin devices

# 3.7 Nexus 2+ pins

In the 208 MAPBGA package, eight additional debug pins are available (see Table 7).

|           |                       | I/O       |          | Function    |             | Pin number  | •                           |
|-----------|-----------------------|-----------|----------|-------------|-------------|-------------|-----------------------------|
| Debug pin | Function              | direction | Pad type | after reset | 100<br>LQFP | 144<br>LQFP | 208 MAP<br>BGA <sup>1</sup> |
| МСКО      | Message clock out     | 0         | F        | —           |             | _           | T4                          |
| MDO0      | Message data out 0    | 0         | М        | —           |             | _           | H15                         |
| MDO1      | Message data out 1    | 0         | М        | —           |             | _           | H16                         |
| MDO2      | Message data out 2    | 0         | М        | —           |             | _           | H14                         |
| MDO3      | Message data out 3    | 0         | М        | —           | _           | _           | H13                         |
| EVTI      | Event in              | I         | М        | Pull-up     | _           | _           | K1                          |
| EVTO      | Event out             | 0         | М        | —           |             | _           | L4                          |
| MSEO      | Message start/end out | 0         | М        | _           |             | _           | G16                         |

Table 7. Nexus 2+ pin descriptions

208 MAPBGA available only as development package for Nexus2+

# 3.8 Electrical characteristics

# 3.9 Introduction

This section contains electrical characteristics of the device as well as temperature and power considerations.

#### MPC5604B/C Microcontroller Data Sheet, Rev. 11

<sup>1</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

# 3.11.2 NVUSRO[OSCILLATOR\_MARGIN] field description

The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. Table 10 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration.

### Table 10. OSCILLATOR\_MARGIN field description

| Value <sup>1</sup> | Description                                 |
|--------------------|---------------------------------------------|
| 0                  | Low consumption configuration (4 MHz/8 MHz) |
| 1                  | High margin configuration (4 MHz/16 MHz)    |

Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

## 3.11.3 NVUSRO[WATCHDOG\_EN] field description

The watchdog enable/disable configuration after reset is dependent on the WATCHDOG\_EN bit value. Table 11 shows how NVUSRO[WATCHDOG\_EN] controls the device configuration.

### Table 11. WATCHDOG\_EN field description

| Value <sup>1</sup> | Description         |
|--------------------|---------------------|
| 0                  | Disable after reset |
| 1                  | Enable after reset  |

<sup>1</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

# 3.12 Absolute maximum ratings

Table 12. Absolute maximum ratings

| Symbo                | .1 | Parameter                                                                                     | Conditions                                 | Val                  | lue                  | Unit |
|----------------------|----|-----------------------------------------------------------------------------------------------|--------------------------------------------|----------------------|----------------------|------|
| Symbo                | 1  | Falameter                                                                                     | Conditions                                 | Min                  | Max                  | Unit |
| V <sub>SS</sub>      | SR | Digital ground on VSS_HV pins                                                                 | _                                          | 0                    | 0                    | V    |
| V <sub>DD</sub>      | SR | Voltage on VDD_HV pins with respect to ground ( $V_{SS}$ )                                    | _                                          | -0.3                 | 6.0                  | V    |
| V <sub>SS_LV</sub>   | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _                                          | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V    |
| V <sub>DD_BV</sub>   | SR | Voltage on VDD_BV pin (regulator                                                              | —                                          | -0.3                 | 6.0                  | V    |
|                      |    | supply) with respect to ground $(V_{SS})$                                                     | Relative to V <sub>DD</sub>                | -0.3                 | V <sub>DD</sub> +0.3 |      |
| V <sub>SS_ADC</sub>  | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> )           | _                                          | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V    |
| V <sub>DD_ADC</sub>  | SR | Voltage on VDD_HV_ADC pin (ADC                                                                | _                                          | -0.3                 | 6.0                  | V    |
|                      |    | reference) with respect to ground $(V_{SS})$                                                  | Relative to V <sub>DD</sub>                | V <sub>DD</sub> -0.3 | V <sub>DD</sub> +0.3 |      |
| V <sub>IN</sub>      | SR | Voltage on any GPIO pin with respect to                                                       | _                                          | -0.3                 | 6.0                  | V    |
|                      |    | ground (V <sub>SS</sub> )                                                                     | Relative to V <sub>DD</sub>                |                      | V <sub>DD</sub> +0.3 |      |
| I <sub>INJPAD</sub>  | SR | Injected input current on any pin during overload condition                                   | _                                          | -10                  | 10                   | mA   |
| I <sub>INJSUM</sub>  | SR | Absolute sum of all injected input<br>currents during overload condition                      | _                                          | -50                  | 50                   |      |
| I <sub>AVGSEG</sub>  | SR | Sum of all the static I/O current within a                                                    | V <sub>DD</sub> = 5.0 V ± 10%, PAD3V5V = 0 |                      | 70                   | mA   |
|                      |    | supply segment                                                                                | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 |                      | 64                   |      |
| I <sub>CORELV</sub>  | SR | Low voltage static current sink through VDD_BV                                                | _                                          |                      | 150                  | mA   |
| T <sub>STORAGE</sub> | SR | Storage temperature                                                                           | —                                          | -55                  | 150                  | °C   |

### NOTE

Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values.

## 3.13 Recommended operating conditions

| Symbol                           |    | Parameter                                                                                     | Conditions                   | Va                   | lue                  | Unit |
|----------------------------------|----|-----------------------------------------------------------------------------------------------|------------------------------|----------------------|----------------------|------|
| Symbol                           |    | Falameter                                                                                     | Conditions                   | Min                  | Max                  | Unit |
| V <sub>SS</sub>                  | SR | Digital ground on VSS_HV pins                                                                 | —                            | 0                    | 0                    | V    |
| V <sub>DD</sub> <sup>1</sup>     | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                              | —                            | 3.0                  | 3.6                  | V    |
| V <sub>SS_LV</sub> <sup>2</sup>  | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | —                            | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V    |
| V <sub>DD_BV</sub> <sup>3</sup>  | SR | Voltage on VDD_BV pin (regulator supply) with                                                 | —                            | 3.0                  | 3.6                  | V    |
|                                  |    | respect to ground (V <sub>SS</sub> )                                                          | Relative to $V_{\text{DD}}$  | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 |      |
| V <sub>SS_ADC</sub>              | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> )           | —                            | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V    |
| V <sub>DD_ADC</sub> <sup>4</sup> | SR | 5 <u> </u>                                                                                    | —                            | 3.0 <sup>5</sup>     | 3.6                  | V    |
|                                  |    | with respect to ground (V <sub>SS</sub> )                                                     | Relative to $V_{\text{DD}}$  | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 |      |
| V <sub>IN</sub>                  | SR | Voltage on any GPIO pin with respect to ground                                                | —                            | V <sub>SS</sub> -0.1 | _                    | V    |
|                                  |    | (V <sub>SS</sub> )                                                                            | Relative to $V_{\text{DD}}$  | _                    | V <sub>DD</sub> +0.1 |      |
| I <sub>INJPAD</sub>              | SR | Injected input current on any pin during overload condition                                   | —                            | -5                   | 5                    | mA   |
| I <sub>INJSUM</sub>              | SR | Absolute sum of all injected input currents during overload condition                         |                              | -50                  | 50                   |      |
| TV <sub>DD</sub>                 | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup>                                 | —                            |                      | 0.25                 | V/µs |
| T <sub>A C-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | $f_{CPU} \le 64 \text{ MHz}$ | -40                  | 85                   | °C   |
| T <sub>J C-Grade Part</sub>      | SR | Junction temperature under bias                                                               |                              | -40                  | 110                  |      |
| T <sub>A V-Grade Part</sub>      | SR | Ambient temperature under bias                                                                |                              | -40                  | 105                  |      |
| T <sub>J V-Grade Part</sub>      | SR | Junction temperature under bias                                                               |                              | -40                  | 130                  |      |
| T <sub>A M-Grade Part</sub>      | SR | Ambient temperature under bias                                                                |                              | -40                  | 125                  | 1    |
| T <sub>J M-Grade Part</sub>      | SR | Junction temperature under bias                                                               |                              | -40                  | 150                  | 1    |

Table 13. Recommended operating conditions (3.3 V)

 $^1$  100 nF capacitance needs to be provided between each  $V_{\text{DD}}/V_{\text{SS}}$  pair

 $^2~$  330 nF capacitance needs to be provided between each V\_{DD\\_LV}\!/V\_{SS\\_LV} supply pair.

<sup>3</sup> 400 nF capacitance needs to be provided between  $V_{DD_BV}$  and the nearest  $V_{SS_LV}$  (higher value may be needed depending on external regulator characteristics).

 $^4$  100 nF capacitance needs to be provided between V\_{DD\_ADC}/V\_{SS\_ADC} pair.

<sup>5</sup> Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset.

<sup>6</sup> Guaranteed by device validation

#### Package pinouts and signal descriptions





| Table 26. | Voltage regul | ator electrica | l characteristics |  |
|-----------|---------------|----------------|-------------------|--|
|           |               |                |                   |  |

| Symbol                              |    | с | Parameter                                                           | Conditions <sup>1</sup>                                                             | Value            |                  |     | Unit  |
|-------------------------------------|----|---|---------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------|------------------|-----|-------|
| Symbol                              |    | C | Faiametei                                                           | Conditions                                                                          | Min              | Тур              | Max | Onic  |
| C <sub>REGn</sub>                   | SR |   | Internal voltage regulator external capacitance                     | —                                                                                   | 200              | _                | 500 | nF    |
| R <sub>REG</sub>                    | SR |   | Stability capacitor equivalent serial resistance                    | Range:<br>10 kHz to 20 MHz                                                          | _                |                  | 0.2 | Ω     |
| C <sub>DEC1</sub>                   | SR |   | Decoupling capacitance <sup>2</sup> ballast                         | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair:<br>V <sub>DD_BV</sub> = 4.5 V to 5.5 V | 100 <sup>3</sup> | 470 <sup>4</sup> |     | nF    |
|                                     |    |   |                                                                     | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair:<br>V <sub>DD_BV</sub> = 3 V to 3.6 V   | 400              |                  |     |       |
| C <sub>DEC2</sub>                   | SR |   | Decoupling capacitance regulator supply                             | V <sub>DD</sub> /V <sub>SS</sub> pair                                               | 10               | 100              | _   | nF    |
| $\frac{\mathrm{d}}{\mathrm{d}t}VDD$ | SR | — | Maximum slope on V <sub>DD</sub>                                    |                                                                                     |                  | _                | 250 | mV/µs |
| $ \Delta_{VDD(STDBY)} $             | SR |   | Maximum instant variation on V <sub>DD</sub><br>during standby exit |                                                                                     |                  |                  | 30  | mV    |

- <sup>2</sup> This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package.
- <sup>3</sup> Maximum ESR ( $R_m$ ) of the crystal is 50 k $\Omega$

<sup>4</sup> C0 includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins



Figure 18. Slow external crystal oscillator (32 kHz) timing diagram

| Symbol                 |    | с | Parameter                                      | Conditions <sup>1</sup> | Value |        |                | Unit |
|------------------------|----|---|------------------------------------------------|-------------------------|-------|--------|----------------|------|
|                        |    | Ŭ |                                                | Conditions              | Min   | Тур    | Max            | onn  |
| f <sub>SXOSC</sub>     | SR |   | Slow external crystal oscillator frequency     | _                       | 32    | 32.768 | 40             | kHz  |
| V <sub>SXOSC</sub>     | СС | Т | Oscillation amplitude                          | _                       | —     | 2.1    | _              | V    |
| I <sub>SXOSCBIAS</sub> | СС | Т | Oscillation bias current                       | _                       | _     | 2.5    | _              | μA   |
| I <sub>SXOSC</sub>     | СС | Т | Slow external crystal oscillator consumption   | _                       | —     | —      | 8              | μA   |
| T <sub>SXOSCSU</sub>   | СС | Т | Slow external crystal oscillator start-up time | _                       | _     | _      | 2 <sup>2</sup> | S    |

#### Table 40. Slow external crystal oscillator (32 kHz) electrical characteristics

<sup>1</sup> V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. Values are specified for no neighbor GPIO pin activity. If oscillator is enabled (OSC32K\_XTAL and OSC32K\_EXTAL pins), neighboring pins should not toggle.

<sup>2</sup> Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal.

# 3.23 FMPLL electrical characteristics

The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver.

#### Package pinouts and signal descriptions

possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: being  $C_S$  and  $C_{p2}$  substantially two switched capacitances, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S+C_{p2}$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1 / (f_c \times (C_S+C_{p2}))$ ), where  $f_c$  represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S+C_{p2}$ ) and the sum of  $R_S + R_F$ , the external circuit must be designed to respect the Equation 4:

Eqn. 4

$$V_A \bullet \frac{R_S + R_F}{R_{EQ}} < \frac{1}{2}LSB$$

Equation 4 generates a constraint for external network design, in particular on a resistive path.



Figure 20. Input equivalent circuit (precise channels)



Figure 21. Input equivalent circuit (extended channels)

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit in Figure 20): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).



Figure 22. Transient behavior during sampling phase

In particular two different transient periods can be distinguished:

MPC5604B/C Microcontroller Data Sheet, Rev. 11



Figure 28. DSPI modified transfer format timing – master, CPHA = 0





MPC5604B/C Microcontroller Data Sheet, Rev. 11

### 4.1.3 144 LQFP



Figure 41. 144 LQFP package mechanical drawing (1 of 2)

Package characteristics







Figure 44. 208 MAPBGA package mechanical drawing (2 of 2)

| Revision | Date        | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10       | 15 Oct 2012 | <ul> <li>Table 1 (MPC5604B/C device comparison), added footnote for MPC5603BxLH and MPC5604BxLH about FlexCAN availability.</li> <li>Table 3 (MPC5604B/C series block summary), replaced "System watchdog timer" with "Software watchdog timer" and specified AUTOSAR (Automotive Open System Architecture)</li> <li>Table 6 (Functional port pin descriptions): replaced footnote "Available only on MPC560xC versions and MPC5604B 208 MAPBGA devices" with "Available only on MPC560xC versions, MPC5604B 208 MAPBGA devices", replaced VDD with VDD_HV</li> <li>Figure 10 (Voltage regulator capacitance connection), updated pin name apperence</li> <li>Renamed Figure 11 (V<sub>DD_HV</sub> and V<sub>DD_BV</sub> maximum slope) (was "VDD and VDD_BV maximum slope")</li> <li>Renamed Figure 12 (V<sub>DD_HV</sub> and V<sub>DD_BV</sub> supply constraints during STANDBY mode exit) (was "VDD and VDD_BV supply constraints during STANDBY mode exit)</li> <li>Table 13 (Recommended operating conditions (3.3 V)), added minimum value of T<sub>VDD</sub> and footnote about it.</li> <li>Table 14 (Recommended operating conditions (5.0 V)), added minimum value of T<sub>VDD</sub> and footnote about it.</li> <li>Section 3.17.1, "Voltage regulator electrical characteristics: replaced "slew rate of V<sub>DD</sub>/V<sub>DD_BV</sub>" with "slew rate of both V<sub>DD_HV</sub> and V<sub>DD_BV</sub> in order to guarantee correct regulator functionality during STANDBY exit." with "When STANDBY mode is used, further constraints apply to the V<sub>DD</sub>/N<sub>D_BV</sub> in order to guarantee correct regulator function during STANDBY exit."</li> <li>Table 28 (Power consumption on VDD_BV and VDD_HV), updated footnotes of I<sub>DDMAX</sub> and I<sub>DDRUN</sub> stating that both currents are drawn only from the V<sub>DD_BV</sub> pin.</li> <li>Table 46 (On-chip peripherals current consumption), in the paremeter column replaced V<sub>DD_BV</sub> and V<sub>DD_HV</sub> respectively with VDD_BV and VDD_HV.</li> <li>Table 46 (On-chip peripherals current consumption), in the paremeter column replaced V<sub>DD_BV</sub> and V<sub>DD_HV</sub> respectively with VDD_BV and VDD_HV.</li> </ul> |
| 11       | 14 Nov 2012 | In the cover feature list:<br>added "and ECC" at the end of "Up to 512 KB on-chip code flash supported with the<br>flash controller"<br>added "with ECC" at the end of "Up to 48 KB on-chip SRAM"<br>Table 13 (Recommended operating conditions (3.3 V)), removed minimum value of $T_{VDD}$<br>and relative footnote.<br>Table 14 (Recommended operating conditions (5.0 V)), removed minimum value of $T_{VDD}$<br>and relative footnote.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# Appendix A Abbreviations

Table A-1 lists abbreviations used but not defined elsewhere in this document.

#### Table A-1. Abbreviations

| Abbreviation | Meaning                                 |
|--------------|-----------------------------------------|
| CMOS         | Complementary metal-oxide-semiconductor |
| СРНА         | Clock phase                             |
| CPOL         | Clock polarity                          |
| CS           | Peripheral chip select                  |
| EVTO         | Event out                               |
| МСКО         | Message clock out                       |
| MDO          | Message data out                        |
| MSEO         | Message start/end out                   |
| MTFE         | Modified timing format enable           |
| SCK          | Serial communications clock             |
| SOUT         | Serial data out                         |
| TBD          | To be defined                           |
| ТСК          | Test clock input                        |
| TDI          | Test data input                         |
| TDO          | Test data output                        |
| TMS          | Test mode select                        |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009-2012. All rights reserved.

MPC5604BC Rev. 11 12/2012

